cik.c 277 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_audio.h"
  31. #include "cikd.h"
  32. #include "atom.h"
  33. #include "cik_blit_shaders.h"
  34. #include "radeon_ucode.h"
  35. #include "clearstate_ci.h"
  36. #include "radeon_kfd.h"
  37. /*(DEBLOBBED)*/
  38. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  39. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  40. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  41. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  42. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  43. extern void sumo_rlc_fini(struct radeon_device *rdev);
  44. extern int sumo_rlc_init(struct radeon_device *rdev);
  45. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  46. extern void si_rlc_reset(struct radeon_device *rdev);
  47. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  48. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh);
  49. extern int cik_sdma_resume(struct radeon_device *rdev);
  50. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  51. extern void cik_sdma_fini(struct radeon_device *rdev);
  52. extern void vce_v2_0_enable_mgcg(struct radeon_device *rdev, bool enable);
  53. static void cik_rlc_stop(struct radeon_device *rdev);
  54. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  55. static void cik_program_aspm(struct radeon_device *rdev);
  56. static void cik_init_pg(struct radeon_device *rdev);
  57. static void cik_init_cg(struct radeon_device *rdev);
  58. static void cik_fini_pg(struct radeon_device *rdev);
  59. static void cik_fini_cg(struct radeon_device *rdev);
  60. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  61. bool enable);
  62. /**
  63. * cik_get_allowed_info_register - fetch the register for the info ioctl
  64. *
  65. * @rdev: radeon_device pointer
  66. * @reg: register offset in bytes
  67. * @val: register value
  68. *
  69. * Returns 0 for success or -EINVAL for an invalid register
  70. *
  71. */
  72. int cik_get_allowed_info_register(struct radeon_device *rdev,
  73. u32 reg, u32 *val)
  74. {
  75. switch (reg) {
  76. case GRBM_STATUS:
  77. case GRBM_STATUS2:
  78. case GRBM_STATUS_SE0:
  79. case GRBM_STATUS_SE1:
  80. case GRBM_STATUS_SE2:
  81. case GRBM_STATUS_SE3:
  82. case SRBM_STATUS:
  83. case SRBM_STATUS2:
  84. case (SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET):
  85. case (SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET):
  86. case UVD_STATUS:
  87. /* TODO VCE */
  88. *val = RREG32(reg);
  89. return 0;
  90. default:
  91. return -EINVAL;
  92. }
  93. }
  94. /*
  95. * Indirect registers accessor
  96. */
  97. u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  98. {
  99. unsigned long flags;
  100. u32 r;
  101. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  102. WREG32(CIK_DIDT_IND_INDEX, (reg));
  103. r = RREG32(CIK_DIDT_IND_DATA);
  104. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  105. return r;
  106. }
  107. void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  108. {
  109. unsigned long flags;
  110. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  111. WREG32(CIK_DIDT_IND_INDEX, (reg));
  112. WREG32(CIK_DIDT_IND_DATA, (v));
  113. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  114. }
  115. /* get temperature in millidegrees */
  116. int ci_get_temp(struct radeon_device *rdev)
  117. {
  118. u32 temp;
  119. int actual_temp = 0;
  120. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  121. CTF_TEMP_SHIFT;
  122. if (temp & 0x200)
  123. actual_temp = 255;
  124. else
  125. actual_temp = temp & 0x1ff;
  126. actual_temp = actual_temp * 1000;
  127. return actual_temp;
  128. }
  129. /* get temperature in millidegrees */
  130. int kv_get_temp(struct radeon_device *rdev)
  131. {
  132. u32 temp;
  133. int actual_temp = 0;
  134. temp = RREG32_SMC(0xC0300E0C);
  135. if (temp)
  136. actual_temp = (temp / 8) - 49;
  137. else
  138. actual_temp = 0;
  139. actual_temp = actual_temp * 1000;
  140. return actual_temp;
  141. }
  142. /*
  143. * Indirect registers accessor
  144. */
  145. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  146. {
  147. unsigned long flags;
  148. u32 r;
  149. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  150. WREG32(PCIE_INDEX, reg);
  151. (void)RREG32(PCIE_INDEX);
  152. r = RREG32(PCIE_DATA);
  153. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  154. return r;
  155. }
  156. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  157. {
  158. unsigned long flags;
  159. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  160. WREG32(PCIE_INDEX, reg);
  161. (void)RREG32(PCIE_INDEX);
  162. WREG32(PCIE_DATA, v);
  163. (void)RREG32(PCIE_DATA);
  164. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  165. }
  166. static const u32 spectre_rlc_save_restore_register_list[] =
  167. {
  168. (0x0e00 << 16) | (0xc12c >> 2),
  169. 0x00000000,
  170. (0x0e00 << 16) | (0xc140 >> 2),
  171. 0x00000000,
  172. (0x0e00 << 16) | (0xc150 >> 2),
  173. 0x00000000,
  174. (0x0e00 << 16) | (0xc15c >> 2),
  175. 0x00000000,
  176. (0x0e00 << 16) | (0xc168 >> 2),
  177. 0x00000000,
  178. (0x0e00 << 16) | (0xc170 >> 2),
  179. 0x00000000,
  180. (0x0e00 << 16) | (0xc178 >> 2),
  181. 0x00000000,
  182. (0x0e00 << 16) | (0xc204 >> 2),
  183. 0x00000000,
  184. (0x0e00 << 16) | (0xc2b4 >> 2),
  185. 0x00000000,
  186. (0x0e00 << 16) | (0xc2b8 >> 2),
  187. 0x00000000,
  188. (0x0e00 << 16) | (0xc2bc >> 2),
  189. 0x00000000,
  190. (0x0e00 << 16) | (0xc2c0 >> 2),
  191. 0x00000000,
  192. (0x0e00 << 16) | (0x8228 >> 2),
  193. 0x00000000,
  194. (0x0e00 << 16) | (0x829c >> 2),
  195. 0x00000000,
  196. (0x0e00 << 16) | (0x869c >> 2),
  197. 0x00000000,
  198. (0x0600 << 16) | (0x98f4 >> 2),
  199. 0x00000000,
  200. (0x0e00 << 16) | (0x98f8 >> 2),
  201. 0x00000000,
  202. (0x0e00 << 16) | (0x9900 >> 2),
  203. 0x00000000,
  204. (0x0e00 << 16) | (0xc260 >> 2),
  205. 0x00000000,
  206. (0x0e00 << 16) | (0x90e8 >> 2),
  207. 0x00000000,
  208. (0x0e00 << 16) | (0x3c000 >> 2),
  209. 0x00000000,
  210. (0x0e00 << 16) | (0x3c00c >> 2),
  211. 0x00000000,
  212. (0x0e00 << 16) | (0x8c1c >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0x9700 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0xcd20 >> 2),
  217. 0x00000000,
  218. (0x4e00 << 16) | (0xcd20 >> 2),
  219. 0x00000000,
  220. (0x5e00 << 16) | (0xcd20 >> 2),
  221. 0x00000000,
  222. (0x6e00 << 16) | (0xcd20 >> 2),
  223. 0x00000000,
  224. (0x7e00 << 16) | (0xcd20 >> 2),
  225. 0x00000000,
  226. (0x8e00 << 16) | (0xcd20 >> 2),
  227. 0x00000000,
  228. (0x9e00 << 16) | (0xcd20 >> 2),
  229. 0x00000000,
  230. (0xae00 << 16) | (0xcd20 >> 2),
  231. 0x00000000,
  232. (0xbe00 << 16) | (0xcd20 >> 2),
  233. 0x00000000,
  234. (0x0e00 << 16) | (0x89bc >> 2),
  235. 0x00000000,
  236. (0x0e00 << 16) | (0x8900 >> 2),
  237. 0x00000000,
  238. 0x3,
  239. (0x0e00 << 16) | (0xc130 >> 2),
  240. 0x00000000,
  241. (0x0e00 << 16) | (0xc134 >> 2),
  242. 0x00000000,
  243. (0x0e00 << 16) | (0xc1fc >> 2),
  244. 0x00000000,
  245. (0x0e00 << 16) | (0xc208 >> 2),
  246. 0x00000000,
  247. (0x0e00 << 16) | (0xc264 >> 2),
  248. 0x00000000,
  249. (0x0e00 << 16) | (0xc268 >> 2),
  250. 0x00000000,
  251. (0x0e00 << 16) | (0xc26c >> 2),
  252. 0x00000000,
  253. (0x0e00 << 16) | (0xc270 >> 2),
  254. 0x00000000,
  255. (0x0e00 << 16) | (0xc274 >> 2),
  256. 0x00000000,
  257. (0x0e00 << 16) | (0xc278 >> 2),
  258. 0x00000000,
  259. (0x0e00 << 16) | (0xc27c >> 2),
  260. 0x00000000,
  261. (0x0e00 << 16) | (0xc280 >> 2),
  262. 0x00000000,
  263. (0x0e00 << 16) | (0xc284 >> 2),
  264. 0x00000000,
  265. (0x0e00 << 16) | (0xc288 >> 2),
  266. 0x00000000,
  267. (0x0e00 << 16) | (0xc28c >> 2),
  268. 0x00000000,
  269. (0x0e00 << 16) | (0xc290 >> 2),
  270. 0x00000000,
  271. (0x0e00 << 16) | (0xc294 >> 2),
  272. 0x00000000,
  273. (0x0e00 << 16) | (0xc298 >> 2),
  274. 0x00000000,
  275. (0x0e00 << 16) | (0xc29c >> 2),
  276. 0x00000000,
  277. (0x0e00 << 16) | (0xc2a0 >> 2),
  278. 0x00000000,
  279. (0x0e00 << 16) | (0xc2a4 >> 2),
  280. 0x00000000,
  281. (0x0e00 << 16) | (0xc2a8 >> 2),
  282. 0x00000000,
  283. (0x0e00 << 16) | (0xc2ac >> 2),
  284. 0x00000000,
  285. (0x0e00 << 16) | (0xc2b0 >> 2),
  286. 0x00000000,
  287. (0x0e00 << 16) | (0x301d0 >> 2),
  288. 0x00000000,
  289. (0x0e00 << 16) | (0x30238 >> 2),
  290. 0x00000000,
  291. (0x0e00 << 16) | (0x30250 >> 2),
  292. 0x00000000,
  293. (0x0e00 << 16) | (0x30254 >> 2),
  294. 0x00000000,
  295. (0x0e00 << 16) | (0x30258 >> 2),
  296. 0x00000000,
  297. (0x0e00 << 16) | (0x3025c >> 2),
  298. 0x00000000,
  299. (0x4e00 << 16) | (0xc900 >> 2),
  300. 0x00000000,
  301. (0x5e00 << 16) | (0xc900 >> 2),
  302. 0x00000000,
  303. (0x6e00 << 16) | (0xc900 >> 2),
  304. 0x00000000,
  305. (0x7e00 << 16) | (0xc900 >> 2),
  306. 0x00000000,
  307. (0x8e00 << 16) | (0xc900 >> 2),
  308. 0x00000000,
  309. (0x9e00 << 16) | (0xc900 >> 2),
  310. 0x00000000,
  311. (0xae00 << 16) | (0xc900 >> 2),
  312. 0x00000000,
  313. (0xbe00 << 16) | (0xc900 >> 2),
  314. 0x00000000,
  315. (0x4e00 << 16) | (0xc904 >> 2),
  316. 0x00000000,
  317. (0x5e00 << 16) | (0xc904 >> 2),
  318. 0x00000000,
  319. (0x6e00 << 16) | (0xc904 >> 2),
  320. 0x00000000,
  321. (0x7e00 << 16) | (0xc904 >> 2),
  322. 0x00000000,
  323. (0x8e00 << 16) | (0xc904 >> 2),
  324. 0x00000000,
  325. (0x9e00 << 16) | (0xc904 >> 2),
  326. 0x00000000,
  327. (0xae00 << 16) | (0xc904 >> 2),
  328. 0x00000000,
  329. (0xbe00 << 16) | (0xc904 >> 2),
  330. 0x00000000,
  331. (0x4e00 << 16) | (0xc908 >> 2),
  332. 0x00000000,
  333. (0x5e00 << 16) | (0xc908 >> 2),
  334. 0x00000000,
  335. (0x6e00 << 16) | (0xc908 >> 2),
  336. 0x00000000,
  337. (0x7e00 << 16) | (0xc908 >> 2),
  338. 0x00000000,
  339. (0x8e00 << 16) | (0xc908 >> 2),
  340. 0x00000000,
  341. (0x9e00 << 16) | (0xc908 >> 2),
  342. 0x00000000,
  343. (0xae00 << 16) | (0xc908 >> 2),
  344. 0x00000000,
  345. (0xbe00 << 16) | (0xc908 >> 2),
  346. 0x00000000,
  347. (0x4e00 << 16) | (0xc90c >> 2),
  348. 0x00000000,
  349. (0x5e00 << 16) | (0xc90c >> 2),
  350. 0x00000000,
  351. (0x6e00 << 16) | (0xc90c >> 2),
  352. 0x00000000,
  353. (0x7e00 << 16) | (0xc90c >> 2),
  354. 0x00000000,
  355. (0x8e00 << 16) | (0xc90c >> 2),
  356. 0x00000000,
  357. (0x9e00 << 16) | (0xc90c >> 2),
  358. 0x00000000,
  359. (0xae00 << 16) | (0xc90c >> 2),
  360. 0x00000000,
  361. (0xbe00 << 16) | (0xc90c >> 2),
  362. 0x00000000,
  363. (0x4e00 << 16) | (0xc910 >> 2),
  364. 0x00000000,
  365. (0x5e00 << 16) | (0xc910 >> 2),
  366. 0x00000000,
  367. (0x6e00 << 16) | (0xc910 >> 2),
  368. 0x00000000,
  369. (0x7e00 << 16) | (0xc910 >> 2),
  370. 0x00000000,
  371. (0x8e00 << 16) | (0xc910 >> 2),
  372. 0x00000000,
  373. (0x9e00 << 16) | (0xc910 >> 2),
  374. 0x00000000,
  375. (0xae00 << 16) | (0xc910 >> 2),
  376. 0x00000000,
  377. (0xbe00 << 16) | (0xc910 >> 2),
  378. 0x00000000,
  379. (0x0e00 << 16) | (0xc99c >> 2),
  380. 0x00000000,
  381. (0x0e00 << 16) | (0x9834 >> 2),
  382. 0x00000000,
  383. (0x0000 << 16) | (0x30f00 >> 2),
  384. 0x00000000,
  385. (0x0001 << 16) | (0x30f00 >> 2),
  386. 0x00000000,
  387. (0x0000 << 16) | (0x30f04 >> 2),
  388. 0x00000000,
  389. (0x0001 << 16) | (0x30f04 >> 2),
  390. 0x00000000,
  391. (0x0000 << 16) | (0x30f08 >> 2),
  392. 0x00000000,
  393. (0x0001 << 16) | (0x30f08 >> 2),
  394. 0x00000000,
  395. (0x0000 << 16) | (0x30f0c >> 2),
  396. 0x00000000,
  397. (0x0001 << 16) | (0x30f0c >> 2),
  398. 0x00000000,
  399. (0x0600 << 16) | (0x9b7c >> 2),
  400. 0x00000000,
  401. (0x0e00 << 16) | (0x8a14 >> 2),
  402. 0x00000000,
  403. (0x0e00 << 16) | (0x8a18 >> 2),
  404. 0x00000000,
  405. (0x0600 << 16) | (0x30a00 >> 2),
  406. 0x00000000,
  407. (0x0e00 << 16) | (0x8bf0 >> 2),
  408. 0x00000000,
  409. (0x0e00 << 16) | (0x8bcc >> 2),
  410. 0x00000000,
  411. (0x0e00 << 16) | (0x8b24 >> 2),
  412. 0x00000000,
  413. (0x0e00 << 16) | (0x30a04 >> 2),
  414. 0x00000000,
  415. (0x0600 << 16) | (0x30a10 >> 2),
  416. 0x00000000,
  417. (0x0600 << 16) | (0x30a14 >> 2),
  418. 0x00000000,
  419. (0x0600 << 16) | (0x30a18 >> 2),
  420. 0x00000000,
  421. (0x0600 << 16) | (0x30a2c >> 2),
  422. 0x00000000,
  423. (0x0e00 << 16) | (0xc700 >> 2),
  424. 0x00000000,
  425. (0x0e00 << 16) | (0xc704 >> 2),
  426. 0x00000000,
  427. (0x0e00 << 16) | (0xc708 >> 2),
  428. 0x00000000,
  429. (0x0e00 << 16) | (0xc768 >> 2),
  430. 0x00000000,
  431. (0x0400 << 16) | (0xc770 >> 2),
  432. 0x00000000,
  433. (0x0400 << 16) | (0xc774 >> 2),
  434. 0x00000000,
  435. (0x0400 << 16) | (0xc778 >> 2),
  436. 0x00000000,
  437. (0x0400 << 16) | (0xc77c >> 2),
  438. 0x00000000,
  439. (0x0400 << 16) | (0xc780 >> 2),
  440. 0x00000000,
  441. (0x0400 << 16) | (0xc784 >> 2),
  442. 0x00000000,
  443. (0x0400 << 16) | (0xc788 >> 2),
  444. 0x00000000,
  445. (0x0400 << 16) | (0xc78c >> 2),
  446. 0x00000000,
  447. (0x0400 << 16) | (0xc798 >> 2),
  448. 0x00000000,
  449. (0x0400 << 16) | (0xc79c >> 2),
  450. 0x00000000,
  451. (0x0400 << 16) | (0xc7a0 >> 2),
  452. 0x00000000,
  453. (0x0400 << 16) | (0xc7a4 >> 2),
  454. 0x00000000,
  455. (0x0400 << 16) | (0xc7a8 >> 2),
  456. 0x00000000,
  457. (0x0400 << 16) | (0xc7ac >> 2),
  458. 0x00000000,
  459. (0x0400 << 16) | (0xc7b0 >> 2),
  460. 0x00000000,
  461. (0x0400 << 16) | (0xc7b4 >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0x9100 >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0x3c010 >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0x92a8 >> 2),
  468. 0x00000000,
  469. (0x0e00 << 16) | (0x92ac >> 2),
  470. 0x00000000,
  471. (0x0e00 << 16) | (0x92b4 >> 2),
  472. 0x00000000,
  473. (0x0e00 << 16) | (0x92b8 >> 2),
  474. 0x00000000,
  475. (0x0e00 << 16) | (0x92bc >> 2),
  476. 0x00000000,
  477. (0x0e00 << 16) | (0x92c0 >> 2),
  478. 0x00000000,
  479. (0x0e00 << 16) | (0x92c4 >> 2),
  480. 0x00000000,
  481. (0x0e00 << 16) | (0x92c8 >> 2),
  482. 0x00000000,
  483. (0x0e00 << 16) | (0x92cc >> 2),
  484. 0x00000000,
  485. (0x0e00 << 16) | (0x92d0 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0x8c00 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0x8c04 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0x8c20 >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0x8c38 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0x8c3c >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0xae00 >> 2),
  498. 0x00000000,
  499. (0x0e00 << 16) | (0x9604 >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0xac08 >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0xac0c >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0xac10 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0xac14 >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0xac58 >> 2),
  510. 0x00000000,
  511. (0x0e00 << 16) | (0xac68 >> 2),
  512. 0x00000000,
  513. (0x0e00 << 16) | (0xac6c >> 2),
  514. 0x00000000,
  515. (0x0e00 << 16) | (0xac70 >> 2),
  516. 0x00000000,
  517. (0x0e00 << 16) | (0xac74 >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0xac78 >> 2),
  520. 0x00000000,
  521. (0x0e00 << 16) | (0xac7c >> 2),
  522. 0x00000000,
  523. (0x0e00 << 16) | (0xac80 >> 2),
  524. 0x00000000,
  525. (0x0e00 << 16) | (0xac84 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0xac88 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0xac8c >> 2),
  530. 0x00000000,
  531. (0x0e00 << 16) | (0x970c >> 2),
  532. 0x00000000,
  533. (0x0e00 << 16) | (0x9714 >> 2),
  534. 0x00000000,
  535. (0x0e00 << 16) | (0x9718 >> 2),
  536. 0x00000000,
  537. (0x0e00 << 16) | (0x971c >> 2),
  538. 0x00000000,
  539. (0x0e00 << 16) | (0x31068 >> 2),
  540. 0x00000000,
  541. (0x4e00 << 16) | (0x31068 >> 2),
  542. 0x00000000,
  543. (0x5e00 << 16) | (0x31068 >> 2),
  544. 0x00000000,
  545. (0x6e00 << 16) | (0x31068 >> 2),
  546. 0x00000000,
  547. (0x7e00 << 16) | (0x31068 >> 2),
  548. 0x00000000,
  549. (0x8e00 << 16) | (0x31068 >> 2),
  550. 0x00000000,
  551. (0x9e00 << 16) | (0x31068 >> 2),
  552. 0x00000000,
  553. (0xae00 << 16) | (0x31068 >> 2),
  554. 0x00000000,
  555. (0xbe00 << 16) | (0x31068 >> 2),
  556. 0x00000000,
  557. (0x0e00 << 16) | (0xcd10 >> 2),
  558. 0x00000000,
  559. (0x0e00 << 16) | (0xcd14 >> 2),
  560. 0x00000000,
  561. (0x0e00 << 16) | (0x88b0 >> 2),
  562. 0x00000000,
  563. (0x0e00 << 16) | (0x88b4 >> 2),
  564. 0x00000000,
  565. (0x0e00 << 16) | (0x88b8 >> 2),
  566. 0x00000000,
  567. (0x0e00 << 16) | (0x88bc >> 2),
  568. 0x00000000,
  569. (0x0400 << 16) | (0x89c0 >> 2),
  570. 0x00000000,
  571. (0x0e00 << 16) | (0x88c4 >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0x88c8 >> 2),
  574. 0x00000000,
  575. (0x0e00 << 16) | (0x88d0 >> 2),
  576. 0x00000000,
  577. (0x0e00 << 16) | (0x88d4 >> 2),
  578. 0x00000000,
  579. (0x0e00 << 16) | (0x88d8 >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0x8980 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0x30938 >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0x3093c >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0x30940 >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0x89a0 >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0x30900 >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0x30904 >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0x89b4 >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0x3c210 >> 2),
  598. 0x00000000,
  599. (0x0e00 << 16) | (0x3c214 >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0x3c218 >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0x8904 >> 2),
  604. 0x00000000,
  605. 0x5,
  606. (0x0e00 << 16) | (0x8c28 >> 2),
  607. (0x0e00 << 16) | (0x8c2c >> 2),
  608. (0x0e00 << 16) | (0x8c30 >> 2),
  609. (0x0e00 << 16) | (0x8c34 >> 2),
  610. (0x0e00 << 16) | (0x9600 >> 2),
  611. };
  612. static const u32 kalindi_rlc_save_restore_register_list[] =
  613. {
  614. (0x0e00 << 16) | (0xc12c >> 2),
  615. 0x00000000,
  616. (0x0e00 << 16) | (0xc140 >> 2),
  617. 0x00000000,
  618. (0x0e00 << 16) | (0xc150 >> 2),
  619. 0x00000000,
  620. (0x0e00 << 16) | (0xc15c >> 2),
  621. 0x00000000,
  622. (0x0e00 << 16) | (0xc168 >> 2),
  623. 0x00000000,
  624. (0x0e00 << 16) | (0xc170 >> 2),
  625. 0x00000000,
  626. (0x0e00 << 16) | (0xc204 >> 2),
  627. 0x00000000,
  628. (0x0e00 << 16) | (0xc2b4 >> 2),
  629. 0x00000000,
  630. (0x0e00 << 16) | (0xc2b8 >> 2),
  631. 0x00000000,
  632. (0x0e00 << 16) | (0xc2bc >> 2),
  633. 0x00000000,
  634. (0x0e00 << 16) | (0xc2c0 >> 2),
  635. 0x00000000,
  636. (0x0e00 << 16) | (0x8228 >> 2),
  637. 0x00000000,
  638. (0x0e00 << 16) | (0x829c >> 2),
  639. 0x00000000,
  640. (0x0e00 << 16) | (0x869c >> 2),
  641. 0x00000000,
  642. (0x0600 << 16) | (0x98f4 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0x98f8 >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0x9900 >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0xc260 >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0x90e8 >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0x3c000 >> 2),
  653. 0x00000000,
  654. (0x0e00 << 16) | (0x3c00c >> 2),
  655. 0x00000000,
  656. (0x0e00 << 16) | (0x8c1c >> 2),
  657. 0x00000000,
  658. (0x0e00 << 16) | (0x9700 >> 2),
  659. 0x00000000,
  660. (0x0e00 << 16) | (0xcd20 >> 2),
  661. 0x00000000,
  662. (0x4e00 << 16) | (0xcd20 >> 2),
  663. 0x00000000,
  664. (0x5e00 << 16) | (0xcd20 >> 2),
  665. 0x00000000,
  666. (0x6e00 << 16) | (0xcd20 >> 2),
  667. 0x00000000,
  668. (0x7e00 << 16) | (0xcd20 >> 2),
  669. 0x00000000,
  670. (0x0e00 << 16) | (0x89bc >> 2),
  671. 0x00000000,
  672. (0x0e00 << 16) | (0x8900 >> 2),
  673. 0x00000000,
  674. 0x3,
  675. (0x0e00 << 16) | (0xc130 >> 2),
  676. 0x00000000,
  677. (0x0e00 << 16) | (0xc134 >> 2),
  678. 0x00000000,
  679. (0x0e00 << 16) | (0xc1fc >> 2),
  680. 0x00000000,
  681. (0x0e00 << 16) | (0xc208 >> 2),
  682. 0x00000000,
  683. (0x0e00 << 16) | (0xc264 >> 2),
  684. 0x00000000,
  685. (0x0e00 << 16) | (0xc268 >> 2),
  686. 0x00000000,
  687. (0x0e00 << 16) | (0xc26c >> 2),
  688. 0x00000000,
  689. (0x0e00 << 16) | (0xc270 >> 2),
  690. 0x00000000,
  691. (0x0e00 << 16) | (0xc274 >> 2),
  692. 0x00000000,
  693. (0x0e00 << 16) | (0xc28c >> 2),
  694. 0x00000000,
  695. (0x0e00 << 16) | (0xc290 >> 2),
  696. 0x00000000,
  697. (0x0e00 << 16) | (0xc294 >> 2),
  698. 0x00000000,
  699. (0x0e00 << 16) | (0xc298 >> 2),
  700. 0x00000000,
  701. (0x0e00 << 16) | (0xc2a0 >> 2),
  702. 0x00000000,
  703. (0x0e00 << 16) | (0xc2a4 >> 2),
  704. 0x00000000,
  705. (0x0e00 << 16) | (0xc2a8 >> 2),
  706. 0x00000000,
  707. (0x0e00 << 16) | (0xc2ac >> 2),
  708. 0x00000000,
  709. (0x0e00 << 16) | (0x301d0 >> 2),
  710. 0x00000000,
  711. (0x0e00 << 16) | (0x30238 >> 2),
  712. 0x00000000,
  713. (0x0e00 << 16) | (0x30250 >> 2),
  714. 0x00000000,
  715. (0x0e00 << 16) | (0x30254 >> 2),
  716. 0x00000000,
  717. (0x0e00 << 16) | (0x30258 >> 2),
  718. 0x00000000,
  719. (0x0e00 << 16) | (0x3025c >> 2),
  720. 0x00000000,
  721. (0x4e00 << 16) | (0xc900 >> 2),
  722. 0x00000000,
  723. (0x5e00 << 16) | (0xc900 >> 2),
  724. 0x00000000,
  725. (0x6e00 << 16) | (0xc900 >> 2),
  726. 0x00000000,
  727. (0x7e00 << 16) | (0xc900 >> 2),
  728. 0x00000000,
  729. (0x4e00 << 16) | (0xc904 >> 2),
  730. 0x00000000,
  731. (0x5e00 << 16) | (0xc904 >> 2),
  732. 0x00000000,
  733. (0x6e00 << 16) | (0xc904 >> 2),
  734. 0x00000000,
  735. (0x7e00 << 16) | (0xc904 >> 2),
  736. 0x00000000,
  737. (0x4e00 << 16) | (0xc908 >> 2),
  738. 0x00000000,
  739. (0x5e00 << 16) | (0xc908 >> 2),
  740. 0x00000000,
  741. (0x6e00 << 16) | (0xc908 >> 2),
  742. 0x00000000,
  743. (0x7e00 << 16) | (0xc908 >> 2),
  744. 0x00000000,
  745. (0x4e00 << 16) | (0xc90c >> 2),
  746. 0x00000000,
  747. (0x5e00 << 16) | (0xc90c >> 2),
  748. 0x00000000,
  749. (0x6e00 << 16) | (0xc90c >> 2),
  750. 0x00000000,
  751. (0x7e00 << 16) | (0xc90c >> 2),
  752. 0x00000000,
  753. (0x4e00 << 16) | (0xc910 >> 2),
  754. 0x00000000,
  755. (0x5e00 << 16) | (0xc910 >> 2),
  756. 0x00000000,
  757. (0x6e00 << 16) | (0xc910 >> 2),
  758. 0x00000000,
  759. (0x7e00 << 16) | (0xc910 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xc99c >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0x9834 >> 2),
  764. 0x00000000,
  765. (0x0000 << 16) | (0x30f00 >> 2),
  766. 0x00000000,
  767. (0x0000 << 16) | (0x30f04 >> 2),
  768. 0x00000000,
  769. (0x0000 << 16) | (0x30f08 >> 2),
  770. 0x00000000,
  771. (0x0000 << 16) | (0x30f0c >> 2),
  772. 0x00000000,
  773. (0x0600 << 16) | (0x9b7c >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0x8a14 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0x8a18 >> 2),
  778. 0x00000000,
  779. (0x0600 << 16) | (0x30a00 >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0x8bf0 >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0x8bcc >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0x8b24 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0x30a04 >> 2),
  788. 0x00000000,
  789. (0x0600 << 16) | (0x30a10 >> 2),
  790. 0x00000000,
  791. (0x0600 << 16) | (0x30a14 >> 2),
  792. 0x00000000,
  793. (0x0600 << 16) | (0x30a18 >> 2),
  794. 0x00000000,
  795. (0x0600 << 16) | (0x30a2c >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0xc700 >> 2),
  798. 0x00000000,
  799. (0x0e00 << 16) | (0xc704 >> 2),
  800. 0x00000000,
  801. (0x0e00 << 16) | (0xc708 >> 2),
  802. 0x00000000,
  803. (0x0e00 << 16) | (0xc768 >> 2),
  804. 0x00000000,
  805. (0x0400 << 16) | (0xc770 >> 2),
  806. 0x00000000,
  807. (0x0400 << 16) | (0xc774 >> 2),
  808. 0x00000000,
  809. (0x0400 << 16) | (0xc798 >> 2),
  810. 0x00000000,
  811. (0x0400 << 16) | (0xc79c >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0x9100 >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0x3c010 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0x8c00 >> 2),
  818. 0x00000000,
  819. (0x0e00 << 16) | (0x8c04 >> 2),
  820. 0x00000000,
  821. (0x0e00 << 16) | (0x8c20 >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0x8c38 >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0x8c3c >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0xae00 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0x9604 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0xac08 >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0xac0c >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0xac10 >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0xac14 >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0xac58 >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0xac68 >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0xac6c >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0xac70 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0xac74 >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0xac78 >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0xac7c >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0xac80 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0xac84 >> 2),
  856. 0x00000000,
  857. (0x0e00 << 16) | (0xac88 >> 2),
  858. 0x00000000,
  859. (0x0e00 << 16) | (0xac8c >> 2),
  860. 0x00000000,
  861. (0x0e00 << 16) | (0x970c >> 2),
  862. 0x00000000,
  863. (0x0e00 << 16) | (0x9714 >> 2),
  864. 0x00000000,
  865. (0x0e00 << 16) | (0x9718 >> 2),
  866. 0x00000000,
  867. (0x0e00 << 16) | (0x971c >> 2),
  868. 0x00000000,
  869. (0x0e00 << 16) | (0x31068 >> 2),
  870. 0x00000000,
  871. (0x4e00 << 16) | (0x31068 >> 2),
  872. 0x00000000,
  873. (0x5e00 << 16) | (0x31068 >> 2),
  874. 0x00000000,
  875. (0x6e00 << 16) | (0x31068 >> 2),
  876. 0x00000000,
  877. (0x7e00 << 16) | (0x31068 >> 2),
  878. 0x00000000,
  879. (0x0e00 << 16) | (0xcd10 >> 2),
  880. 0x00000000,
  881. (0x0e00 << 16) | (0xcd14 >> 2),
  882. 0x00000000,
  883. (0x0e00 << 16) | (0x88b0 >> 2),
  884. 0x00000000,
  885. (0x0e00 << 16) | (0x88b4 >> 2),
  886. 0x00000000,
  887. (0x0e00 << 16) | (0x88b8 >> 2),
  888. 0x00000000,
  889. (0x0e00 << 16) | (0x88bc >> 2),
  890. 0x00000000,
  891. (0x0400 << 16) | (0x89c0 >> 2),
  892. 0x00000000,
  893. (0x0e00 << 16) | (0x88c4 >> 2),
  894. 0x00000000,
  895. (0x0e00 << 16) | (0x88c8 >> 2),
  896. 0x00000000,
  897. (0x0e00 << 16) | (0x88d0 >> 2),
  898. 0x00000000,
  899. (0x0e00 << 16) | (0x88d4 >> 2),
  900. 0x00000000,
  901. (0x0e00 << 16) | (0x88d8 >> 2),
  902. 0x00000000,
  903. (0x0e00 << 16) | (0x8980 >> 2),
  904. 0x00000000,
  905. (0x0e00 << 16) | (0x30938 >> 2),
  906. 0x00000000,
  907. (0x0e00 << 16) | (0x3093c >> 2),
  908. 0x00000000,
  909. (0x0e00 << 16) | (0x30940 >> 2),
  910. 0x00000000,
  911. (0x0e00 << 16) | (0x89a0 >> 2),
  912. 0x00000000,
  913. (0x0e00 << 16) | (0x30900 >> 2),
  914. 0x00000000,
  915. (0x0e00 << 16) | (0x30904 >> 2),
  916. 0x00000000,
  917. (0x0e00 << 16) | (0x89b4 >> 2),
  918. 0x00000000,
  919. (0x0e00 << 16) | (0x3e1fc >> 2),
  920. 0x00000000,
  921. (0x0e00 << 16) | (0x3c210 >> 2),
  922. 0x00000000,
  923. (0x0e00 << 16) | (0x3c214 >> 2),
  924. 0x00000000,
  925. (0x0e00 << 16) | (0x3c218 >> 2),
  926. 0x00000000,
  927. (0x0e00 << 16) | (0x8904 >> 2),
  928. 0x00000000,
  929. 0x5,
  930. (0x0e00 << 16) | (0x8c28 >> 2),
  931. (0x0e00 << 16) | (0x8c2c >> 2),
  932. (0x0e00 << 16) | (0x8c30 >> 2),
  933. (0x0e00 << 16) | (0x8c34 >> 2),
  934. (0x0e00 << 16) | (0x9600 >> 2),
  935. };
  936. static const u32 bonaire_golden_spm_registers[] =
  937. {
  938. 0x30800, 0xe0ffffff, 0xe0000000
  939. };
  940. static const u32 bonaire_golden_common_registers[] =
  941. {
  942. 0xc770, 0xffffffff, 0x00000800,
  943. 0xc774, 0xffffffff, 0x00000800,
  944. 0xc798, 0xffffffff, 0x00007fbf,
  945. 0xc79c, 0xffffffff, 0x00007faf
  946. };
  947. static const u32 bonaire_golden_registers[] =
  948. {
  949. 0x3354, 0x00000333, 0x00000333,
  950. 0x3350, 0x000c0fc0, 0x00040200,
  951. 0x9a10, 0x00010000, 0x00058208,
  952. 0x3c000, 0xffff1fff, 0x00140000,
  953. 0x3c200, 0xfdfc0fff, 0x00000100,
  954. 0x3c234, 0x40000000, 0x40000200,
  955. 0x9830, 0xffffffff, 0x00000000,
  956. 0x9834, 0xf00fffff, 0x00000400,
  957. 0x9838, 0x0002021c, 0x00020200,
  958. 0xc78, 0x00000080, 0x00000000,
  959. 0x5bb0, 0x000000f0, 0x00000070,
  960. 0x5bc0, 0xf0311fff, 0x80300000,
  961. 0x98f8, 0x73773777, 0x12010001,
  962. 0x350c, 0x00810000, 0x408af000,
  963. 0x7030, 0x31000111, 0x00000011,
  964. 0x2f48, 0x73773777, 0x12010001,
  965. 0x220c, 0x00007fb6, 0x0021a1b1,
  966. 0x2210, 0x00007fb6, 0x002021b1,
  967. 0x2180, 0x00007fb6, 0x00002191,
  968. 0x2218, 0x00007fb6, 0x002121b1,
  969. 0x221c, 0x00007fb6, 0x002021b1,
  970. 0x21dc, 0x00007fb6, 0x00002191,
  971. 0x21e0, 0x00007fb6, 0x00002191,
  972. 0x3628, 0x0000003f, 0x0000000a,
  973. 0x362c, 0x0000003f, 0x0000000a,
  974. 0x2ae4, 0x00073ffe, 0x000022a2,
  975. 0x240c, 0x000007ff, 0x00000000,
  976. 0x8a14, 0xf000003f, 0x00000007,
  977. 0x8bf0, 0x00002001, 0x00000001,
  978. 0x8b24, 0xffffffff, 0x00ffffff,
  979. 0x30a04, 0x0000ff0f, 0x00000000,
  980. 0x28a4c, 0x07ffffff, 0x06000000,
  981. 0x4d8, 0x00000fff, 0x00000100,
  982. 0x3e78, 0x00000001, 0x00000002,
  983. 0x9100, 0x03000000, 0x0362c688,
  984. 0x8c00, 0x000000ff, 0x00000001,
  985. 0xe40, 0x00001fff, 0x00001fff,
  986. 0x9060, 0x0000007f, 0x00000020,
  987. 0x9508, 0x00010000, 0x00010000,
  988. 0xac14, 0x000003ff, 0x000000f3,
  989. 0xac0c, 0xffffffff, 0x00001032
  990. };
  991. static const u32 bonaire_mgcg_cgcg_init[] =
  992. {
  993. 0xc420, 0xffffffff, 0xfffffffc,
  994. 0x30800, 0xffffffff, 0xe0000000,
  995. 0x3c2a0, 0xffffffff, 0x00000100,
  996. 0x3c208, 0xffffffff, 0x00000100,
  997. 0x3c2c0, 0xffffffff, 0xc0000100,
  998. 0x3c2c8, 0xffffffff, 0xc0000100,
  999. 0x3c2c4, 0xffffffff, 0xc0000100,
  1000. 0x55e4, 0xffffffff, 0x00600100,
  1001. 0x3c280, 0xffffffff, 0x00000100,
  1002. 0x3c214, 0xffffffff, 0x06000100,
  1003. 0x3c220, 0xffffffff, 0x00000100,
  1004. 0x3c218, 0xffffffff, 0x06000100,
  1005. 0x3c204, 0xffffffff, 0x00000100,
  1006. 0x3c2e0, 0xffffffff, 0x00000100,
  1007. 0x3c224, 0xffffffff, 0x00000100,
  1008. 0x3c200, 0xffffffff, 0x00000100,
  1009. 0x3c230, 0xffffffff, 0x00000100,
  1010. 0x3c234, 0xffffffff, 0x00000100,
  1011. 0x3c250, 0xffffffff, 0x00000100,
  1012. 0x3c254, 0xffffffff, 0x00000100,
  1013. 0x3c258, 0xffffffff, 0x00000100,
  1014. 0x3c25c, 0xffffffff, 0x00000100,
  1015. 0x3c260, 0xffffffff, 0x00000100,
  1016. 0x3c27c, 0xffffffff, 0x00000100,
  1017. 0x3c278, 0xffffffff, 0x00000100,
  1018. 0x3c210, 0xffffffff, 0x06000100,
  1019. 0x3c290, 0xffffffff, 0x00000100,
  1020. 0x3c274, 0xffffffff, 0x00000100,
  1021. 0x3c2b4, 0xffffffff, 0x00000100,
  1022. 0x3c2b0, 0xffffffff, 0x00000100,
  1023. 0x3c270, 0xffffffff, 0x00000100,
  1024. 0x30800, 0xffffffff, 0xe0000000,
  1025. 0x3c020, 0xffffffff, 0x00010000,
  1026. 0x3c024, 0xffffffff, 0x00030002,
  1027. 0x3c028, 0xffffffff, 0x00040007,
  1028. 0x3c02c, 0xffffffff, 0x00060005,
  1029. 0x3c030, 0xffffffff, 0x00090008,
  1030. 0x3c034, 0xffffffff, 0x00010000,
  1031. 0x3c038, 0xffffffff, 0x00030002,
  1032. 0x3c03c, 0xffffffff, 0x00040007,
  1033. 0x3c040, 0xffffffff, 0x00060005,
  1034. 0x3c044, 0xffffffff, 0x00090008,
  1035. 0x3c048, 0xffffffff, 0x00010000,
  1036. 0x3c04c, 0xffffffff, 0x00030002,
  1037. 0x3c050, 0xffffffff, 0x00040007,
  1038. 0x3c054, 0xffffffff, 0x00060005,
  1039. 0x3c058, 0xffffffff, 0x00090008,
  1040. 0x3c05c, 0xffffffff, 0x00010000,
  1041. 0x3c060, 0xffffffff, 0x00030002,
  1042. 0x3c064, 0xffffffff, 0x00040007,
  1043. 0x3c068, 0xffffffff, 0x00060005,
  1044. 0x3c06c, 0xffffffff, 0x00090008,
  1045. 0x3c070, 0xffffffff, 0x00010000,
  1046. 0x3c074, 0xffffffff, 0x00030002,
  1047. 0x3c078, 0xffffffff, 0x00040007,
  1048. 0x3c07c, 0xffffffff, 0x00060005,
  1049. 0x3c080, 0xffffffff, 0x00090008,
  1050. 0x3c084, 0xffffffff, 0x00010000,
  1051. 0x3c088, 0xffffffff, 0x00030002,
  1052. 0x3c08c, 0xffffffff, 0x00040007,
  1053. 0x3c090, 0xffffffff, 0x00060005,
  1054. 0x3c094, 0xffffffff, 0x00090008,
  1055. 0x3c098, 0xffffffff, 0x00010000,
  1056. 0x3c09c, 0xffffffff, 0x00030002,
  1057. 0x3c0a0, 0xffffffff, 0x00040007,
  1058. 0x3c0a4, 0xffffffff, 0x00060005,
  1059. 0x3c0a8, 0xffffffff, 0x00090008,
  1060. 0x3c000, 0xffffffff, 0x96e00200,
  1061. 0x8708, 0xffffffff, 0x00900100,
  1062. 0xc424, 0xffffffff, 0x0020003f,
  1063. 0x38, 0xffffffff, 0x0140001c,
  1064. 0x3c, 0x000f0000, 0x000f0000,
  1065. 0x220, 0xffffffff, 0xC060000C,
  1066. 0x224, 0xc0000fff, 0x00000100,
  1067. 0xf90, 0xffffffff, 0x00000100,
  1068. 0xf98, 0x00000101, 0x00000000,
  1069. 0x20a8, 0xffffffff, 0x00000104,
  1070. 0x55e4, 0xff000fff, 0x00000100,
  1071. 0x30cc, 0xc0000fff, 0x00000104,
  1072. 0xc1e4, 0x00000001, 0x00000001,
  1073. 0xd00c, 0xff000ff0, 0x00000100,
  1074. 0xd80c, 0xff000ff0, 0x00000100
  1075. };
  1076. static const u32 spectre_golden_spm_registers[] =
  1077. {
  1078. 0x30800, 0xe0ffffff, 0xe0000000
  1079. };
  1080. static const u32 spectre_golden_common_registers[] =
  1081. {
  1082. 0xc770, 0xffffffff, 0x00000800,
  1083. 0xc774, 0xffffffff, 0x00000800,
  1084. 0xc798, 0xffffffff, 0x00007fbf,
  1085. 0xc79c, 0xffffffff, 0x00007faf
  1086. };
  1087. static const u32 spectre_golden_registers[] =
  1088. {
  1089. 0x3c000, 0xffff1fff, 0x96940200,
  1090. 0x3c00c, 0xffff0001, 0xff000000,
  1091. 0x3c200, 0xfffc0fff, 0x00000100,
  1092. 0x6ed8, 0x00010101, 0x00010000,
  1093. 0x9834, 0xf00fffff, 0x00000400,
  1094. 0x9838, 0xfffffffc, 0x00020200,
  1095. 0x5bb0, 0x000000f0, 0x00000070,
  1096. 0x5bc0, 0xf0311fff, 0x80300000,
  1097. 0x98f8, 0x73773777, 0x12010001,
  1098. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1099. 0x2f48, 0x73773777, 0x12010001,
  1100. 0x8a14, 0xf000003f, 0x00000007,
  1101. 0x8b24, 0xffffffff, 0x00ffffff,
  1102. 0x28350, 0x3f3f3fff, 0x00000082,
  1103. 0x28354, 0x0000003f, 0x00000000,
  1104. 0x3e78, 0x00000001, 0x00000002,
  1105. 0x913c, 0xffff03df, 0x00000004,
  1106. 0xc768, 0x00000008, 0x00000008,
  1107. 0x8c00, 0x000008ff, 0x00000800,
  1108. 0x9508, 0x00010000, 0x00010000,
  1109. 0xac0c, 0xffffffff, 0x54763210,
  1110. 0x214f8, 0x01ff01ff, 0x00000002,
  1111. 0x21498, 0x007ff800, 0x00200000,
  1112. 0x2015c, 0xffffffff, 0x00000f40,
  1113. 0x30934, 0xffffffff, 0x00000001
  1114. };
  1115. static const u32 spectre_mgcg_cgcg_init[] =
  1116. {
  1117. 0xc420, 0xffffffff, 0xfffffffc,
  1118. 0x30800, 0xffffffff, 0xe0000000,
  1119. 0x3c2a0, 0xffffffff, 0x00000100,
  1120. 0x3c208, 0xffffffff, 0x00000100,
  1121. 0x3c2c0, 0xffffffff, 0x00000100,
  1122. 0x3c2c8, 0xffffffff, 0x00000100,
  1123. 0x3c2c4, 0xffffffff, 0x00000100,
  1124. 0x55e4, 0xffffffff, 0x00600100,
  1125. 0x3c280, 0xffffffff, 0x00000100,
  1126. 0x3c214, 0xffffffff, 0x06000100,
  1127. 0x3c220, 0xffffffff, 0x00000100,
  1128. 0x3c218, 0xffffffff, 0x06000100,
  1129. 0x3c204, 0xffffffff, 0x00000100,
  1130. 0x3c2e0, 0xffffffff, 0x00000100,
  1131. 0x3c224, 0xffffffff, 0x00000100,
  1132. 0x3c200, 0xffffffff, 0x00000100,
  1133. 0x3c230, 0xffffffff, 0x00000100,
  1134. 0x3c234, 0xffffffff, 0x00000100,
  1135. 0x3c250, 0xffffffff, 0x00000100,
  1136. 0x3c254, 0xffffffff, 0x00000100,
  1137. 0x3c258, 0xffffffff, 0x00000100,
  1138. 0x3c25c, 0xffffffff, 0x00000100,
  1139. 0x3c260, 0xffffffff, 0x00000100,
  1140. 0x3c27c, 0xffffffff, 0x00000100,
  1141. 0x3c278, 0xffffffff, 0x00000100,
  1142. 0x3c210, 0xffffffff, 0x06000100,
  1143. 0x3c290, 0xffffffff, 0x00000100,
  1144. 0x3c274, 0xffffffff, 0x00000100,
  1145. 0x3c2b4, 0xffffffff, 0x00000100,
  1146. 0x3c2b0, 0xffffffff, 0x00000100,
  1147. 0x3c270, 0xffffffff, 0x00000100,
  1148. 0x30800, 0xffffffff, 0xe0000000,
  1149. 0x3c020, 0xffffffff, 0x00010000,
  1150. 0x3c024, 0xffffffff, 0x00030002,
  1151. 0x3c028, 0xffffffff, 0x00040007,
  1152. 0x3c02c, 0xffffffff, 0x00060005,
  1153. 0x3c030, 0xffffffff, 0x00090008,
  1154. 0x3c034, 0xffffffff, 0x00010000,
  1155. 0x3c038, 0xffffffff, 0x00030002,
  1156. 0x3c03c, 0xffffffff, 0x00040007,
  1157. 0x3c040, 0xffffffff, 0x00060005,
  1158. 0x3c044, 0xffffffff, 0x00090008,
  1159. 0x3c048, 0xffffffff, 0x00010000,
  1160. 0x3c04c, 0xffffffff, 0x00030002,
  1161. 0x3c050, 0xffffffff, 0x00040007,
  1162. 0x3c054, 0xffffffff, 0x00060005,
  1163. 0x3c058, 0xffffffff, 0x00090008,
  1164. 0x3c05c, 0xffffffff, 0x00010000,
  1165. 0x3c060, 0xffffffff, 0x00030002,
  1166. 0x3c064, 0xffffffff, 0x00040007,
  1167. 0x3c068, 0xffffffff, 0x00060005,
  1168. 0x3c06c, 0xffffffff, 0x00090008,
  1169. 0x3c070, 0xffffffff, 0x00010000,
  1170. 0x3c074, 0xffffffff, 0x00030002,
  1171. 0x3c078, 0xffffffff, 0x00040007,
  1172. 0x3c07c, 0xffffffff, 0x00060005,
  1173. 0x3c080, 0xffffffff, 0x00090008,
  1174. 0x3c084, 0xffffffff, 0x00010000,
  1175. 0x3c088, 0xffffffff, 0x00030002,
  1176. 0x3c08c, 0xffffffff, 0x00040007,
  1177. 0x3c090, 0xffffffff, 0x00060005,
  1178. 0x3c094, 0xffffffff, 0x00090008,
  1179. 0x3c098, 0xffffffff, 0x00010000,
  1180. 0x3c09c, 0xffffffff, 0x00030002,
  1181. 0x3c0a0, 0xffffffff, 0x00040007,
  1182. 0x3c0a4, 0xffffffff, 0x00060005,
  1183. 0x3c0a8, 0xffffffff, 0x00090008,
  1184. 0x3c0ac, 0xffffffff, 0x00010000,
  1185. 0x3c0b0, 0xffffffff, 0x00030002,
  1186. 0x3c0b4, 0xffffffff, 0x00040007,
  1187. 0x3c0b8, 0xffffffff, 0x00060005,
  1188. 0x3c0bc, 0xffffffff, 0x00090008,
  1189. 0x3c000, 0xffffffff, 0x96e00200,
  1190. 0x8708, 0xffffffff, 0x00900100,
  1191. 0xc424, 0xffffffff, 0x0020003f,
  1192. 0x38, 0xffffffff, 0x0140001c,
  1193. 0x3c, 0x000f0000, 0x000f0000,
  1194. 0x220, 0xffffffff, 0xC060000C,
  1195. 0x224, 0xc0000fff, 0x00000100,
  1196. 0xf90, 0xffffffff, 0x00000100,
  1197. 0xf98, 0x00000101, 0x00000000,
  1198. 0x20a8, 0xffffffff, 0x00000104,
  1199. 0x55e4, 0xff000fff, 0x00000100,
  1200. 0x30cc, 0xc0000fff, 0x00000104,
  1201. 0xc1e4, 0x00000001, 0x00000001,
  1202. 0xd00c, 0xff000ff0, 0x00000100,
  1203. 0xd80c, 0xff000ff0, 0x00000100
  1204. };
  1205. static const u32 kalindi_golden_spm_registers[] =
  1206. {
  1207. 0x30800, 0xe0ffffff, 0xe0000000
  1208. };
  1209. static const u32 kalindi_golden_common_registers[] =
  1210. {
  1211. 0xc770, 0xffffffff, 0x00000800,
  1212. 0xc774, 0xffffffff, 0x00000800,
  1213. 0xc798, 0xffffffff, 0x00007fbf,
  1214. 0xc79c, 0xffffffff, 0x00007faf
  1215. };
  1216. static const u32 kalindi_golden_registers[] =
  1217. {
  1218. 0x3c000, 0xffffdfff, 0x6e944040,
  1219. 0x55e4, 0xff607fff, 0xfc000100,
  1220. 0x3c220, 0xff000fff, 0x00000100,
  1221. 0x3c224, 0xff000fff, 0x00000100,
  1222. 0x3c200, 0xfffc0fff, 0x00000100,
  1223. 0x6ed8, 0x00010101, 0x00010000,
  1224. 0x9830, 0xffffffff, 0x00000000,
  1225. 0x9834, 0xf00fffff, 0x00000400,
  1226. 0x5bb0, 0x000000f0, 0x00000070,
  1227. 0x5bc0, 0xf0311fff, 0x80300000,
  1228. 0x98f8, 0x73773777, 0x12010001,
  1229. 0x98fc, 0xffffffff, 0x00000010,
  1230. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1231. 0x8030, 0x00001f0f, 0x0000100a,
  1232. 0x2f48, 0x73773777, 0x12010001,
  1233. 0x2408, 0x000fffff, 0x000c007f,
  1234. 0x8a14, 0xf000003f, 0x00000007,
  1235. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1236. 0x30a04, 0x0000ff0f, 0x00000000,
  1237. 0x28a4c, 0x07ffffff, 0x06000000,
  1238. 0x4d8, 0x00000fff, 0x00000100,
  1239. 0x3e78, 0x00000001, 0x00000002,
  1240. 0xc768, 0x00000008, 0x00000008,
  1241. 0x8c00, 0x000000ff, 0x00000003,
  1242. 0x214f8, 0x01ff01ff, 0x00000002,
  1243. 0x21498, 0x007ff800, 0x00200000,
  1244. 0x2015c, 0xffffffff, 0x00000f40,
  1245. 0x88c4, 0x001f3ae3, 0x00000082,
  1246. 0x88d4, 0x0000001f, 0x00000010,
  1247. 0x30934, 0xffffffff, 0x00000000
  1248. };
  1249. static const u32 kalindi_mgcg_cgcg_init[] =
  1250. {
  1251. 0xc420, 0xffffffff, 0xfffffffc,
  1252. 0x30800, 0xffffffff, 0xe0000000,
  1253. 0x3c2a0, 0xffffffff, 0x00000100,
  1254. 0x3c208, 0xffffffff, 0x00000100,
  1255. 0x3c2c0, 0xffffffff, 0x00000100,
  1256. 0x3c2c8, 0xffffffff, 0x00000100,
  1257. 0x3c2c4, 0xffffffff, 0x00000100,
  1258. 0x55e4, 0xffffffff, 0x00600100,
  1259. 0x3c280, 0xffffffff, 0x00000100,
  1260. 0x3c214, 0xffffffff, 0x06000100,
  1261. 0x3c220, 0xffffffff, 0x00000100,
  1262. 0x3c218, 0xffffffff, 0x06000100,
  1263. 0x3c204, 0xffffffff, 0x00000100,
  1264. 0x3c2e0, 0xffffffff, 0x00000100,
  1265. 0x3c224, 0xffffffff, 0x00000100,
  1266. 0x3c200, 0xffffffff, 0x00000100,
  1267. 0x3c230, 0xffffffff, 0x00000100,
  1268. 0x3c234, 0xffffffff, 0x00000100,
  1269. 0x3c250, 0xffffffff, 0x00000100,
  1270. 0x3c254, 0xffffffff, 0x00000100,
  1271. 0x3c258, 0xffffffff, 0x00000100,
  1272. 0x3c25c, 0xffffffff, 0x00000100,
  1273. 0x3c260, 0xffffffff, 0x00000100,
  1274. 0x3c27c, 0xffffffff, 0x00000100,
  1275. 0x3c278, 0xffffffff, 0x00000100,
  1276. 0x3c210, 0xffffffff, 0x06000100,
  1277. 0x3c290, 0xffffffff, 0x00000100,
  1278. 0x3c274, 0xffffffff, 0x00000100,
  1279. 0x3c2b4, 0xffffffff, 0x00000100,
  1280. 0x3c2b0, 0xffffffff, 0x00000100,
  1281. 0x3c270, 0xffffffff, 0x00000100,
  1282. 0x30800, 0xffffffff, 0xe0000000,
  1283. 0x3c020, 0xffffffff, 0x00010000,
  1284. 0x3c024, 0xffffffff, 0x00030002,
  1285. 0x3c028, 0xffffffff, 0x00040007,
  1286. 0x3c02c, 0xffffffff, 0x00060005,
  1287. 0x3c030, 0xffffffff, 0x00090008,
  1288. 0x3c034, 0xffffffff, 0x00010000,
  1289. 0x3c038, 0xffffffff, 0x00030002,
  1290. 0x3c03c, 0xffffffff, 0x00040007,
  1291. 0x3c040, 0xffffffff, 0x00060005,
  1292. 0x3c044, 0xffffffff, 0x00090008,
  1293. 0x3c000, 0xffffffff, 0x96e00200,
  1294. 0x8708, 0xffffffff, 0x00900100,
  1295. 0xc424, 0xffffffff, 0x0020003f,
  1296. 0x38, 0xffffffff, 0x0140001c,
  1297. 0x3c, 0x000f0000, 0x000f0000,
  1298. 0x220, 0xffffffff, 0xC060000C,
  1299. 0x224, 0xc0000fff, 0x00000100,
  1300. 0x20a8, 0xffffffff, 0x00000104,
  1301. 0x55e4, 0xff000fff, 0x00000100,
  1302. 0x30cc, 0xc0000fff, 0x00000104,
  1303. 0xc1e4, 0x00000001, 0x00000001,
  1304. 0xd00c, 0xff000ff0, 0x00000100,
  1305. 0xd80c, 0xff000ff0, 0x00000100
  1306. };
  1307. static const u32 hawaii_golden_spm_registers[] =
  1308. {
  1309. 0x30800, 0xe0ffffff, 0xe0000000
  1310. };
  1311. static const u32 hawaii_golden_common_registers[] =
  1312. {
  1313. 0x30800, 0xffffffff, 0xe0000000,
  1314. 0x28350, 0xffffffff, 0x3a00161a,
  1315. 0x28354, 0xffffffff, 0x0000002e,
  1316. 0x9a10, 0xffffffff, 0x00018208,
  1317. 0x98f8, 0xffffffff, 0x12011003
  1318. };
  1319. static const u32 hawaii_golden_registers[] =
  1320. {
  1321. 0x3354, 0x00000333, 0x00000333,
  1322. 0x9a10, 0x00010000, 0x00058208,
  1323. 0x9830, 0xffffffff, 0x00000000,
  1324. 0x9834, 0xf00fffff, 0x00000400,
  1325. 0x9838, 0x0002021c, 0x00020200,
  1326. 0xc78, 0x00000080, 0x00000000,
  1327. 0x5bb0, 0x000000f0, 0x00000070,
  1328. 0x5bc0, 0xf0311fff, 0x80300000,
  1329. 0x350c, 0x00810000, 0x408af000,
  1330. 0x7030, 0x31000111, 0x00000011,
  1331. 0x2f48, 0x73773777, 0x12010001,
  1332. 0x2120, 0x0000007f, 0x0000001b,
  1333. 0x21dc, 0x00007fb6, 0x00002191,
  1334. 0x3628, 0x0000003f, 0x0000000a,
  1335. 0x362c, 0x0000003f, 0x0000000a,
  1336. 0x2ae4, 0x00073ffe, 0x000022a2,
  1337. 0x240c, 0x000007ff, 0x00000000,
  1338. 0x8bf0, 0x00002001, 0x00000001,
  1339. 0x8b24, 0xffffffff, 0x00ffffff,
  1340. 0x30a04, 0x0000ff0f, 0x00000000,
  1341. 0x28a4c, 0x07ffffff, 0x06000000,
  1342. 0x3e78, 0x00000001, 0x00000002,
  1343. 0xc768, 0x00000008, 0x00000008,
  1344. 0xc770, 0x00000f00, 0x00000800,
  1345. 0xc774, 0x00000f00, 0x00000800,
  1346. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1347. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1348. 0x8c00, 0x000000ff, 0x00000800,
  1349. 0xe40, 0x00001fff, 0x00001fff,
  1350. 0x9060, 0x0000007f, 0x00000020,
  1351. 0x9508, 0x00010000, 0x00010000,
  1352. 0xae00, 0x00100000, 0x000ff07c,
  1353. 0xac14, 0x000003ff, 0x0000000f,
  1354. 0xac10, 0xffffffff, 0x7564fdec,
  1355. 0xac0c, 0xffffffff, 0x3120b9a8,
  1356. 0xac08, 0x20000000, 0x0f9c0000
  1357. };
  1358. static const u32 hawaii_mgcg_cgcg_init[] =
  1359. {
  1360. 0xc420, 0xffffffff, 0xfffffffd,
  1361. 0x30800, 0xffffffff, 0xe0000000,
  1362. 0x3c2a0, 0xffffffff, 0x00000100,
  1363. 0x3c208, 0xffffffff, 0x00000100,
  1364. 0x3c2c0, 0xffffffff, 0x00000100,
  1365. 0x3c2c8, 0xffffffff, 0x00000100,
  1366. 0x3c2c4, 0xffffffff, 0x00000100,
  1367. 0x55e4, 0xffffffff, 0x00200100,
  1368. 0x3c280, 0xffffffff, 0x00000100,
  1369. 0x3c214, 0xffffffff, 0x06000100,
  1370. 0x3c220, 0xffffffff, 0x00000100,
  1371. 0x3c218, 0xffffffff, 0x06000100,
  1372. 0x3c204, 0xffffffff, 0x00000100,
  1373. 0x3c2e0, 0xffffffff, 0x00000100,
  1374. 0x3c224, 0xffffffff, 0x00000100,
  1375. 0x3c200, 0xffffffff, 0x00000100,
  1376. 0x3c230, 0xffffffff, 0x00000100,
  1377. 0x3c234, 0xffffffff, 0x00000100,
  1378. 0x3c250, 0xffffffff, 0x00000100,
  1379. 0x3c254, 0xffffffff, 0x00000100,
  1380. 0x3c258, 0xffffffff, 0x00000100,
  1381. 0x3c25c, 0xffffffff, 0x00000100,
  1382. 0x3c260, 0xffffffff, 0x00000100,
  1383. 0x3c27c, 0xffffffff, 0x00000100,
  1384. 0x3c278, 0xffffffff, 0x00000100,
  1385. 0x3c210, 0xffffffff, 0x06000100,
  1386. 0x3c290, 0xffffffff, 0x00000100,
  1387. 0x3c274, 0xffffffff, 0x00000100,
  1388. 0x3c2b4, 0xffffffff, 0x00000100,
  1389. 0x3c2b0, 0xffffffff, 0x00000100,
  1390. 0x3c270, 0xffffffff, 0x00000100,
  1391. 0x30800, 0xffffffff, 0xe0000000,
  1392. 0x3c020, 0xffffffff, 0x00010000,
  1393. 0x3c024, 0xffffffff, 0x00030002,
  1394. 0x3c028, 0xffffffff, 0x00040007,
  1395. 0x3c02c, 0xffffffff, 0x00060005,
  1396. 0x3c030, 0xffffffff, 0x00090008,
  1397. 0x3c034, 0xffffffff, 0x00010000,
  1398. 0x3c038, 0xffffffff, 0x00030002,
  1399. 0x3c03c, 0xffffffff, 0x00040007,
  1400. 0x3c040, 0xffffffff, 0x00060005,
  1401. 0x3c044, 0xffffffff, 0x00090008,
  1402. 0x3c048, 0xffffffff, 0x00010000,
  1403. 0x3c04c, 0xffffffff, 0x00030002,
  1404. 0x3c050, 0xffffffff, 0x00040007,
  1405. 0x3c054, 0xffffffff, 0x00060005,
  1406. 0x3c058, 0xffffffff, 0x00090008,
  1407. 0x3c05c, 0xffffffff, 0x00010000,
  1408. 0x3c060, 0xffffffff, 0x00030002,
  1409. 0x3c064, 0xffffffff, 0x00040007,
  1410. 0x3c068, 0xffffffff, 0x00060005,
  1411. 0x3c06c, 0xffffffff, 0x00090008,
  1412. 0x3c070, 0xffffffff, 0x00010000,
  1413. 0x3c074, 0xffffffff, 0x00030002,
  1414. 0x3c078, 0xffffffff, 0x00040007,
  1415. 0x3c07c, 0xffffffff, 0x00060005,
  1416. 0x3c080, 0xffffffff, 0x00090008,
  1417. 0x3c084, 0xffffffff, 0x00010000,
  1418. 0x3c088, 0xffffffff, 0x00030002,
  1419. 0x3c08c, 0xffffffff, 0x00040007,
  1420. 0x3c090, 0xffffffff, 0x00060005,
  1421. 0x3c094, 0xffffffff, 0x00090008,
  1422. 0x3c098, 0xffffffff, 0x00010000,
  1423. 0x3c09c, 0xffffffff, 0x00030002,
  1424. 0x3c0a0, 0xffffffff, 0x00040007,
  1425. 0x3c0a4, 0xffffffff, 0x00060005,
  1426. 0x3c0a8, 0xffffffff, 0x00090008,
  1427. 0x3c0ac, 0xffffffff, 0x00010000,
  1428. 0x3c0b0, 0xffffffff, 0x00030002,
  1429. 0x3c0b4, 0xffffffff, 0x00040007,
  1430. 0x3c0b8, 0xffffffff, 0x00060005,
  1431. 0x3c0bc, 0xffffffff, 0x00090008,
  1432. 0x3c0c0, 0xffffffff, 0x00010000,
  1433. 0x3c0c4, 0xffffffff, 0x00030002,
  1434. 0x3c0c8, 0xffffffff, 0x00040007,
  1435. 0x3c0cc, 0xffffffff, 0x00060005,
  1436. 0x3c0d0, 0xffffffff, 0x00090008,
  1437. 0x3c0d4, 0xffffffff, 0x00010000,
  1438. 0x3c0d8, 0xffffffff, 0x00030002,
  1439. 0x3c0dc, 0xffffffff, 0x00040007,
  1440. 0x3c0e0, 0xffffffff, 0x00060005,
  1441. 0x3c0e4, 0xffffffff, 0x00090008,
  1442. 0x3c0e8, 0xffffffff, 0x00010000,
  1443. 0x3c0ec, 0xffffffff, 0x00030002,
  1444. 0x3c0f0, 0xffffffff, 0x00040007,
  1445. 0x3c0f4, 0xffffffff, 0x00060005,
  1446. 0x3c0f8, 0xffffffff, 0x00090008,
  1447. 0xc318, 0xffffffff, 0x00020200,
  1448. 0x3350, 0xffffffff, 0x00000200,
  1449. 0x15c0, 0xffffffff, 0x00000400,
  1450. 0x55e8, 0xffffffff, 0x00000000,
  1451. 0x2f50, 0xffffffff, 0x00000902,
  1452. 0x3c000, 0xffffffff, 0x96940200,
  1453. 0x8708, 0xffffffff, 0x00900100,
  1454. 0xc424, 0xffffffff, 0x0020003f,
  1455. 0x38, 0xffffffff, 0x0140001c,
  1456. 0x3c, 0x000f0000, 0x000f0000,
  1457. 0x220, 0xffffffff, 0xc060000c,
  1458. 0x224, 0xc0000fff, 0x00000100,
  1459. 0xf90, 0xffffffff, 0x00000100,
  1460. 0xf98, 0x00000101, 0x00000000,
  1461. 0x20a8, 0xffffffff, 0x00000104,
  1462. 0x55e4, 0xff000fff, 0x00000100,
  1463. 0x30cc, 0xc0000fff, 0x00000104,
  1464. 0xc1e4, 0x00000001, 0x00000001,
  1465. 0xd00c, 0xff000ff0, 0x00000100,
  1466. 0xd80c, 0xff000ff0, 0x00000100
  1467. };
  1468. static const u32 godavari_golden_registers[] =
  1469. {
  1470. 0x55e4, 0xff607fff, 0xfc000100,
  1471. 0x6ed8, 0x00010101, 0x00010000,
  1472. 0x9830, 0xffffffff, 0x00000000,
  1473. 0x98302, 0xf00fffff, 0x00000400,
  1474. 0x6130, 0xffffffff, 0x00010000,
  1475. 0x5bb0, 0x000000f0, 0x00000070,
  1476. 0x5bc0, 0xf0311fff, 0x80300000,
  1477. 0x98f8, 0x73773777, 0x12010001,
  1478. 0x98fc, 0xffffffff, 0x00000010,
  1479. 0x8030, 0x00001f0f, 0x0000100a,
  1480. 0x2f48, 0x73773777, 0x12010001,
  1481. 0x2408, 0x000fffff, 0x000c007f,
  1482. 0x8a14, 0xf000003f, 0x00000007,
  1483. 0x8b24, 0xffffffff, 0x00ff0fff,
  1484. 0x30a04, 0x0000ff0f, 0x00000000,
  1485. 0x28a4c, 0x07ffffff, 0x06000000,
  1486. 0x4d8, 0x00000fff, 0x00000100,
  1487. 0xd014, 0x00010000, 0x00810001,
  1488. 0xd814, 0x00010000, 0x00810001,
  1489. 0x3e78, 0x00000001, 0x00000002,
  1490. 0xc768, 0x00000008, 0x00000008,
  1491. 0xc770, 0x00000f00, 0x00000800,
  1492. 0xc774, 0x00000f00, 0x00000800,
  1493. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1494. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1495. 0x8c00, 0x000000ff, 0x00000001,
  1496. 0x214f8, 0x01ff01ff, 0x00000002,
  1497. 0x21498, 0x007ff800, 0x00200000,
  1498. 0x2015c, 0xffffffff, 0x00000f40,
  1499. 0x88c4, 0x001f3ae3, 0x00000082,
  1500. 0x88d4, 0x0000001f, 0x00000010,
  1501. 0x30934, 0xffffffff, 0x00000000
  1502. };
  1503. static void cik_init_golden_registers(struct radeon_device *rdev)
  1504. {
  1505. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  1506. mutex_lock(&rdev->grbm_idx_mutex);
  1507. switch (rdev->family) {
  1508. case CHIP_BONAIRE:
  1509. radeon_program_register_sequence(rdev,
  1510. bonaire_mgcg_cgcg_init,
  1511. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1512. radeon_program_register_sequence(rdev,
  1513. bonaire_golden_registers,
  1514. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1515. radeon_program_register_sequence(rdev,
  1516. bonaire_golden_common_registers,
  1517. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1518. radeon_program_register_sequence(rdev,
  1519. bonaire_golden_spm_registers,
  1520. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1521. break;
  1522. case CHIP_KABINI:
  1523. radeon_program_register_sequence(rdev,
  1524. kalindi_mgcg_cgcg_init,
  1525. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1526. radeon_program_register_sequence(rdev,
  1527. kalindi_golden_registers,
  1528. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1529. radeon_program_register_sequence(rdev,
  1530. kalindi_golden_common_registers,
  1531. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1532. radeon_program_register_sequence(rdev,
  1533. kalindi_golden_spm_registers,
  1534. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1535. break;
  1536. case CHIP_MULLINS:
  1537. radeon_program_register_sequence(rdev,
  1538. kalindi_mgcg_cgcg_init,
  1539. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1540. radeon_program_register_sequence(rdev,
  1541. godavari_golden_registers,
  1542. (const u32)ARRAY_SIZE(godavari_golden_registers));
  1543. radeon_program_register_sequence(rdev,
  1544. kalindi_golden_common_registers,
  1545. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1546. radeon_program_register_sequence(rdev,
  1547. kalindi_golden_spm_registers,
  1548. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1549. break;
  1550. case CHIP_KAVERI:
  1551. radeon_program_register_sequence(rdev,
  1552. spectre_mgcg_cgcg_init,
  1553. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1554. radeon_program_register_sequence(rdev,
  1555. spectre_golden_registers,
  1556. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1557. radeon_program_register_sequence(rdev,
  1558. spectre_golden_common_registers,
  1559. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1560. radeon_program_register_sequence(rdev,
  1561. spectre_golden_spm_registers,
  1562. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1563. break;
  1564. case CHIP_HAWAII:
  1565. radeon_program_register_sequence(rdev,
  1566. hawaii_mgcg_cgcg_init,
  1567. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  1568. radeon_program_register_sequence(rdev,
  1569. hawaii_golden_registers,
  1570. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  1571. radeon_program_register_sequence(rdev,
  1572. hawaii_golden_common_registers,
  1573. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  1574. radeon_program_register_sequence(rdev,
  1575. hawaii_golden_spm_registers,
  1576. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  1577. break;
  1578. default:
  1579. break;
  1580. }
  1581. mutex_unlock(&rdev->grbm_idx_mutex);
  1582. }
  1583. /**
  1584. * cik_get_xclk - get the xclk
  1585. *
  1586. * @rdev: radeon_device pointer
  1587. *
  1588. * Returns the reference clock used by the gfx engine
  1589. * (CIK).
  1590. */
  1591. u32 cik_get_xclk(struct radeon_device *rdev)
  1592. {
  1593. u32 reference_clock = rdev->clock.spll.reference_freq;
  1594. if (rdev->flags & RADEON_IS_IGP) {
  1595. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1596. return reference_clock / 2;
  1597. } else {
  1598. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1599. return reference_clock / 4;
  1600. }
  1601. return reference_clock;
  1602. }
  1603. /**
  1604. * cik_mm_rdoorbell - read a doorbell dword
  1605. *
  1606. * @rdev: radeon_device pointer
  1607. * @index: doorbell index
  1608. *
  1609. * Returns the value in the doorbell aperture at the
  1610. * requested doorbell index (CIK).
  1611. */
  1612. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index)
  1613. {
  1614. if (index < rdev->doorbell.num_doorbells) {
  1615. return readl(rdev->doorbell.ptr + index);
  1616. } else {
  1617. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  1618. return 0;
  1619. }
  1620. }
  1621. /**
  1622. * cik_mm_wdoorbell - write a doorbell dword
  1623. *
  1624. * @rdev: radeon_device pointer
  1625. * @index: doorbell index
  1626. * @v: value to write
  1627. *
  1628. * Writes @v to the doorbell aperture at the
  1629. * requested doorbell index (CIK).
  1630. */
  1631. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v)
  1632. {
  1633. if (index < rdev->doorbell.num_doorbells) {
  1634. writel(v, rdev->doorbell.ptr + index);
  1635. } else {
  1636. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  1637. }
  1638. }
  1639. #define BONAIRE_IO_MC_REGS_SIZE 36
  1640. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1641. {
  1642. {0x00000070, 0x04400000},
  1643. {0x00000071, 0x80c01803},
  1644. {0x00000072, 0x00004004},
  1645. {0x00000073, 0x00000100},
  1646. {0x00000074, 0x00ff0000},
  1647. {0x00000075, 0x34000000},
  1648. {0x00000076, 0x08000014},
  1649. {0x00000077, 0x00cc08ec},
  1650. {0x00000078, 0x00000400},
  1651. {0x00000079, 0x00000000},
  1652. {0x0000007a, 0x04090000},
  1653. {0x0000007c, 0x00000000},
  1654. {0x0000007e, 0x4408a8e8},
  1655. {0x0000007f, 0x00000304},
  1656. {0x00000080, 0x00000000},
  1657. {0x00000082, 0x00000001},
  1658. {0x00000083, 0x00000002},
  1659. {0x00000084, 0xf3e4f400},
  1660. {0x00000085, 0x052024e3},
  1661. {0x00000087, 0x00000000},
  1662. {0x00000088, 0x01000000},
  1663. {0x0000008a, 0x1c0a0000},
  1664. {0x0000008b, 0xff010000},
  1665. {0x0000008d, 0xffffefff},
  1666. {0x0000008e, 0xfff3efff},
  1667. {0x0000008f, 0xfff3efbf},
  1668. {0x00000092, 0xf7ffffff},
  1669. {0x00000093, 0xffffff7f},
  1670. {0x00000095, 0x00101101},
  1671. {0x00000096, 0x00000fff},
  1672. {0x00000097, 0x00116fff},
  1673. {0x00000098, 0x60010000},
  1674. {0x00000099, 0x10010000},
  1675. {0x0000009a, 0x00006000},
  1676. {0x0000009b, 0x00001000},
  1677. {0x0000009f, 0x00b48000}
  1678. };
  1679. #define HAWAII_IO_MC_REGS_SIZE 22
  1680. static const u32 hawaii_io_mc_regs[HAWAII_IO_MC_REGS_SIZE][2] =
  1681. {
  1682. {0x0000007d, 0x40000000},
  1683. {0x0000007e, 0x40180304},
  1684. {0x0000007f, 0x0000ff00},
  1685. {0x00000081, 0x00000000},
  1686. {0x00000083, 0x00000800},
  1687. {0x00000086, 0x00000000},
  1688. {0x00000087, 0x00000100},
  1689. {0x00000088, 0x00020100},
  1690. {0x00000089, 0x00000000},
  1691. {0x0000008b, 0x00040000},
  1692. {0x0000008c, 0x00000100},
  1693. {0x0000008e, 0xff010000},
  1694. {0x00000090, 0xffffefff},
  1695. {0x00000091, 0xfff3efff},
  1696. {0x00000092, 0xfff3efbf},
  1697. {0x00000093, 0xf7ffffff},
  1698. {0x00000094, 0xffffff7f},
  1699. {0x00000095, 0x00000fff},
  1700. {0x00000096, 0x00116fff},
  1701. {0x00000097, 0x60010000},
  1702. {0x00000098, 0x10010000},
  1703. {0x0000009f, 0x00c79000}
  1704. };
  1705. /**
  1706. * cik_srbm_select - select specific register instances
  1707. *
  1708. * @rdev: radeon_device pointer
  1709. * @me: selected ME (micro engine)
  1710. * @pipe: pipe
  1711. * @queue: queue
  1712. * @vmid: VMID
  1713. *
  1714. * Switches the currently active registers instances. Some
  1715. * registers are instanced per VMID, others are instanced per
  1716. * me/pipe/queue combination.
  1717. */
  1718. static void cik_srbm_select(struct radeon_device *rdev,
  1719. u32 me, u32 pipe, u32 queue, u32 vmid)
  1720. {
  1721. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1722. MEID(me & 0x3) |
  1723. VMID(vmid & 0xf) |
  1724. QUEUEID(queue & 0x7));
  1725. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1726. }
  1727. /* ucode loading */
  1728. /**
  1729. * ci_mc_load_microcode - load MC ucode into the hw
  1730. *
  1731. * @rdev: radeon_device pointer
  1732. *
  1733. * Load the GDDR MC ucode into the hw (CIK).
  1734. * Returns 0 on success, error on failure.
  1735. */
  1736. int ci_mc_load_microcode(struct radeon_device *rdev)
  1737. {
  1738. const __be32 *fw_data = NULL;
  1739. const __le32 *new_fw_data = NULL;
  1740. u32 running, tmp;
  1741. u32 *io_mc_regs = NULL;
  1742. const __le32 *new_io_mc_regs = NULL;
  1743. int i, regs_size, ucode_size;
  1744. if (!rdev->mc_fw)
  1745. return -EINVAL;
  1746. if (rdev->new_fw) {
  1747. const struct mc_firmware_header_v1_0 *hdr =
  1748. (const struct mc_firmware_header_v1_0 *)rdev->mc_fw->data;
  1749. radeon_ucode_print_mc_hdr(&hdr->header);
  1750. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  1751. new_io_mc_regs = (const __le32 *)
  1752. (rdev->mc_fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  1753. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1754. new_fw_data = (const __le32 *)
  1755. (rdev->mc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1756. } else {
  1757. ucode_size = rdev->mc_fw->size / 4;
  1758. switch (rdev->family) {
  1759. case CHIP_BONAIRE:
  1760. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1761. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1762. break;
  1763. case CHIP_HAWAII:
  1764. io_mc_regs = (u32 *)&hawaii_io_mc_regs;
  1765. regs_size = HAWAII_IO_MC_REGS_SIZE;
  1766. break;
  1767. default:
  1768. return -EINVAL;
  1769. }
  1770. fw_data = (const __be32 *)rdev->mc_fw->data;
  1771. }
  1772. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1773. if (running == 0) {
  1774. /* reset the engine and set to writable */
  1775. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1776. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1777. /* load mc io regs */
  1778. for (i = 0; i < regs_size; i++) {
  1779. if (rdev->new_fw) {
  1780. WREG32(MC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  1781. WREG32(MC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  1782. } else {
  1783. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1784. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1785. }
  1786. }
  1787. tmp = RREG32(MC_SEQ_MISC0);
  1788. if ((rdev->pdev->device == 0x6649) && ((tmp & 0xff00) == 0x5600)) {
  1789. WREG32(MC_SEQ_IO_DEBUG_INDEX, 5);
  1790. WREG32(MC_SEQ_IO_DEBUG_DATA, 0x00000023);
  1791. WREG32(MC_SEQ_IO_DEBUG_INDEX, 9);
  1792. WREG32(MC_SEQ_IO_DEBUG_DATA, 0x000001f0);
  1793. }
  1794. /* load the MC ucode */
  1795. for (i = 0; i < ucode_size; i++) {
  1796. if (rdev->new_fw)
  1797. WREG32(MC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  1798. else
  1799. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1800. }
  1801. /* put the engine back into the active state */
  1802. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1803. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1804. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1805. /* wait for training to complete */
  1806. for (i = 0; i < rdev->usec_timeout; i++) {
  1807. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1808. break;
  1809. udelay(1);
  1810. }
  1811. for (i = 0; i < rdev->usec_timeout; i++) {
  1812. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1813. break;
  1814. udelay(1);
  1815. }
  1816. }
  1817. return 0;
  1818. }
  1819. /**
  1820. * cik_init_microcode - load ucode images from disk
  1821. *
  1822. * @rdev: radeon_device pointer
  1823. *
  1824. * Use the firmware interface to load the ucode images into
  1825. * the driver (not loaded into hw).
  1826. * Returns 0 on success, error on failure.
  1827. */
  1828. static int cik_init_microcode(struct radeon_device *rdev)
  1829. {
  1830. const char *chip_name;
  1831. const char *new_chip_name;
  1832. size_t pfp_req_size, me_req_size, ce_req_size,
  1833. mec_req_size, rlc_req_size, mc_req_size = 0,
  1834. sdma_req_size, smc_req_size = 0, mc2_req_size = 0;
  1835. char fw_name[30];
  1836. int new_fw = 0;
  1837. int err;
  1838. int num_fw;
  1839. bool new_smc = false;
  1840. DRM_DEBUG("\n");
  1841. switch (rdev->family) {
  1842. case CHIP_BONAIRE:
  1843. chip_name = "BONAIRE";
  1844. if ((rdev->pdev->revision == 0x80) ||
  1845. (rdev->pdev->revision == 0x81) ||
  1846. (rdev->pdev->device == 0x665f))
  1847. new_smc = true;
  1848. new_chip_name = "bonaire";
  1849. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1850. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1851. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1852. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1853. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1854. mc_req_size = BONAIRE_MC_UCODE_SIZE * 4;
  1855. mc2_req_size = BONAIRE_MC2_UCODE_SIZE * 4;
  1856. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1857. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1858. num_fw = 8;
  1859. break;
  1860. case CHIP_HAWAII:
  1861. chip_name = "HAWAII";
  1862. if (rdev->pdev->revision == 0x80)
  1863. new_smc = true;
  1864. new_chip_name = "hawaii";
  1865. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1866. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1867. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1868. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1869. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1870. mc_req_size = HAWAII_MC_UCODE_SIZE * 4;
  1871. mc2_req_size = HAWAII_MC2_UCODE_SIZE * 4;
  1872. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1873. smc_req_size = ALIGN(HAWAII_SMC_UCODE_SIZE, 4);
  1874. num_fw = 8;
  1875. break;
  1876. case CHIP_KAVERI:
  1877. chip_name = "KAVERI";
  1878. new_chip_name = "kaveri";
  1879. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1880. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1881. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1882. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1883. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1884. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1885. num_fw = 7;
  1886. break;
  1887. case CHIP_KABINI:
  1888. chip_name = "KABINI";
  1889. new_chip_name = "kabini";
  1890. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1891. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1892. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1893. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1894. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1895. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1896. num_fw = 6;
  1897. break;
  1898. case CHIP_MULLINS:
  1899. chip_name = "MULLINS";
  1900. new_chip_name = "mullins";
  1901. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1902. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1903. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1904. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1905. rlc_req_size = ML_RLC_UCODE_SIZE * 4;
  1906. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1907. num_fw = 6;
  1908. break;
  1909. default: BUG();
  1910. }
  1911. DRM_INFO("Loading %s Microcode\n", new_chip_name);
  1912. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", new_chip_name);
  1913. err = reject_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1914. if (err) {
  1915. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  1916. err = reject_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1917. if (err)
  1918. goto out;
  1919. if (rdev->pfp_fw->size != pfp_req_size) {
  1920. printk(KERN_ERR
  1921. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1922. rdev->pfp_fw->size, fw_name);
  1923. err = -EINVAL;
  1924. goto out;
  1925. }
  1926. } else {
  1927. err = radeon_ucode_validate(rdev->pfp_fw);
  1928. if (err) {
  1929. printk(KERN_ERR
  1930. "cik_fw: validation failed for firmware \"%s\"\n",
  1931. fw_name);
  1932. goto out;
  1933. } else {
  1934. new_fw++;
  1935. }
  1936. }
  1937. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", new_chip_name);
  1938. err = reject_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1939. if (err) {
  1940. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  1941. err = reject_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1942. if (err)
  1943. goto out;
  1944. if (rdev->me_fw->size != me_req_size) {
  1945. printk(KERN_ERR
  1946. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1947. rdev->me_fw->size, fw_name);
  1948. err = -EINVAL;
  1949. }
  1950. } else {
  1951. err = radeon_ucode_validate(rdev->me_fw);
  1952. if (err) {
  1953. printk(KERN_ERR
  1954. "cik_fw: validation failed for firmware \"%s\"\n",
  1955. fw_name);
  1956. goto out;
  1957. } else {
  1958. new_fw++;
  1959. }
  1960. }
  1961. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", new_chip_name);
  1962. err = reject_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1963. if (err) {
  1964. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  1965. err = reject_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1966. if (err)
  1967. goto out;
  1968. if (rdev->ce_fw->size != ce_req_size) {
  1969. printk(KERN_ERR
  1970. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1971. rdev->ce_fw->size, fw_name);
  1972. err = -EINVAL;
  1973. }
  1974. } else {
  1975. err = radeon_ucode_validate(rdev->ce_fw);
  1976. if (err) {
  1977. printk(KERN_ERR
  1978. "cik_fw: validation failed for firmware \"%s\"\n",
  1979. fw_name);
  1980. goto out;
  1981. } else {
  1982. new_fw++;
  1983. }
  1984. }
  1985. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", new_chip_name);
  1986. err = reject_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1987. if (err) {
  1988. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  1989. err = reject_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1990. if (err)
  1991. goto out;
  1992. if (rdev->mec_fw->size != mec_req_size) {
  1993. printk(KERN_ERR
  1994. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1995. rdev->mec_fw->size, fw_name);
  1996. err = -EINVAL;
  1997. }
  1998. } else {
  1999. err = radeon_ucode_validate(rdev->mec_fw);
  2000. if (err) {
  2001. printk(KERN_ERR
  2002. "cik_fw: validation failed for firmware \"%s\"\n",
  2003. fw_name);
  2004. goto out;
  2005. } else {
  2006. new_fw++;
  2007. }
  2008. }
  2009. if (rdev->family == CHIP_KAVERI) {
  2010. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", new_chip_name);
  2011. err = reject_firmware(&rdev->mec2_fw, fw_name, rdev->dev);
  2012. if (err) {
  2013. goto out;
  2014. } else {
  2015. err = radeon_ucode_validate(rdev->mec2_fw);
  2016. if (err) {
  2017. goto out;
  2018. } else {
  2019. new_fw++;
  2020. }
  2021. }
  2022. }
  2023. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", new_chip_name);
  2024. err = reject_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2025. if (err) {
  2026. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  2027. err = reject_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2028. if (err)
  2029. goto out;
  2030. if (rdev->rlc_fw->size != rlc_req_size) {
  2031. printk(KERN_ERR
  2032. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  2033. rdev->rlc_fw->size, fw_name);
  2034. err = -EINVAL;
  2035. }
  2036. } else {
  2037. err = radeon_ucode_validate(rdev->rlc_fw);
  2038. if (err) {
  2039. printk(KERN_ERR
  2040. "cik_fw: validation failed for firmware \"%s\"\n",
  2041. fw_name);
  2042. goto out;
  2043. } else {
  2044. new_fw++;
  2045. }
  2046. }
  2047. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", new_chip_name);
  2048. err = reject_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2049. if (err) {
  2050. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  2051. err = reject_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2052. if (err)
  2053. goto out;
  2054. if (rdev->sdma_fw->size != sdma_req_size) {
  2055. printk(KERN_ERR
  2056. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  2057. rdev->sdma_fw->size, fw_name);
  2058. err = -EINVAL;
  2059. }
  2060. } else {
  2061. err = radeon_ucode_validate(rdev->sdma_fw);
  2062. if (err) {
  2063. printk(KERN_ERR
  2064. "cik_fw: validation failed for firmware \"%s\"\n",
  2065. fw_name);
  2066. goto out;
  2067. } else {
  2068. new_fw++;
  2069. }
  2070. }
  2071. /* No SMC, MC ucode on APUs */
  2072. if (!(rdev->flags & RADEON_IS_IGP)) {
  2073. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", new_chip_name);
  2074. err = reject_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2075. if (err) {
  2076. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  2077. err = reject_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2078. if (err) {
  2079. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  2080. err = reject_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2081. if (err)
  2082. goto out;
  2083. }
  2084. if ((rdev->mc_fw->size != mc_req_size) &&
  2085. (rdev->mc_fw->size != mc2_req_size)){
  2086. printk(KERN_ERR
  2087. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  2088. rdev->mc_fw->size, fw_name);
  2089. err = -EINVAL;
  2090. }
  2091. DRM_INFO("%s: %zu bytes\n", fw_name, rdev->mc_fw->size);
  2092. } else {
  2093. err = radeon_ucode_validate(rdev->mc_fw);
  2094. if (err) {
  2095. printk(KERN_ERR
  2096. "cik_fw: validation failed for firmware \"%s\"\n",
  2097. fw_name);
  2098. goto out;
  2099. } else {
  2100. new_fw++;
  2101. }
  2102. }
  2103. if (new_smc)
  2104. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", new_chip_name);
  2105. else
  2106. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", new_chip_name);
  2107. err = reject_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2108. if (err) {
  2109. snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
  2110. err = reject_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2111. if (err) {
  2112. printk(KERN_ERR
  2113. "smc: error loading firmware \"%s\"\n",
  2114. fw_name);
  2115. release_firmware(rdev->smc_fw);
  2116. rdev->smc_fw = NULL;
  2117. err = 0;
  2118. } else if (rdev->smc_fw->size != smc_req_size) {
  2119. printk(KERN_ERR
  2120. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  2121. rdev->smc_fw->size, fw_name);
  2122. err = -EINVAL;
  2123. }
  2124. } else {
  2125. err = radeon_ucode_validate(rdev->smc_fw);
  2126. if (err) {
  2127. printk(KERN_ERR
  2128. "cik_fw: validation failed for firmware \"%s\"\n",
  2129. fw_name);
  2130. goto out;
  2131. } else {
  2132. new_fw++;
  2133. }
  2134. }
  2135. }
  2136. if (new_fw == 0) {
  2137. rdev->new_fw = false;
  2138. } else if (new_fw < num_fw) {
  2139. printk(KERN_ERR "ci_fw: mixing new and old firmware!\n");
  2140. err = -EINVAL;
  2141. } else {
  2142. rdev->new_fw = true;
  2143. }
  2144. out:
  2145. if (err) {
  2146. if (err != -EINVAL)
  2147. printk(KERN_ERR
  2148. "cik_cp: Failed to load firmware \"%s\"\n",
  2149. fw_name);
  2150. release_firmware(rdev->pfp_fw);
  2151. rdev->pfp_fw = NULL;
  2152. release_firmware(rdev->me_fw);
  2153. rdev->me_fw = NULL;
  2154. release_firmware(rdev->ce_fw);
  2155. rdev->ce_fw = NULL;
  2156. release_firmware(rdev->mec_fw);
  2157. rdev->mec_fw = NULL;
  2158. release_firmware(rdev->mec2_fw);
  2159. rdev->mec2_fw = NULL;
  2160. release_firmware(rdev->rlc_fw);
  2161. rdev->rlc_fw = NULL;
  2162. release_firmware(rdev->sdma_fw);
  2163. rdev->sdma_fw = NULL;
  2164. release_firmware(rdev->mc_fw);
  2165. rdev->mc_fw = NULL;
  2166. release_firmware(rdev->smc_fw);
  2167. rdev->smc_fw = NULL;
  2168. }
  2169. return err;
  2170. }
  2171. /*
  2172. * Core functions
  2173. */
  2174. /**
  2175. * cik_tiling_mode_table_init - init the hw tiling table
  2176. *
  2177. * @rdev: radeon_device pointer
  2178. *
  2179. * Starting with SI, the tiling setup is done globally in a
  2180. * set of 32 tiling modes. Rather than selecting each set of
  2181. * parameters per surface as on older asics, we just select
  2182. * which index in the tiling table we want to use, and the
  2183. * surface uses those parameters (CIK).
  2184. */
  2185. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  2186. {
  2187. u32 *tile = rdev->config.cik.tile_mode_array;
  2188. u32 *macrotile = rdev->config.cik.macrotile_mode_array;
  2189. const u32 num_tile_mode_states =
  2190. ARRAY_SIZE(rdev->config.cik.tile_mode_array);
  2191. const u32 num_secondary_tile_mode_states =
  2192. ARRAY_SIZE(rdev->config.cik.macrotile_mode_array);
  2193. u32 reg_offset, split_equal_to_row_size;
  2194. u32 num_pipe_configs;
  2195. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  2196. rdev->config.cik.max_shader_engines;
  2197. switch (rdev->config.cik.mem_row_size_in_kb) {
  2198. case 1:
  2199. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  2200. break;
  2201. case 2:
  2202. default:
  2203. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  2204. break;
  2205. case 4:
  2206. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  2207. break;
  2208. }
  2209. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  2210. if (num_pipe_configs > 8)
  2211. num_pipe_configs = 16;
  2212. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2213. tile[reg_offset] = 0;
  2214. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2215. macrotile[reg_offset] = 0;
  2216. switch(num_pipe_configs) {
  2217. case 16:
  2218. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2220. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2221. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2222. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2225. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2226. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2229. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2230. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2232. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2233. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2234. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2237. TILE_SPLIT(split_equal_to_row_size));
  2238. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2240. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2241. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2242. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2244. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2245. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2246. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2248. TILE_SPLIT(split_equal_to_row_size));
  2249. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2250. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2251. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2252. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2253. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2254. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2256. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2258. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2259. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2260. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2261. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2262. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2263. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2264. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2265. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2266. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2267. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2268. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2269. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2270. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2271. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2273. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2274. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2275. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2277. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2278. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2279. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2281. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2284. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2285. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2287. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2288. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2289. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2290. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2291. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2292. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2293. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2294. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2295. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2296. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2297. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2298. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2299. NUM_BANKS(ADDR_SURF_16_BANK));
  2300. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2301. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2302. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2303. NUM_BANKS(ADDR_SURF_16_BANK));
  2304. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2305. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2306. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2307. NUM_BANKS(ADDR_SURF_16_BANK));
  2308. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2309. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2310. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2311. NUM_BANKS(ADDR_SURF_16_BANK));
  2312. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2315. NUM_BANKS(ADDR_SURF_8_BANK));
  2316. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2317. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2318. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2319. NUM_BANKS(ADDR_SURF_4_BANK));
  2320. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2321. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2322. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2323. NUM_BANKS(ADDR_SURF_2_BANK));
  2324. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2327. NUM_BANKS(ADDR_SURF_16_BANK));
  2328. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2329. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2330. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2331. NUM_BANKS(ADDR_SURF_16_BANK));
  2332. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2333. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2334. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2335. NUM_BANKS(ADDR_SURF_16_BANK));
  2336. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2339. NUM_BANKS(ADDR_SURF_8_BANK));
  2340. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2341. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2342. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2343. NUM_BANKS(ADDR_SURF_4_BANK));
  2344. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2345. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2346. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2347. NUM_BANKS(ADDR_SURF_2_BANK));
  2348. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2351. NUM_BANKS(ADDR_SURF_2_BANK));
  2352. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2353. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2354. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2355. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2356. break;
  2357. case 8:
  2358. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2359. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2360. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2361. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2362. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2363. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2364. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2365. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2366. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2367. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2368. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2369. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2370. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2371. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2372. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2373. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2374. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2375. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2376. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2377. TILE_SPLIT(split_equal_to_row_size));
  2378. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2379. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2380. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2381. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2382. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2383. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2384. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2385. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2386. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2387. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2388. TILE_SPLIT(split_equal_to_row_size));
  2389. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2390. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2391. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2392. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2393. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2394. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2396. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2397. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2398. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2400. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2401. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2402. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2404. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2405. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2406. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2407. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2409. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2410. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2411. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2412. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2413. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2414. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2415. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2417. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2418. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2419. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2420. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2421. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2422. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2423. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2424. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2425. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2426. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2427. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2428. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2429. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2430. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2432. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2433. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2434. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2435. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2436. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2437. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2438. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2439. NUM_BANKS(ADDR_SURF_16_BANK));
  2440. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2441. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2442. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2443. NUM_BANKS(ADDR_SURF_16_BANK));
  2444. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2445. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2446. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2447. NUM_BANKS(ADDR_SURF_16_BANK));
  2448. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2451. NUM_BANKS(ADDR_SURF_16_BANK));
  2452. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2453. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2454. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2455. NUM_BANKS(ADDR_SURF_8_BANK));
  2456. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2457. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2458. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2459. NUM_BANKS(ADDR_SURF_4_BANK));
  2460. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2461. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2462. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2463. NUM_BANKS(ADDR_SURF_2_BANK));
  2464. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2465. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2466. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2467. NUM_BANKS(ADDR_SURF_16_BANK));
  2468. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2471. NUM_BANKS(ADDR_SURF_16_BANK));
  2472. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2475. NUM_BANKS(ADDR_SURF_16_BANK));
  2476. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2479. NUM_BANKS(ADDR_SURF_16_BANK));
  2480. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2483. NUM_BANKS(ADDR_SURF_8_BANK));
  2484. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2485. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2486. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2487. NUM_BANKS(ADDR_SURF_4_BANK));
  2488. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2491. NUM_BANKS(ADDR_SURF_2_BANK));
  2492. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2493. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2494. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2495. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2496. break;
  2497. case 4:
  2498. if (num_rbs == 4) {
  2499. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2501. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2502. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2503. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2505. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2506. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2507. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2509. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2510. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2511. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2513. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2514. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2515. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2517. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2518. TILE_SPLIT(split_equal_to_row_size));
  2519. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2520. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2521. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2522. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2523. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2526. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2527. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2529. TILE_SPLIT(split_equal_to_row_size));
  2530. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2531. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2532. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2533. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2534. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2535. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2536. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2537. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2539. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2540. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2541. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2543. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2544. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2545. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2547. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2550. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2551. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2552. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2553. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2554. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2555. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2557. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2558. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2559. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2562. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2563. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2565. tile[28] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2566. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2567. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2568. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2569. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2570. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2571. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2573. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2574. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2575. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2577. } else if (num_rbs < 4) {
  2578. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2579. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2581. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2582. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2583. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2585. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2586. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2587. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2589. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2590. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2591. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2593. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2594. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2595. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2597. TILE_SPLIT(split_equal_to_row_size));
  2598. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2600. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2601. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2602. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2603. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2604. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2605. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2606. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2607. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2608. TILE_SPLIT(split_equal_to_row_size));
  2609. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2610. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2611. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2612. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2613. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2614. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2615. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2616. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2617. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2618. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2619. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2620. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2621. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2622. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2623. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2624. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2625. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2626. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2627. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2628. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2629. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2630. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2631. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2632. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2633. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2634. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2635. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2636. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2637. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2638. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2639. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2640. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2641. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2642. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2643. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2644. tile[28] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2645. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2646. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2647. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2648. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2649. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2650. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2651. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2652. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2653. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2654. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2655. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2656. }
  2657. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2658. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2659. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2660. NUM_BANKS(ADDR_SURF_16_BANK));
  2661. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2664. NUM_BANKS(ADDR_SURF_16_BANK));
  2665. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2666. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2667. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2668. NUM_BANKS(ADDR_SURF_16_BANK));
  2669. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2670. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2671. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2672. NUM_BANKS(ADDR_SURF_16_BANK));
  2673. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2674. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2675. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2676. NUM_BANKS(ADDR_SURF_16_BANK));
  2677. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2678. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2679. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2680. NUM_BANKS(ADDR_SURF_8_BANK));
  2681. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2682. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2683. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2684. NUM_BANKS(ADDR_SURF_4_BANK));
  2685. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2686. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2687. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2688. NUM_BANKS(ADDR_SURF_16_BANK));
  2689. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2690. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2691. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2692. NUM_BANKS(ADDR_SURF_16_BANK));
  2693. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2694. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2695. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2696. NUM_BANKS(ADDR_SURF_16_BANK));
  2697. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2698. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2699. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2700. NUM_BANKS(ADDR_SURF_16_BANK));
  2701. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2702. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2703. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2704. NUM_BANKS(ADDR_SURF_16_BANK));
  2705. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2706. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2707. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2708. NUM_BANKS(ADDR_SURF_8_BANK));
  2709. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2710. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2711. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2712. NUM_BANKS(ADDR_SURF_4_BANK));
  2713. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2714. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2715. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2716. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2717. break;
  2718. case 2:
  2719. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2720. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2721. PIPE_CONFIG(ADDR_SURF_P2) |
  2722. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2723. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2724. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2725. PIPE_CONFIG(ADDR_SURF_P2) |
  2726. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2727. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2728. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2729. PIPE_CONFIG(ADDR_SURF_P2) |
  2730. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2731. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2732. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2733. PIPE_CONFIG(ADDR_SURF_P2) |
  2734. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2735. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2737. PIPE_CONFIG(ADDR_SURF_P2) |
  2738. TILE_SPLIT(split_equal_to_row_size));
  2739. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2740. PIPE_CONFIG(ADDR_SURF_P2) |
  2741. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2742. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2743. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2744. PIPE_CONFIG(ADDR_SURF_P2) |
  2745. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2746. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2747. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2748. PIPE_CONFIG(ADDR_SURF_P2) |
  2749. TILE_SPLIT(split_equal_to_row_size));
  2750. tile[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2751. PIPE_CONFIG(ADDR_SURF_P2);
  2752. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2753. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2754. PIPE_CONFIG(ADDR_SURF_P2));
  2755. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2756. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2757. PIPE_CONFIG(ADDR_SURF_P2) |
  2758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2759. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2760. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2761. PIPE_CONFIG(ADDR_SURF_P2) |
  2762. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2763. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2764. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2765. PIPE_CONFIG(ADDR_SURF_P2) |
  2766. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2767. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2768. PIPE_CONFIG(ADDR_SURF_P2) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2770. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2771. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2772. PIPE_CONFIG(ADDR_SURF_P2) |
  2773. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2774. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2775. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2776. PIPE_CONFIG(ADDR_SURF_P2) |
  2777. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2778. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2779. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2780. PIPE_CONFIG(ADDR_SURF_P2) |
  2781. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2782. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2783. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2784. PIPE_CONFIG(ADDR_SURF_P2));
  2785. tile[28] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2787. PIPE_CONFIG(ADDR_SURF_P2) |
  2788. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2789. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2791. PIPE_CONFIG(ADDR_SURF_P2) |
  2792. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2793. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2794. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2795. PIPE_CONFIG(ADDR_SURF_P2) |
  2796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2797. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2798. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2799. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2800. NUM_BANKS(ADDR_SURF_16_BANK));
  2801. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2802. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2803. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2804. NUM_BANKS(ADDR_SURF_16_BANK));
  2805. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2806. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2807. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2808. NUM_BANKS(ADDR_SURF_16_BANK));
  2809. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2810. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2811. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2812. NUM_BANKS(ADDR_SURF_16_BANK));
  2813. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2814. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2815. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2816. NUM_BANKS(ADDR_SURF_16_BANK));
  2817. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2818. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2819. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2820. NUM_BANKS(ADDR_SURF_16_BANK));
  2821. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2822. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2823. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2824. NUM_BANKS(ADDR_SURF_8_BANK));
  2825. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2826. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2827. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2828. NUM_BANKS(ADDR_SURF_16_BANK));
  2829. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2830. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2831. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2832. NUM_BANKS(ADDR_SURF_16_BANK));
  2833. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2834. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2835. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2836. NUM_BANKS(ADDR_SURF_16_BANK));
  2837. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2838. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2839. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2840. NUM_BANKS(ADDR_SURF_16_BANK));
  2841. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2842. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2843. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2844. NUM_BANKS(ADDR_SURF_16_BANK));
  2845. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2846. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2847. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2848. NUM_BANKS(ADDR_SURF_16_BANK));
  2849. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2850. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2851. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2852. NUM_BANKS(ADDR_SURF_8_BANK));
  2853. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2854. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2855. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2856. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2857. break;
  2858. default:
  2859. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2860. }
  2861. }
  2862. /**
  2863. * cik_select_se_sh - select which SE, SH to address
  2864. *
  2865. * @rdev: radeon_device pointer
  2866. * @se_num: shader engine to address
  2867. * @sh_num: sh block to address
  2868. *
  2869. * Select which SE, SH combinations to address. Certain
  2870. * registers are instanced per SE or SH. 0xffffffff means
  2871. * broadcast to all SEs or SHs (CIK).
  2872. */
  2873. static void cik_select_se_sh(struct radeon_device *rdev,
  2874. u32 se_num, u32 sh_num)
  2875. {
  2876. u32 data = INSTANCE_BROADCAST_WRITES;
  2877. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2878. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2879. else if (se_num == 0xffffffff)
  2880. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2881. else if (sh_num == 0xffffffff)
  2882. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2883. else
  2884. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2885. WREG32(GRBM_GFX_INDEX, data);
  2886. }
  2887. /**
  2888. * cik_create_bitmask - create a bitmask
  2889. *
  2890. * @bit_width: length of the mask
  2891. *
  2892. * create a variable length bit mask (CIK).
  2893. * Returns the bitmask.
  2894. */
  2895. static u32 cik_create_bitmask(u32 bit_width)
  2896. {
  2897. u32 i, mask = 0;
  2898. for (i = 0; i < bit_width; i++) {
  2899. mask <<= 1;
  2900. mask |= 1;
  2901. }
  2902. return mask;
  2903. }
  2904. /**
  2905. * cik_get_rb_disabled - computes the mask of disabled RBs
  2906. *
  2907. * @rdev: radeon_device pointer
  2908. * @max_rb_num: max RBs (render backends) for the asic
  2909. * @se_num: number of SEs (shader engines) for the asic
  2910. * @sh_per_se: number of SH blocks per SE for the asic
  2911. *
  2912. * Calculates the bitmask of disabled RBs (CIK).
  2913. * Returns the disabled RB bitmask.
  2914. */
  2915. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2916. u32 max_rb_num_per_se,
  2917. u32 sh_per_se)
  2918. {
  2919. u32 data, mask;
  2920. data = RREG32(CC_RB_BACKEND_DISABLE);
  2921. if (data & 1)
  2922. data &= BACKEND_DISABLE_MASK;
  2923. else
  2924. data = 0;
  2925. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2926. data >>= BACKEND_DISABLE_SHIFT;
  2927. mask = cik_create_bitmask(max_rb_num_per_se / sh_per_se);
  2928. return data & mask;
  2929. }
  2930. /**
  2931. * cik_setup_rb - setup the RBs on the asic
  2932. *
  2933. * @rdev: radeon_device pointer
  2934. * @se_num: number of SEs (shader engines) for the asic
  2935. * @sh_per_se: number of SH blocks per SE for the asic
  2936. * @max_rb_num: max RBs (render backends) for the asic
  2937. *
  2938. * Configures per-SE/SH RB registers (CIK).
  2939. */
  2940. static void cik_setup_rb(struct radeon_device *rdev,
  2941. u32 se_num, u32 sh_per_se,
  2942. u32 max_rb_num_per_se)
  2943. {
  2944. int i, j;
  2945. u32 data, mask;
  2946. u32 disabled_rbs = 0;
  2947. u32 enabled_rbs = 0;
  2948. mutex_lock(&rdev->grbm_idx_mutex);
  2949. for (i = 0; i < se_num; i++) {
  2950. for (j = 0; j < sh_per_se; j++) {
  2951. cik_select_se_sh(rdev, i, j);
  2952. data = cik_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  2953. if (rdev->family == CHIP_HAWAII)
  2954. disabled_rbs |= data << ((i * sh_per_se + j) * HAWAII_RB_BITMAP_WIDTH_PER_SH);
  2955. else
  2956. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  2957. }
  2958. }
  2959. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2960. mutex_unlock(&rdev->grbm_idx_mutex);
  2961. mask = 1;
  2962. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  2963. if (!(disabled_rbs & mask))
  2964. enabled_rbs |= mask;
  2965. mask <<= 1;
  2966. }
  2967. rdev->config.cik.backend_enable_mask = enabled_rbs;
  2968. mutex_lock(&rdev->grbm_idx_mutex);
  2969. for (i = 0; i < se_num; i++) {
  2970. cik_select_se_sh(rdev, i, 0xffffffff);
  2971. data = 0;
  2972. for (j = 0; j < sh_per_se; j++) {
  2973. switch (enabled_rbs & 3) {
  2974. case 0:
  2975. if (j == 0)
  2976. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_3);
  2977. else
  2978. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_0);
  2979. break;
  2980. case 1:
  2981. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2982. break;
  2983. case 2:
  2984. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2985. break;
  2986. case 3:
  2987. default:
  2988. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2989. break;
  2990. }
  2991. enabled_rbs >>= 2;
  2992. }
  2993. WREG32(PA_SC_RASTER_CONFIG, data);
  2994. }
  2995. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2996. mutex_unlock(&rdev->grbm_idx_mutex);
  2997. }
  2998. /**
  2999. * cik_gpu_init - setup the 3D engine
  3000. *
  3001. * @rdev: radeon_device pointer
  3002. *
  3003. * Configures the 3D engine and tiling configuration
  3004. * registers so that the 3D engine is usable.
  3005. */
  3006. static void cik_gpu_init(struct radeon_device *rdev)
  3007. {
  3008. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  3009. u32 mc_shared_chmap, mc_arb_ramcfg;
  3010. u32 hdp_host_path_cntl;
  3011. u32 tmp;
  3012. int i, j;
  3013. switch (rdev->family) {
  3014. case CHIP_BONAIRE:
  3015. rdev->config.cik.max_shader_engines = 2;
  3016. rdev->config.cik.max_tile_pipes = 4;
  3017. rdev->config.cik.max_cu_per_sh = 7;
  3018. rdev->config.cik.max_sh_per_se = 1;
  3019. rdev->config.cik.max_backends_per_se = 2;
  3020. rdev->config.cik.max_texture_channel_caches = 4;
  3021. rdev->config.cik.max_gprs = 256;
  3022. rdev->config.cik.max_gs_threads = 32;
  3023. rdev->config.cik.max_hw_contexts = 8;
  3024. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3025. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3026. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3027. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3028. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3029. break;
  3030. case CHIP_HAWAII:
  3031. rdev->config.cik.max_shader_engines = 4;
  3032. rdev->config.cik.max_tile_pipes = 16;
  3033. rdev->config.cik.max_cu_per_sh = 11;
  3034. rdev->config.cik.max_sh_per_se = 1;
  3035. rdev->config.cik.max_backends_per_se = 4;
  3036. rdev->config.cik.max_texture_channel_caches = 16;
  3037. rdev->config.cik.max_gprs = 256;
  3038. rdev->config.cik.max_gs_threads = 32;
  3039. rdev->config.cik.max_hw_contexts = 8;
  3040. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3041. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3042. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3043. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3044. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3045. break;
  3046. case CHIP_KAVERI:
  3047. rdev->config.cik.max_shader_engines = 1;
  3048. rdev->config.cik.max_tile_pipes = 4;
  3049. rdev->config.cik.max_cu_per_sh = 8;
  3050. rdev->config.cik.max_backends_per_se = 2;
  3051. rdev->config.cik.max_sh_per_se = 1;
  3052. rdev->config.cik.max_texture_channel_caches = 4;
  3053. rdev->config.cik.max_gprs = 256;
  3054. rdev->config.cik.max_gs_threads = 16;
  3055. rdev->config.cik.max_hw_contexts = 8;
  3056. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3057. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3058. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3059. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3060. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3061. break;
  3062. case CHIP_KABINI:
  3063. case CHIP_MULLINS:
  3064. default:
  3065. rdev->config.cik.max_shader_engines = 1;
  3066. rdev->config.cik.max_tile_pipes = 2;
  3067. rdev->config.cik.max_cu_per_sh = 2;
  3068. rdev->config.cik.max_sh_per_se = 1;
  3069. rdev->config.cik.max_backends_per_se = 1;
  3070. rdev->config.cik.max_texture_channel_caches = 2;
  3071. rdev->config.cik.max_gprs = 256;
  3072. rdev->config.cik.max_gs_threads = 16;
  3073. rdev->config.cik.max_hw_contexts = 8;
  3074. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3075. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3076. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3077. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3078. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3079. break;
  3080. }
  3081. /* Initialize HDP */
  3082. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3083. WREG32((0x2c14 + j), 0x00000000);
  3084. WREG32((0x2c18 + j), 0x00000000);
  3085. WREG32((0x2c1c + j), 0x00000000);
  3086. WREG32((0x2c20 + j), 0x00000000);
  3087. WREG32((0x2c24 + j), 0x00000000);
  3088. }
  3089. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  3090. WREG32(SRBM_INT_CNTL, 0x1);
  3091. WREG32(SRBM_INT_ACK, 0x1);
  3092. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  3093. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  3094. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  3095. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  3096. rdev->config.cik.mem_max_burst_length_bytes = 256;
  3097. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  3098. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3099. if (rdev->config.cik.mem_row_size_in_kb > 4)
  3100. rdev->config.cik.mem_row_size_in_kb = 4;
  3101. /* XXX use MC settings? */
  3102. rdev->config.cik.shader_engine_tile_size = 32;
  3103. rdev->config.cik.num_gpus = 1;
  3104. rdev->config.cik.multi_gpu_tile_size = 64;
  3105. /* fix up row size */
  3106. gb_addr_config &= ~ROW_SIZE_MASK;
  3107. switch (rdev->config.cik.mem_row_size_in_kb) {
  3108. case 1:
  3109. default:
  3110. gb_addr_config |= ROW_SIZE(0);
  3111. break;
  3112. case 2:
  3113. gb_addr_config |= ROW_SIZE(1);
  3114. break;
  3115. case 4:
  3116. gb_addr_config |= ROW_SIZE(2);
  3117. break;
  3118. }
  3119. /* setup tiling info dword. gb_addr_config is not adequate since it does
  3120. * not have bank info, so create a custom tiling dword.
  3121. * bits 3:0 num_pipes
  3122. * bits 7:4 num_banks
  3123. * bits 11:8 group_size
  3124. * bits 15:12 row_size
  3125. */
  3126. rdev->config.cik.tile_config = 0;
  3127. switch (rdev->config.cik.num_tile_pipes) {
  3128. case 1:
  3129. rdev->config.cik.tile_config |= (0 << 0);
  3130. break;
  3131. case 2:
  3132. rdev->config.cik.tile_config |= (1 << 0);
  3133. break;
  3134. case 4:
  3135. rdev->config.cik.tile_config |= (2 << 0);
  3136. break;
  3137. case 8:
  3138. default:
  3139. /* XXX what about 12? */
  3140. rdev->config.cik.tile_config |= (3 << 0);
  3141. break;
  3142. }
  3143. rdev->config.cik.tile_config |=
  3144. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  3145. rdev->config.cik.tile_config |=
  3146. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  3147. rdev->config.cik.tile_config |=
  3148. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  3149. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  3150. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  3151. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  3152. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  3153. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  3154. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3155. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3156. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3157. cik_tiling_mode_table_init(rdev);
  3158. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  3159. rdev->config.cik.max_sh_per_se,
  3160. rdev->config.cik.max_backends_per_se);
  3161. rdev->config.cik.active_cus = 0;
  3162. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  3163. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  3164. rdev->config.cik.active_cus +=
  3165. hweight32(cik_get_cu_active_bitmap(rdev, i, j));
  3166. }
  3167. }
  3168. /* set HW defaults for 3D engine */
  3169. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3170. mutex_lock(&rdev->grbm_idx_mutex);
  3171. /*
  3172. * making sure that the following register writes will be broadcasted
  3173. * to all the shaders
  3174. */
  3175. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3176. WREG32(SX_DEBUG_1, 0x20);
  3177. WREG32(TA_CNTL_AUX, 0x00010000);
  3178. tmp = RREG32(SPI_CONFIG_CNTL);
  3179. tmp |= 0x03000000;
  3180. WREG32(SPI_CONFIG_CNTL, tmp);
  3181. WREG32(SQ_CONFIG, 1);
  3182. WREG32(DB_DEBUG, 0);
  3183. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  3184. tmp |= 0x00000400;
  3185. WREG32(DB_DEBUG2, tmp);
  3186. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  3187. tmp |= 0x00020200;
  3188. WREG32(DB_DEBUG3, tmp);
  3189. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  3190. tmp |= 0x00018208;
  3191. WREG32(CB_HW_CONTROL, tmp);
  3192. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3193. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  3194. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  3195. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  3196. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  3197. WREG32(VGT_NUM_INSTANCES, 1);
  3198. WREG32(CP_PERFMON_CNTL, 0);
  3199. WREG32(SQ_CONFIG, 0);
  3200. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3201. FORCE_EOV_MAX_REZ_CNT(255)));
  3202. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3203. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3204. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3205. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3206. tmp = RREG32(HDP_MISC_CNTL);
  3207. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3208. WREG32(HDP_MISC_CNTL, tmp);
  3209. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3210. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3211. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3212. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  3213. mutex_unlock(&rdev->grbm_idx_mutex);
  3214. udelay(50);
  3215. }
  3216. /*
  3217. * GPU scratch registers helpers function.
  3218. */
  3219. /**
  3220. * cik_scratch_init - setup driver info for CP scratch regs
  3221. *
  3222. * @rdev: radeon_device pointer
  3223. *
  3224. * Set up the number and offset of the CP scratch registers.
  3225. * NOTE: use of CP scratch registers is a legacy inferface and
  3226. * is not used by default on newer asics (r6xx+). On newer asics,
  3227. * memory buffers are used for fences rather than scratch regs.
  3228. */
  3229. static void cik_scratch_init(struct radeon_device *rdev)
  3230. {
  3231. int i;
  3232. rdev->scratch.num_reg = 7;
  3233. rdev->scratch.reg_base = SCRATCH_REG0;
  3234. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3235. rdev->scratch.free[i] = true;
  3236. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3237. }
  3238. }
  3239. /**
  3240. * cik_ring_test - basic gfx ring test
  3241. *
  3242. * @rdev: radeon_device pointer
  3243. * @ring: radeon_ring structure holding ring information
  3244. *
  3245. * Allocate a scratch register and write to it using the gfx ring (CIK).
  3246. * Provides a basic gfx ring test to verify that the ring is working.
  3247. * Used by cik_cp_gfx_resume();
  3248. * Returns 0 on success, error on failure.
  3249. */
  3250. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3251. {
  3252. uint32_t scratch;
  3253. uint32_t tmp = 0;
  3254. unsigned i;
  3255. int r;
  3256. r = radeon_scratch_get(rdev, &scratch);
  3257. if (r) {
  3258. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3259. return r;
  3260. }
  3261. WREG32(scratch, 0xCAFEDEAD);
  3262. r = radeon_ring_lock(rdev, ring, 3);
  3263. if (r) {
  3264. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  3265. radeon_scratch_free(rdev, scratch);
  3266. return r;
  3267. }
  3268. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3269. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  3270. radeon_ring_write(ring, 0xDEADBEEF);
  3271. radeon_ring_unlock_commit(rdev, ring, false);
  3272. for (i = 0; i < rdev->usec_timeout; i++) {
  3273. tmp = RREG32(scratch);
  3274. if (tmp == 0xDEADBEEF)
  3275. break;
  3276. DRM_UDELAY(1);
  3277. }
  3278. if (i < rdev->usec_timeout) {
  3279. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3280. } else {
  3281. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  3282. ring->idx, scratch, tmp);
  3283. r = -EINVAL;
  3284. }
  3285. radeon_scratch_free(rdev, scratch);
  3286. return r;
  3287. }
  3288. /**
  3289. * cik_hdp_flush_cp_ring_emit - emit an hdp flush on the cp
  3290. *
  3291. * @rdev: radeon_device pointer
  3292. * @ridx: radeon ring index
  3293. *
  3294. * Emits an hdp flush on the cp.
  3295. */
  3296. static void cik_hdp_flush_cp_ring_emit(struct radeon_device *rdev,
  3297. int ridx)
  3298. {
  3299. struct radeon_ring *ring = &rdev->ring[ridx];
  3300. u32 ref_and_mask;
  3301. switch (ring->idx) {
  3302. case CAYMAN_RING_TYPE_CP1_INDEX:
  3303. case CAYMAN_RING_TYPE_CP2_INDEX:
  3304. default:
  3305. switch (ring->me) {
  3306. case 0:
  3307. ref_and_mask = CP2 << ring->pipe;
  3308. break;
  3309. case 1:
  3310. ref_and_mask = CP6 << ring->pipe;
  3311. break;
  3312. default:
  3313. return;
  3314. }
  3315. break;
  3316. case RADEON_RING_TYPE_GFX_INDEX:
  3317. ref_and_mask = CP0;
  3318. break;
  3319. }
  3320. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3321. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3322. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3323. WAIT_REG_MEM_ENGINE(1))); /* pfp */
  3324. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ >> 2);
  3325. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE >> 2);
  3326. radeon_ring_write(ring, ref_and_mask);
  3327. radeon_ring_write(ring, ref_and_mask);
  3328. radeon_ring_write(ring, 0x20); /* poll interval */
  3329. }
  3330. /**
  3331. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  3332. *
  3333. * @rdev: radeon_device pointer
  3334. * @fence: radeon fence object
  3335. *
  3336. * Emits a fence sequnce number on the gfx ring and flushes
  3337. * GPU caches.
  3338. */
  3339. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  3340. struct radeon_fence *fence)
  3341. {
  3342. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3343. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3344. /* Workaround for cache flush problems. First send a dummy EOP
  3345. * event down the pipe with seq one below.
  3346. */
  3347. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3348. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3349. EOP_TC_ACTION_EN |
  3350. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3351. EVENT_INDEX(5)));
  3352. radeon_ring_write(ring, addr & 0xfffffffc);
  3353. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3354. DATA_SEL(1) | INT_SEL(0));
  3355. radeon_ring_write(ring, fence->seq - 1);
  3356. radeon_ring_write(ring, 0);
  3357. /* Then send the real EOP event down the pipe. */
  3358. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3359. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3360. EOP_TC_ACTION_EN |
  3361. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3362. EVENT_INDEX(5)));
  3363. radeon_ring_write(ring, addr & 0xfffffffc);
  3364. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  3365. radeon_ring_write(ring, fence->seq);
  3366. radeon_ring_write(ring, 0);
  3367. }
  3368. /**
  3369. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  3370. *
  3371. * @rdev: radeon_device pointer
  3372. * @fence: radeon fence object
  3373. *
  3374. * Emits a fence sequnce number on the compute ring and flushes
  3375. * GPU caches.
  3376. */
  3377. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  3378. struct radeon_fence *fence)
  3379. {
  3380. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3381. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3382. /* RELEASE_MEM - flush caches, send int */
  3383. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3384. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3385. EOP_TC_ACTION_EN |
  3386. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3387. EVENT_INDEX(5)));
  3388. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  3389. radeon_ring_write(ring, addr & 0xfffffffc);
  3390. radeon_ring_write(ring, upper_32_bits(addr));
  3391. radeon_ring_write(ring, fence->seq);
  3392. radeon_ring_write(ring, 0);
  3393. }
  3394. /**
  3395. * cik_semaphore_ring_emit - emit a semaphore on the CP ring
  3396. *
  3397. * @rdev: radeon_device pointer
  3398. * @ring: radeon ring buffer object
  3399. * @semaphore: radeon semaphore object
  3400. * @emit_wait: Is this a sempahore wait?
  3401. *
  3402. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3403. * from running ahead of semaphore waits.
  3404. */
  3405. bool cik_semaphore_ring_emit(struct radeon_device *rdev,
  3406. struct radeon_ring *ring,
  3407. struct radeon_semaphore *semaphore,
  3408. bool emit_wait)
  3409. {
  3410. uint64_t addr = semaphore->gpu_addr;
  3411. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3412. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3413. radeon_ring_write(ring, lower_32_bits(addr));
  3414. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3415. if (emit_wait && ring->idx == RADEON_RING_TYPE_GFX_INDEX) {
  3416. /* Prevent the PFP from running ahead of the semaphore wait */
  3417. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3418. radeon_ring_write(ring, 0x0);
  3419. }
  3420. return true;
  3421. }
  3422. /**
  3423. * cik_copy_cpdma - copy pages using the CP DMA engine
  3424. *
  3425. * @rdev: radeon_device pointer
  3426. * @src_offset: src GPU address
  3427. * @dst_offset: dst GPU address
  3428. * @num_gpu_pages: number of GPU pages to xfer
  3429. * @resv: reservation object to sync to
  3430. *
  3431. * Copy GPU paging using the CP DMA engine (CIK+).
  3432. * Used by the radeon ttm implementation to move pages if
  3433. * registered as the asic copy callback.
  3434. */
  3435. struct radeon_fence *cik_copy_cpdma(struct radeon_device *rdev,
  3436. uint64_t src_offset, uint64_t dst_offset,
  3437. unsigned num_gpu_pages,
  3438. struct reservation_object *resv)
  3439. {
  3440. struct radeon_fence *fence;
  3441. struct radeon_sync sync;
  3442. int ring_index = rdev->asic->copy.blit_ring_index;
  3443. struct radeon_ring *ring = &rdev->ring[ring_index];
  3444. u32 size_in_bytes, cur_size_in_bytes, control;
  3445. int i, num_loops;
  3446. int r = 0;
  3447. radeon_sync_create(&sync);
  3448. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3449. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3450. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 18);
  3451. if (r) {
  3452. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3453. radeon_sync_free(rdev, &sync, NULL);
  3454. return ERR_PTR(r);
  3455. }
  3456. radeon_sync_resv(rdev, &sync, resv, false);
  3457. radeon_sync_rings(rdev, &sync, ring->idx);
  3458. for (i = 0; i < num_loops; i++) {
  3459. cur_size_in_bytes = size_in_bytes;
  3460. if (cur_size_in_bytes > 0x1fffff)
  3461. cur_size_in_bytes = 0x1fffff;
  3462. size_in_bytes -= cur_size_in_bytes;
  3463. control = 0;
  3464. if (size_in_bytes == 0)
  3465. control |= PACKET3_DMA_DATA_CP_SYNC;
  3466. radeon_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  3467. radeon_ring_write(ring, control);
  3468. radeon_ring_write(ring, lower_32_bits(src_offset));
  3469. radeon_ring_write(ring, upper_32_bits(src_offset));
  3470. radeon_ring_write(ring, lower_32_bits(dst_offset));
  3471. radeon_ring_write(ring, upper_32_bits(dst_offset));
  3472. radeon_ring_write(ring, cur_size_in_bytes);
  3473. src_offset += cur_size_in_bytes;
  3474. dst_offset += cur_size_in_bytes;
  3475. }
  3476. r = radeon_fence_emit(rdev, &fence, ring->idx);
  3477. if (r) {
  3478. radeon_ring_unlock_undo(rdev, ring);
  3479. radeon_sync_free(rdev, &sync, NULL);
  3480. return ERR_PTR(r);
  3481. }
  3482. radeon_ring_unlock_commit(rdev, ring, false);
  3483. radeon_sync_free(rdev, &sync, fence);
  3484. return fence;
  3485. }
  3486. /*
  3487. * IB stuff
  3488. */
  3489. /**
  3490. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  3491. *
  3492. * @rdev: radeon_device pointer
  3493. * @ib: radeon indirect buffer object
  3494. *
  3495. * Emits a DE (drawing engine) or CE (constant engine) IB
  3496. * on the gfx ring. IBs are usually generated by userspace
  3497. * acceleration drivers and submitted to the kernel for
  3498. * scheduling on the ring. This function schedules the IB
  3499. * on the gfx ring for execution by the GPU.
  3500. */
  3501. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3502. {
  3503. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3504. unsigned vm_id = ib->vm ? ib->vm->ids[ib->ring].id : 0;
  3505. u32 header, control = INDIRECT_BUFFER_VALID;
  3506. if (ib->is_const_ib) {
  3507. /* set switch buffer packet before const IB */
  3508. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3509. radeon_ring_write(ring, 0);
  3510. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3511. } else {
  3512. u32 next_rptr;
  3513. if (ring->rptr_save_reg) {
  3514. next_rptr = ring->wptr + 3 + 4;
  3515. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3516. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3517. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3518. radeon_ring_write(ring, next_rptr);
  3519. } else if (rdev->wb.enabled) {
  3520. next_rptr = ring->wptr + 5 + 4;
  3521. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3522. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3523. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3524. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  3525. radeon_ring_write(ring, next_rptr);
  3526. }
  3527. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3528. }
  3529. control |= ib->length_dw | (vm_id << 24);
  3530. radeon_ring_write(ring, header);
  3531. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFFC));
  3532. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3533. radeon_ring_write(ring, control);
  3534. }
  3535. /**
  3536. * cik_ib_test - basic gfx ring IB test
  3537. *
  3538. * @rdev: radeon_device pointer
  3539. * @ring: radeon_ring structure holding ring information
  3540. *
  3541. * Allocate an IB and execute it on the gfx ring (CIK).
  3542. * Provides a basic gfx ring test to verify that IBs are working.
  3543. * Returns 0 on success, error on failure.
  3544. */
  3545. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3546. {
  3547. struct radeon_ib ib;
  3548. uint32_t scratch;
  3549. uint32_t tmp = 0;
  3550. unsigned i;
  3551. int r;
  3552. r = radeon_scratch_get(rdev, &scratch);
  3553. if (r) {
  3554. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3555. return r;
  3556. }
  3557. WREG32(scratch, 0xCAFEDEAD);
  3558. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3559. if (r) {
  3560. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3561. radeon_scratch_free(rdev, scratch);
  3562. return r;
  3563. }
  3564. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3565. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3566. ib.ptr[2] = 0xDEADBEEF;
  3567. ib.length_dw = 3;
  3568. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  3569. if (r) {
  3570. radeon_scratch_free(rdev, scratch);
  3571. radeon_ib_free(rdev, &ib);
  3572. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3573. return r;
  3574. }
  3575. r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
  3576. RADEON_USEC_IB_TEST_TIMEOUT));
  3577. if (r < 0) {
  3578. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3579. radeon_scratch_free(rdev, scratch);
  3580. radeon_ib_free(rdev, &ib);
  3581. return r;
  3582. } else if (r == 0) {
  3583. DRM_ERROR("radeon: fence wait timed out.\n");
  3584. radeon_scratch_free(rdev, scratch);
  3585. radeon_ib_free(rdev, &ib);
  3586. return -ETIMEDOUT;
  3587. }
  3588. r = 0;
  3589. for (i = 0; i < rdev->usec_timeout; i++) {
  3590. tmp = RREG32(scratch);
  3591. if (tmp == 0xDEADBEEF)
  3592. break;
  3593. DRM_UDELAY(1);
  3594. }
  3595. if (i < rdev->usec_timeout) {
  3596. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3597. } else {
  3598. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3599. scratch, tmp);
  3600. r = -EINVAL;
  3601. }
  3602. radeon_scratch_free(rdev, scratch);
  3603. radeon_ib_free(rdev, &ib);
  3604. return r;
  3605. }
  3606. /*
  3607. * CP.
  3608. * On CIK, gfx and compute now have independant command processors.
  3609. *
  3610. * GFX
  3611. * Gfx consists of a single ring and can process both gfx jobs and
  3612. * compute jobs. The gfx CP consists of three microengines (ME):
  3613. * PFP - Pre-Fetch Parser
  3614. * ME - Micro Engine
  3615. * CE - Constant Engine
  3616. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3617. * The CE is an asynchronous engine used for updating buffer desciptors
  3618. * used by the DE so that they can be loaded into cache in parallel
  3619. * while the DE is processing state update packets.
  3620. *
  3621. * Compute
  3622. * The compute CP consists of two microengines (ME):
  3623. * MEC1 - Compute MicroEngine 1
  3624. * MEC2 - Compute MicroEngine 2
  3625. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3626. * The queues are exposed to userspace and are programmed directly
  3627. * by the compute runtime.
  3628. */
  3629. /**
  3630. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3631. *
  3632. * @rdev: radeon_device pointer
  3633. * @enable: enable or disable the MEs
  3634. *
  3635. * Halts or unhalts the gfx MEs.
  3636. */
  3637. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3638. {
  3639. if (enable)
  3640. WREG32(CP_ME_CNTL, 0);
  3641. else {
  3642. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3643. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3644. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3645. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3646. }
  3647. udelay(50);
  3648. }
  3649. /**
  3650. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3651. *
  3652. * @rdev: radeon_device pointer
  3653. *
  3654. * Loads the gfx PFP, ME, and CE ucode.
  3655. * Returns 0 for success, -EINVAL if the ucode is not available.
  3656. */
  3657. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3658. {
  3659. int i;
  3660. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3661. return -EINVAL;
  3662. cik_cp_gfx_enable(rdev, false);
  3663. if (rdev->new_fw) {
  3664. const struct gfx_firmware_header_v1_0 *pfp_hdr =
  3665. (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  3666. const struct gfx_firmware_header_v1_0 *ce_hdr =
  3667. (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  3668. const struct gfx_firmware_header_v1_0 *me_hdr =
  3669. (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  3670. const __le32 *fw_data;
  3671. u32 fw_size;
  3672. radeon_ucode_print_gfx_hdr(&pfp_hdr->header);
  3673. radeon_ucode_print_gfx_hdr(&ce_hdr->header);
  3674. radeon_ucode_print_gfx_hdr(&me_hdr->header);
  3675. /* PFP */
  3676. fw_data = (const __le32 *)
  3677. (rdev->pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3678. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3679. WREG32(CP_PFP_UCODE_ADDR, 0);
  3680. for (i = 0; i < fw_size; i++)
  3681. WREG32(CP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3682. WREG32(CP_PFP_UCODE_ADDR, le32_to_cpu(pfp_hdr->header.ucode_version));
  3683. /* CE */
  3684. fw_data = (const __le32 *)
  3685. (rdev->ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3686. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3687. WREG32(CP_CE_UCODE_ADDR, 0);
  3688. for (i = 0; i < fw_size; i++)
  3689. WREG32(CP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3690. WREG32(CP_CE_UCODE_ADDR, le32_to_cpu(ce_hdr->header.ucode_version));
  3691. /* ME */
  3692. fw_data = (const __be32 *)
  3693. (rdev->me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3694. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3695. WREG32(CP_ME_RAM_WADDR, 0);
  3696. for (i = 0; i < fw_size; i++)
  3697. WREG32(CP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3698. WREG32(CP_ME_RAM_WADDR, le32_to_cpu(me_hdr->header.ucode_version));
  3699. WREG32(CP_ME_RAM_RADDR, le32_to_cpu(me_hdr->header.ucode_version));
  3700. } else {
  3701. const __be32 *fw_data;
  3702. /* PFP */
  3703. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3704. WREG32(CP_PFP_UCODE_ADDR, 0);
  3705. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3706. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3707. WREG32(CP_PFP_UCODE_ADDR, 0);
  3708. /* CE */
  3709. fw_data = (const __be32 *)rdev->ce_fw->data;
  3710. WREG32(CP_CE_UCODE_ADDR, 0);
  3711. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3712. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3713. WREG32(CP_CE_UCODE_ADDR, 0);
  3714. /* ME */
  3715. fw_data = (const __be32 *)rdev->me_fw->data;
  3716. WREG32(CP_ME_RAM_WADDR, 0);
  3717. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3718. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3719. WREG32(CP_ME_RAM_WADDR, 0);
  3720. }
  3721. return 0;
  3722. }
  3723. /**
  3724. * cik_cp_gfx_start - start the gfx ring
  3725. *
  3726. * @rdev: radeon_device pointer
  3727. *
  3728. * Enables the ring and loads the clear state context and other
  3729. * packets required to init the ring.
  3730. * Returns 0 for success, error for failure.
  3731. */
  3732. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3733. {
  3734. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3735. int r, i;
  3736. /* init the CP */
  3737. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3738. WREG32(CP_ENDIAN_SWAP, 0);
  3739. WREG32(CP_DEVICE_ID, 1);
  3740. cik_cp_gfx_enable(rdev, true);
  3741. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3742. if (r) {
  3743. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3744. return r;
  3745. }
  3746. /* init the CE partitions. CE only used for gfx on CIK */
  3747. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3748. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3749. radeon_ring_write(ring, 0x8000);
  3750. radeon_ring_write(ring, 0x8000);
  3751. /* setup clear context state */
  3752. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3753. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3754. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3755. radeon_ring_write(ring, 0x80000000);
  3756. radeon_ring_write(ring, 0x80000000);
  3757. for (i = 0; i < cik_default_size; i++)
  3758. radeon_ring_write(ring, cik_default_state[i]);
  3759. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3760. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3761. /* set clear context state */
  3762. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3763. radeon_ring_write(ring, 0);
  3764. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3765. radeon_ring_write(ring, 0x00000316);
  3766. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3767. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3768. radeon_ring_unlock_commit(rdev, ring, false);
  3769. return 0;
  3770. }
  3771. /**
  3772. * cik_cp_gfx_fini - stop the gfx ring
  3773. *
  3774. * @rdev: radeon_device pointer
  3775. *
  3776. * Stop the gfx ring and tear down the driver ring
  3777. * info.
  3778. */
  3779. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3780. {
  3781. cik_cp_gfx_enable(rdev, false);
  3782. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3783. }
  3784. /**
  3785. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3786. *
  3787. * @rdev: radeon_device pointer
  3788. *
  3789. * Program the location and size of the gfx ring buffer
  3790. * and test it to make sure it's working.
  3791. * Returns 0 for success, error for failure.
  3792. */
  3793. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3794. {
  3795. struct radeon_ring *ring;
  3796. u32 tmp;
  3797. u32 rb_bufsz;
  3798. u64 rb_addr;
  3799. int r;
  3800. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3801. if (rdev->family != CHIP_HAWAII)
  3802. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3803. /* Set the write pointer delay */
  3804. WREG32(CP_RB_WPTR_DELAY, 0);
  3805. /* set the RB to use vmid 0 */
  3806. WREG32(CP_RB_VMID, 0);
  3807. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3808. /* ring 0 - compute and gfx */
  3809. /* Set ring buffer size */
  3810. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3811. rb_bufsz = order_base_2(ring->ring_size / 8);
  3812. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3813. #ifdef __BIG_ENDIAN
  3814. tmp |= BUF_SWAP_32BIT;
  3815. #endif
  3816. WREG32(CP_RB0_CNTL, tmp);
  3817. /* Initialize the ring buffer's read and write pointers */
  3818. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3819. ring->wptr = 0;
  3820. WREG32(CP_RB0_WPTR, ring->wptr);
  3821. /* set the wb address wether it's enabled or not */
  3822. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3823. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3824. /* scratch register shadowing is no longer supported */
  3825. WREG32(SCRATCH_UMSK, 0);
  3826. if (!rdev->wb.enabled)
  3827. tmp |= RB_NO_UPDATE;
  3828. mdelay(1);
  3829. WREG32(CP_RB0_CNTL, tmp);
  3830. rb_addr = ring->gpu_addr >> 8;
  3831. WREG32(CP_RB0_BASE, rb_addr);
  3832. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3833. /* start the ring */
  3834. cik_cp_gfx_start(rdev);
  3835. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3836. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3837. if (r) {
  3838. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3839. return r;
  3840. }
  3841. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3842. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3843. return 0;
  3844. }
  3845. u32 cik_gfx_get_rptr(struct radeon_device *rdev,
  3846. struct radeon_ring *ring)
  3847. {
  3848. u32 rptr;
  3849. if (rdev->wb.enabled)
  3850. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3851. else
  3852. rptr = RREG32(CP_RB0_RPTR);
  3853. return rptr;
  3854. }
  3855. u32 cik_gfx_get_wptr(struct radeon_device *rdev,
  3856. struct radeon_ring *ring)
  3857. {
  3858. return RREG32(CP_RB0_WPTR);
  3859. }
  3860. void cik_gfx_set_wptr(struct radeon_device *rdev,
  3861. struct radeon_ring *ring)
  3862. {
  3863. WREG32(CP_RB0_WPTR, ring->wptr);
  3864. (void)RREG32(CP_RB0_WPTR);
  3865. }
  3866. u32 cik_compute_get_rptr(struct radeon_device *rdev,
  3867. struct radeon_ring *ring)
  3868. {
  3869. u32 rptr;
  3870. if (rdev->wb.enabled) {
  3871. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3872. } else {
  3873. mutex_lock(&rdev->srbm_mutex);
  3874. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3875. rptr = RREG32(CP_HQD_PQ_RPTR);
  3876. cik_srbm_select(rdev, 0, 0, 0, 0);
  3877. mutex_unlock(&rdev->srbm_mutex);
  3878. }
  3879. return rptr;
  3880. }
  3881. u32 cik_compute_get_wptr(struct radeon_device *rdev,
  3882. struct radeon_ring *ring)
  3883. {
  3884. u32 wptr;
  3885. if (rdev->wb.enabled) {
  3886. /* XXX check if swapping is necessary on BE */
  3887. wptr = rdev->wb.wb[ring->wptr_offs/4];
  3888. } else {
  3889. mutex_lock(&rdev->srbm_mutex);
  3890. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3891. wptr = RREG32(CP_HQD_PQ_WPTR);
  3892. cik_srbm_select(rdev, 0, 0, 0, 0);
  3893. mutex_unlock(&rdev->srbm_mutex);
  3894. }
  3895. return wptr;
  3896. }
  3897. void cik_compute_set_wptr(struct radeon_device *rdev,
  3898. struct radeon_ring *ring)
  3899. {
  3900. /* XXX check if swapping is necessary on BE */
  3901. rdev->wb.wb[ring->wptr_offs/4] = ring->wptr;
  3902. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3903. }
  3904. static void cik_compute_stop(struct radeon_device *rdev,
  3905. struct radeon_ring *ring)
  3906. {
  3907. u32 j, tmp;
  3908. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3909. /* Disable wptr polling. */
  3910. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  3911. tmp &= ~WPTR_POLL_EN;
  3912. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  3913. /* Disable HQD. */
  3914. if (RREG32(CP_HQD_ACTIVE) & 1) {
  3915. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  3916. for (j = 0; j < rdev->usec_timeout; j++) {
  3917. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  3918. break;
  3919. udelay(1);
  3920. }
  3921. WREG32(CP_HQD_DEQUEUE_REQUEST, 0);
  3922. WREG32(CP_HQD_PQ_RPTR, 0);
  3923. WREG32(CP_HQD_PQ_WPTR, 0);
  3924. }
  3925. cik_srbm_select(rdev, 0, 0, 0, 0);
  3926. }
  3927. /**
  3928. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3929. *
  3930. * @rdev: radeon_device pointer
  3931. * @enable: enable or disable the MEs
  3932. *
  3933. * Halts or unhalts the compute MEs.
  3934. */
  3935. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3936. {
  3937. if (enable)
  3938. WREG32(CP_MEC_CNTL, 0);
  3939. else {
  3940. /*
  3941. * To make hibernation reliable we need to clear compute ring
  3942. * configuration before halting the compute ring.
  3943. */
  3944. mutex_lock(&rdev->srbm_mutex);
  3945. cik_compute_stop(rdev,&rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  3946. cik_compute_stop(rdev,&rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  3947. mutex_unlock(&rdev->srbm_mutex);
  3948. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3949. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3950. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3951. }
  3952. udelay(50);
  3953. }
  3954. /**
  3955. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3956. *
  3957. * @rdev: radeon_device pointer
  3958. *
  3959. * Loads the compute MEC1&2 ucode.
  3960. * Returns 0 for success, -EINVAL if the ucode is not available.
  3961. */
  3962. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  3963. {
  3964. int i;
  3965. if (!rdev->mec_fw)
  3966. return -EINVAL;
  3967. cik_cp_compute_enable(rdev, false);
  3968. if (rdev->new_fw) {
  3969. const struct gfx_firmware_header_v1_0 *mec_hdr =
  3970. (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  3971. const __le32 *fw_data;
  3972. u32 fw_size;
  3973. radeon_ucode_print_gfx_hdr(&mec_hdr->header);
  3974. /* MEC1 */
  3975. fw_data = (const __le32 *)
  3976. (rdev->mec_fw->data + le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  3977. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  3978. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3979. for (i = 0; i < fw_size; i++)
  3980. WREG32(CP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  3981. WREG32(CP_MEC_ME1_UCODE_ADDR, le32_to_cpu(mec_hdr->header.ucode_version));
  3982. /* MEC2 */
  3983. if (rdev->family == CHIP_KAVERI) {
  3984. const struct gfx_firmware_header_v1_0 *mec2_hdr =
  3985. (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  3986. fw_data = (const __le32 *)
  3987. (rdev->mec2_fw->data +
  3988. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  3989. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  3990. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3991. for (i = 0; i < fw_size; i++)
  3992. WREG32(CP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  3993. WREG32(CP_MEC_ME2_UCODE_ADDR, le32_to_cpu(mec2_hdr->header.ucode_version));
  3994. }
  3995. } else {
  3996. const __be32 *fw_data;
  3997. /* MEC1 */
  3998. fw_data = (const __be32 *)rdev->mec_fw->data;
  3999. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4000. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4001. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  4002. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4003. if (rdev->family == CHIP_KAVERI) {
  4004. /* MEC2 */
  4005. fw_data = (const __be32 *)rdev->mec_fw->data;
  4006. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4007. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4008. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  4009. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4010. }
  4011. }
  4012. return 0;
  4013. }
  4014. /**
  4015. * cik_cp_compute_start - start the compute queues
  4016. *
  4017. * @rdev: radeon_device pointer
  4018. *
  4019. * Enable the compute queues.
  4020. * Returns 0 for success, error for failure.
  4021. */
  4022. static int cik_cp_compute_start(struct radeon_device *rdev)
  4023. {
  4024. cik_cp_compute_enable(rdev, true);
  4025. return 0;
  4026. }
  4027. /**
  4028. * cik_cp_compute_fini - stop the compute queues
  4029. *
  4030. * @rdev: radeon_device pointer
  4031. *
  4032. * Stop the compute queues and tear down the driver queue
  4033. * info.
  4034. */
  4035. static void cik_cp_compute_fini(struct radeon_device *rdev)
  4036. {
  4037. int i, idx, r;
  4038. cik_cp_compute_enable(rdev, false);
  4039. for (i = 0; i < 2; i++) {
  4040. if (i == 0)
  4041. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4042. else
  4043. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4044. if (rdev->ring[idx].mqd_obj) {
  4045. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4046. if (unlikely(r != 0))
  4047. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  4048. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  4049. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4050. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  4051. rdev->ring[idx].mqd_obj = NULL;
  4052. }
  4053. }
  4054. }
  4055. static void cik_mec_fini(struct radeon_device *rdev)
  4056. {
  4057. int r;
  4058. if (rdev->mec.hpd_eop_obj) {
  4059. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4060. if (unlikely(r != 0))
  4061. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  4062. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  4063. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4064. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  4065. rdev->mec.hpd_eop_obj = NULL;
  4066. }
  4067. }
  4068. #define MEC_HPD_SIZE 2048
  4069. static int cik_mec_init(struct radeon_device *rdev)
  4070. {
  4071. int r;
  4072. u32 *hpd;
  4073. /*
  4074. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  4075. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  4076. * Nonetheless, we assign only 1 pipe because all other pipes will
  4077. * be handled by KFD
  4078. */
  4079. rdev->mec.num_mec = 1;
  4080. rdev->mec.num_pipe = 1;
  4081. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  4082. if (rdev->mec.hpd_eop_obj == NULL) {
  4083. r = radeon_bo_create(rdev,
  4084. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  4085. PAGE_SIZE, true,
  4086. RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
  4087. &rdev->mec.hpd_eop_obj);
  4088. if (r) {
  4089. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  4090. return r;
  4091. }
  4092. }
  4093. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4094. if (unlikely(r != 0)) {
  4095. cik_mec_fini(rdev);
  4096. return r;
  4097. }
  4098. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  4099. &rdev->mec.hpd_eop_gpu_addr);
  4100. if (r) {
  4101. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  4102. cik_mec_fini(rdev);
  4103. return r;
  4104. }
  4105. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  4106. if (r) {
  4107. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  4108. cik_mec_fini(rdev);
  4109. return r;
  4110. }
  4111. /* clear memory. Not sure if this is required or not */
  4112. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  4113. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  4114. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4115. return 0;
  4116. }
  4117. struct hqd_registers
  4118. {
  4119. u32 cp_mqd_base_addr;
  4120. u32 cp_mqd_base_addr_hi;
  4121. u32 cp_hqd_active;
  4122. u32 cp_hqd_vmid;
  4123. u32 cp_hqd_persistent_state;
  4124. u32 cp_hqd_pipe_priority;
  4125. u32 cp_hqd_queue_priority;
  4126. u32 cp_hqd_quantum;
  4127. u32 cp_hqd_pq_base;
  4128. u32 cp_hqd_pq_base_hi;
  4129. u32 cp_hqd_pq_rptr;
  4130. u32 cp_hqd_pq_rptr_report_addr;
  4131. u32 cp_hqd_pq_rptr_report_addr_hi;
  4132. u32 cp_hqd_pq_wptr_poll_addr;
  4133. u32 cp_hqd_pq_wptr_poll_addr_hi;
  4134. u32 cp_hqd_pq_doorbell_control;
  4135. u32 cp_hqd_pq_wptr;
  4136. u32 cp_hqd_pq_control;
  4137. u32 cp_hqd_ib_base_addr;
  4138. u32 cp_hqd_ib_base_addr_hi;
  4139. u32 cp_hqd_ib_rptr;
  4140. u32 cp_hqd_ib_control;
  4141. u32 cp_hqd_iq_timer;
  4142. u32 cp_hqd_iq_rptr;
  4143. u32 cp_hqd_dequeue_request;
  4144. u32 cp_hqd_dma_offload;
  4145. u32 cp_hqd_sema_cmd;
  4146. u32 cp_hqd_msg_type;
  4147. u32 cp_hqd_atomic0_preop_lo;
  4148. u32 cp_hqd_atomic0_preop_hi;
  4149. u32 cp_hqd_atomic1_preop_lo;
  4150. u32 cp_hqd_atomic1_preop_hi;
  4151. u32 cp_hqd_hq_scheduler0;
  4152. u32 cp_hqd_hq_scheduler1;
  4153. u32 cp_mqd_control;
  4154. };
  4155. struct bonaire_mqd
  4156. {
  4157. u32 header;
  4158. u32 dispatch_initiator;
  4159. u32 dimensions[3];
  4160. u32 start_idx[3];
  4161. u32 num_threads[3];
  4162. u32 pipeline_stat_enable;
  4163. u32 perf_counter_enable;
  4164. u32 pgm[2];
  4165. u32 tba[2];
  4166. u32 tma[2];
  4167. u32 pgm_rsrc[2];
  4168. u32 vmid;
  4169. u32 resource_limits;
  4170. u32 static_thread_mgmt01[2];
  4171. u32 tmp_ring_size;
  4172. u32 static_thread_mgmt23[2];
  4173. u32 restart[3];
  4174. u32 thread_trace_enable;
  4175. u32 reserved1;
  4176. u32 user_data[16];
  4177. u32 vgtcs_invoke_count[2];
  4178. struct hqd_registers queue_state;
  4179. u32 dequeue_cntr;
  4180. u32 interrupt_queue[64];
  4181. };
  4182. /**
  4183. * cik_cp_compute_resume - setup the compute queue registers
  4184. *
  4185. * @rdev: radeon_device pointer
  4186. *
  4187. * Program the compute queues and test them to make sure they
  4188. * are working.
  4189. * Returns 0 for success, error for failure.
  4190. */
  4191. static int cik_cp_compute_resume(struct radeon_device *rdev)
  4192. {
  4193. int r, i, j, idx;
  4194. u32 tmp;
  4195. bool use_doorbell = true;
  4196. u64 hqd_gpu_addr;
  4197. u64 mqd_gpu_addr;
  4198. u64 eop_gpu_addr;
  4199. u64 wb_gpu_addr;
  4200. u32 *buf;
  4201. struct bonaire_mqd *mqd;
  4202. r = cik_cp_compute_start(rdev);
  4203. if (r)
  4204. return r;
  4205. /* fix up chicken bits */
  4206. tmp = RREG32(CP_CPF_DEBUG);
  4207. tmp |= (1 << 23);
  4208. WREG32(CP_CPF_DEBUG, tmp);
  4209. /* init the pipes */
  4210. mutex_lock(&rdev->srbm_mutex);
  4211. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr;
  4212. cik_srbm_select(rdev, 0, 0, 0, 0);
  4213. /* write the EOP addr */
  4214. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  4215. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  4216. /* set the VMID assigned */
  4217. WREG32(CP_HPD_EOP_VMID, 0);
  4218. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4219. tmp = RREG32(CP_HPD_EOP_CONTROL);
  4220. tmp &= ~EOP_SIZE_MASK;
  4221. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  4222. WREG32(CP_HPD_EOP_CONTROL, tmp);
  4223. mutex_unlock(&rdev->srbm_mutex);
  4224. /* init the queues. Just two for now. */
  4225. for (i = 0; i < 2; i++) {
  4226. if (i == 0)
  4227. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4228. else
  4229. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4230. if (rdev->ring[idx].mqd_obj == NULL) {
  4231. r = radeon_bo_create(rdev,
  4232. sizeof(struct bonaire_mqd),
  4233. PAGE_SIZE, true,
  4234. RADEON_GEM_DOMAIN_GTT, 0, NULL,
  4235. NULL, &rdev->ring[idx].mqd_obj);
  4236. if (r) {
  4237. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  4238. return r;
  4239. }
  4240. }
  4241. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4242. if (unlikely(r != 0)) {
  4243. cik_cp_compute_fini(rdev);
  4244. return r;
  4245. }
  4246. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  4247. &mqd_gpu_addr);
  4248. if (r) {
  4249. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  4250. cik_cp_compute_fini(rdev);
  4251. return r;
  4252. }
  4253. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  4254. if (r) {
  4255. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  4256. cik_cp_compute_fini(rdev);
  4257. return r;
  4258. }
  4259. /* init the mqd struct */
  4260. memset(buf, 0, sizeof(struct bonaire_mqd));
  4261. mqd = (struct bonaire_mqd *)buf;
  4262. mqd->header = 0xC0310800;
  4263. mqd->static_thread_mgmt01[0] = 0xffffffff;
  4264. mqd->static_thread_mgmt01[1] = 0xffffffff;
  4265. mqd->static_thread_mgmt23[0] = 0xffffffff;
  4266. mqd->static_thread_mgmt23[1] = 0xffffffff;
  4267. mutex_lock(&rdev->srbm_mutex);
  4268. cik_srbm_select(rdev, rdev->ring[idx].me,
  4269. rdev->ring[idx].pipe,
  4270. rdev->ring[idx].queue, 0);
  4271. /* disable wptr polling */
  4272. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4273. tmp &= ~WPTR_POLL_EN;
  4274. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4275. /* enable doorbell? */
  4276. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4277. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4278. if (use_doorbell)
  4279. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4280. else
  4281. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  4282. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4283. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4284. /* disable the queue if it's active */
  4285. mqd->queue_state.cp_hqd_dequeue_request = 0;
  4286. mqd->queue_state.cp_hqd_pq_rptr = 0;
  4287. mqd->queue_state.cp_hqd_pq_wptr= 0;
  4288. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4289. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4290. for (j = 0; j < rdev->usec_timeout; j++) {
  4291. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4292. break;
  4293. udelay(1);
  4294. }
  4295. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  4296. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  4297. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4298. }
  4299. /* set the pointer to the MQD */
  4300. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  4301. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4302. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  4303. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  4304. /* set MQD vmid to 0 */
  4305. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  4306. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  4307. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  4308. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4309. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  4310. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  4311. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4312. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  4313. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  4314. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4315. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  4316. mqd->queue_state.cp_hqd_pq_control &=
  4317. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  4318. mqd->queue_state.cp_hqd_pq_control |=
  4319. order_base_2(rdev->ring[idx].ring_size / 8);
  4320. mqd->queue_state.cp_hqd_pq_control |=
  4321. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  4322. #ifdef __BIG_ENDIAN
  4323. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  4324. #endif
  4325. mqd->queue_state.cp_hqd_pq_control &=
  4326. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  4327. mqd->queue_state.cp_hqd_pq_control |=
  4328. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  4329. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  4330. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  4331. if (i == 0)
  4332. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  4333. else
  4334. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  4335. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4336. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4337. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  4338. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4339. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  4340. /* set the wb address wether it's enabled or not */
  4341. if (i == 0)
  4342. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  4343. else
  4344. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  4345. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  4346. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  4347. upper_32_bits(wb_gpu_addr) & 0xffff;
  4348. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  4349. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  4350. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4351. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  4352. /* enable the doorbell if requested */
  4353. if (use_doorbell) {
  4354. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4355. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4356. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  4357. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  4358. DOORBELL_OFFSET(rdev->ring[idx].doorbell_index);
  4359. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4360. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  4361. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  4362. } else {
  4363. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  4364. }
  4365. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4366. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4367. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4368. rdev->ring[idx].wptr = 0;
  4369. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  4370. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4371. mqd->queue_state.cp_hqd_pq_rptr = RREG32(CP_HQD_PQ_RPTR);
  4372. /* set the vmid for the queue */
  4373. mqd->queue_state.cp_hqd_vmid = 0;
  4374. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  4375. /* activate the queue */
  4376. mqd->queue_state.cp_hqd_active = 1;
  4377. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  4378. cik_srbm_select(rdev, 0, 0, 0, 0);
  4379. mutex_unlock(&rdev->srbm_mutex);
  4380. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  4381. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4382. rdev->ring[idx].ready = true;
  4383. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  4384. if (r)
  4385. rdev->ring[idx].ready = false;
  4386. }
  4387. return 0;
  4388. }
  4389. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  4390. {
  4391. cik_cp_gfx_enable(rdev, enable);
  4392. cik_cp_compute_enable(rdev, enable);
  4393. }
  4394. static int cik_cp_load_microcode(struct radeon_device *rdev)
  4395. {
  4396. int r;
  4397. r = cik_cp_gfx_load_microcode(rdev);
  4398. if (r)
  4399. return r;
  4400. r = cik_cp_compute_load_microcode(rdev);
  4401. if (r)
  4402. return r;
  4403. return 0;
  4404. }
  4405. static void cik_cp_fini(struct radeon_device *rdev)
  4406. {
  4407. cik_cp_gfx_fini(rdev);
  4408. cik_cp_compute_fini(rdev);
  4409. }
  4410. static int cik_cp_resume(struct radeon_device *rdev)
  4411. {
  4412. int r;
  4413. cik_enable_gui_idle_interrupt(rdev, false);
  4414. r = cik_cp_load_microcode(rdev);
  4415. if (r)
  4416. return r;
  4417. r = cik_cp_gfx_resume(rdev);
  4418. if (r)
  4419. return r;
  4420. r = cik_cp_compute_resume(rdev);
  4421. if (r)
  4422. return r;
  4423. cik_enable_gui_idle_interrupt(rdev, true);
  4424. return 0;
  4425. }
  4426. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  4427. {
  4428. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  4429. RREG32(GRBM_STATUS));
  4430. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  4431. RREG32(GRBM_STATUS2));
  4432. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4433. RREG32(GRBM_STATUS_SE0));
  4434. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4435. RREG32(GRBM_STATUS_SE1));
  4436. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4437. RREG32(GRBM_STATUS_SE2));
  4438. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4439. RREG32(GRBM_STATUS_SE3));
  4440. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  4441. RREG32(SRBM_STATUS));
  4442. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  4443. RREG32(SRBM_STATUS2));
  4444. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  4445. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  4446. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  4447. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  4448. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  4449. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4450. RREG32(CP_STALLED_STAT1));
  4451. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4452. RREG32(CP_STALLED_STAT2));
  4453. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4454. RREG32(CP_STALLED_STAT3));
  4455. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4456. RREG32(CP_CPF_BUSY_STAT));
  4457. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4458. RREG32(CP_CPF_STALLED_STAT1));
  4459. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  4460. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  4461. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4462. RREG32(CP_CPC_STALLED_STAT1));
  4463. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  4464. }
  4465. /**
  4466. * cik_gpu_check_soft_reset - check which blocks are busy
  4467. *
  4468. * @rdev: radeon_device pointer
  4469. *
  4470. * Check which blocks are busy and return the relevant reset
  4471. * mask to be used by cik_gpu_soft_reset().
  4472. * Returns a mask of the blocks to be reset.
  4473. */
  4474. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  4475. {
  4476. u32 reset_mask = 0;
  4477. u32 tmp;
  4478. /* GRBM_STATUS */
  4479. tmp = RREG32(GRBM_STATUS);
  4480. if (tmp & (PA_BUSY | SC_BUSY |
  4481. BCI_BUSY | SX_BUSY |
  4482. TA_BUSY | VGT_BUSY |
  4483. DB_BUSY | CB_BUSY |
  4484. GDS_BUSY | SPI_BUSY |
  4485. IA_BUSY | IA_BUSY_NO_DMA))
  4486. reset_mask |= RADEON_RESET_GFX;
  4487. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  4488. reset_mask |= RADEON_RESET_CP;
  4489. /* GRBM_STATUS2 */
  4490. tmp = RREG32(GRBM_STATUS2);
  4491. if (tmp & RLC_BUSY)
  4492. reset_mask |= RADEON_RESET_RLC;
  4493. /* SDMA0_STATUS_REG */
  4494. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  4495. if (!(tmp & SDMA_IDLE))
  4496. reset_mask |= RADEON_RESET_DMA;
  4497. /* SDMA1_STATUS_REG */
  4498. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  4499. if (!(tmp & SDMA_IDLE))
  4500. reset_mask |= RADEON_RESET_DMA1;
  4501. /* SRBM_STATUS2 */
  4502. tmp = RREG32(SRBM_STATUS2);
  4503. if (tmp & SDMA_BUSY)
  4504. reset_mask |= RADEON_RESET_DMA;
  4505. if (tmp & SDMA1_BUSY)
  4506. reset_mask |= RADEON_RESET_DMA1;
  4507. /* SRBM_STATUS */
  4508. tmp = RREG32(SRBM_STATUS);
  4509. if (tmp & IH_BUSY)
  4510. reset_mask |= RADEON_RESET_IH;
  4511. if (tmp & SEM_BUSY)
  4512. reset_mask |= RADEON_RESET_SEM;
  4513. if (tmp & GRBM_RQ_PENDING)
  4514. reset_mask |= RADEON_RESET_GRBM;
  4515. if (tmp & VMC_BUSY)
  4516. reset_mask |= RADEON_RESET_VMC;
  4517. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  4518. MCC_BUSY | MCD_BUSY))
  4519. reset_mask |= RADEON_RESET_MC;
  4520. if (evergreen_is_display_hung(rdev))
  4521. reset_mask |= RADEON_RESET_DISPLAY;
  4522. /* Skip MC reset as it's mostly likely not hung, just busy */
  4523. if (reset_mask & RADEON_RESET_MC) {
  4524. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  4525. reset_mask &= ~RADEON_RESET_MC;
  4526. }
  4527. return reset_mask;
  4528. }
  4529. /**
  4530. * cik_gpu_soft_reset - soft reset GPU
  4531. *
  4532. * @rdev: radeon_device pointer
  4533. * @reset_mask: mask of which blocks to reset
  4534. *
  4535. * Soft reset the blocks specified in @reset_mask.
  4536. */
  4537. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  4538. {
  4539. struct evergreen_mc_save save;
  4540. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4541. u32 tmp;
  4542. if (reset_mask == 0)
  4543. return;
  4544. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  4545. cik_print_gpu_status_regs(rdev);
  4546. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4547. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4548. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4549. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4550. /* disable CG/PG */
  4551. cik_fini_pg(rdev);
  4552. cik_fini_cg(rdev);
  4553. /* stop the rlc */
  4554. cik_rlc_stop(rdev);
  4555. /* Disable GFX parsing/prefetching */
  4556. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4557. /* Disable MEC parsing/prefetching */
  4558. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4559. if (reset_mask & RADEON_RESET_DMA) {
  4560. /* sdma0 */
  4561. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4562. tmp |= SDMA_HALT;
  4563. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4564. }
  4565. if (reset_mask & RADEON_RESET_DMA1) {
  4566. /* sdma1 */
  4567. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4568. tmp |= SDMA_HALT;
  4569. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4570. }
  4571. evergreen_mc_stop(rdev, &save);
  4572. if (evergreen_mc_wait_for_idle(rdev)) {
  4573. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4574. }
  4575. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  4576. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  4577. if (reset_mask & RADEON_RESET_CP) {
  4578. grbm_soft_reset |= SOFT_RESET_CP;
  4579. srbm_soft_reset |= SOFT_RESET_GRBM;
  4580. }
  4581. if (reset_mask & RADEON_RESET_DMA)
  4582. srbm_soft_reset |= SOFT_RESET_SDMA;
  4583. if (reset_mask & RADEON_RESET_DMA1)
  4584. srbm_soft_reset |= SOFT_RESET_SDMA1;
  4585. if (reset_mask & RADEON_RESET_DISPLAY)
  4586. srbm_soft_reset |= SOFT_RESET_DC;
  4587. if (reset_mask & RADEON_RESET_RLC)
  4588. grbm_soft_reset |= SOFT_RESET_RLC;
  4589. if (reset_mask & RADEON_RESET_SEM)
  4590. srbm_soft_reset |= SOFT_RESET_SEM;
  4591. if (reset_mask & RADEON_RESET_IH)
  4592. srbm_soft_reset |= SOFT_RESET_IH;
  4593. if (reset_mask & RADEON_RESET_GRBM)
  4594. srbm_soft_reset |= SOFT_RESET_GRBM;
  4595. if (reset_mask & RADEON_RESET_VMC)
  4596. srbm_soft_reset |= SOFT_RESET_VMC;
  4597. if (!(rdev->flags & RADEON_IS_IGP)) {
  4598. if (reset_mask & RADEON_RESET_MC)
  4599. srbm_soft_reset |= SOFT_RESET_MC;
  4600. }
  4601. if (grbm_soft_reset) {
  4602. tmp = RREG32(GRBM_SOFT_RESET);
  4603. tmp |= grbm_soft_reset;
  4604. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4605. WREG32(GRBM_SOFT_RESET, tmp);
  4606. tmp = RREG32(GRBM_SOFT_RESET);
  4607. udelay(50);
  4608. tmp &= ~grbm_soft_reset;
  4609. WREG32(GRBM_SOFT_RESET, tmp);
  4610. tmp = RREG32(GRBM_SOFT_RESET);
  4611. }
  4612. if (srbm_soft_reset) {
  4613. tmp = RREG32(SRBM_SOFT_RESET);
  4614. tmp |= srbm_soft_reset;
  4615. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4616. WREG32(SRBM_SOFT_RESET, tmp);
  4617. tmp = RREG32(SRBM_SOFT_RESET);
  4618. udelay(50);
  4619. tmp &= ~srbm_soft_reset;
  4620. WREG32(SRBM_SOFT_RESET, tmp);
  4621. tmp = RREG32(SRBM_SOFT_RESET);
  4622. }
  4623. /* Wait a little for things to settle down */
  4624. udelay(50);
  4625. evergreen_mc_resume(rdev, &save);
  4626. udelay(50);
  4627. cik_print_gpu_status_regs(rdev);
  4628. }
  4629. struct kv_reset_save_regs {
  4630. u32 gmcon_reng_execute;
  4631. u32 gmcon_misc;
  4632. u32 gmcon_misc3;
  4633. };
  4634. static void kv_save_regs_for_reset(struct radeon_device *rdev,
  4635. struct kv_reset_save_regs *save)
  4636. {
  4637. save->gmcon_reng_execute = RREG32(GMCON_RENG_EXECUTE);
  4638. save->gmcon_misc = RREG32(GMCON_MISC);
  4639. save->gmcon_misc3 = RREG32(GMCON_MISC3);
  4640. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute & ~RENG_EXECUTE_ON_PWR_UP);
  4641. WREG32(GMCON_MISC, save->gmcon_misc & ~(RENG_EXECUTE_ON_REG_UPDATE |
  4642. STCTRL_STUTTER_EN));
  4643. }
  4644. static void kv_restore_regs_for_reset(struct radeon_device *rdev,
  4645. struct kv_reset_save_regs *save)
  4646. {
  4647. int i;
  4648. WREG32(GMCON_PGFSM_WRITE, 0);
  4649. WREG32(GMCON_PGFSM_CONFIG, 0x200010ff);
  4650. for (i = 0; i < 5; i++)
  4651. WREG32(GMCON_PGFSM_WRITE, 0);
  4652. WREG32(GMCON_PGFSM_WRITE, 0);
  4653. WREG32(GMCON_PGFSM_CONFIG, 0x300010ff);
  4654. for (i = 0; i < 5; i++)
  4655. WREG32(GMCON_PGFSM_WRITE, 0);
  4656. WREG32(GMCON_PGFSM_WRITE, 0x210000);
  4657. WREG32(GMCON_PGFSM_CONFIG, 0xa00010ff);
  4658. for (i = 0; i < 5; i++)
  4659. WREG32(GMCON_PGFSM_WRITE, 0);
  4660. WREG32(GMCON_PGFSM_WRITE, 0x21003);
  4661. WREG32(GMCON_PGFSM_CONFIG, 0xb00010ff);
  4662. for (i = 0; i < 5; i++)
  4663. WREG32(GMCON_PGFSM_WRITE, 0);
  4664. WREG32(GMCON_PGFSM_WRITE, 0x2b00);
  4665. WREG32(GMCON_PGFSM_CONFIG, 0xc00010ff);
  4666. for (i = 0; i < 5; i++)
  4667. WREG32(GMCON_PGFSM_WRITE, 0);
  4668. WREG32(GMCON_PGFSM_WRITE, 0);
  4669. WREG32(GMCON_PGFSM_CONFIG, 0xd00010ff);
  4670. for (i = 0; i < 5; i++)
  4671. WREG32(GMCON_PGFSM_WRITE, 0);
  4672. WREG32(GMCON_PGFSM_WRITE, 0x420000);
  4673. WREG32(GMCON_PGFSM_CONFIG, 0x100010ff);
  4674. for (i = 0; i < 5; i++)
  4675. WREG32(GMCON_PGFSM_WRITE, 0);
  4676. WREG32(GMCON_PGFSM_WRITE, 0x120202);
  4677. WREG32(GMCON_PGFSM_CONFIG, 0x500010ff);
  4678. for (i = 0; i < 5; i++)
  4679. WREG32(GMCON_PGFSM_WRITE, 0);
  4680. WREG32(GMCON_PGFSM_WRITE, 0x3e3e36);
  4681. WREG32(GMCON_PGFSM_CONFIG, 0x600010ff);
  4682. for (i = 0; i < 5; i++)
  4683. WREG32(GMCON_PGFSM_WRITE, 0);
  4684. WREG32(GMCON_PGFSM_WRITE, 0x373f3e);
  4685. WREG32(GMCON_PGFSM_CONFIG, 0x700010ff);
  4686. for (i = 0; i < 5; i++)
  4687. WREG32(GMCON_PGFSM_WRITE, 0);
  4688. WREG32(GMCON_PGFSM_WRITE, 0x3e1332);
  4689. WREG32(GMCON_PGFSM_CONFIG, 0xe00010ff);
  4690. WREG32(GMCON_MISC3, save->gmcon_misc3);
  4691. WREG32(GMCON_MISC, save->gmcon_misc);
  4692. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  4693. }
  4694. static void cik_gpu_pci_config_reset(struct radeon_device *rdev)
  4695. {
  4696. struct evergreen_mc_save save;
  4697. struct kv_reset_save_regs kv_save = { 0 };
  4698. u32 tmp, i;
  4699. dev_info(rdev->dev, "GPU pci config reset\n");
  4700. /* disable dpm? */
  4701. /* disable cg/pg */
  4702. cik_fini_pg(rdev);
  4703. cik_fini_cg(rdev);
  4704. /* Disable GFX parsing/prefetching */
  4705. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4706. /* Disable MEC parsing/prefetching */
  4707. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4708. /* sdma0 */
  4709. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4710. tmp |= SDMA_HALT;
  4711. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4712. /* sdma1 */
  4713. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4714. tmp |= SDMA_HALT;
  4715. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4716. /* XXX other engines? */
  4717. /* halt the rlc, disable cp internal ints */
  4718. cik_rlc_stop(rdev);
  4719. udelay(50);
  4720. /* disable mem access */
  4721. evergreen_mc_stop(rdev, &save);
  4722. if (evergreen_mc_wait_for_idle(rdev)) {
  4723. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  4724. }
  4725. if (rdev->flags & RADEON_IS_IGP)
  4726. kv_save_regs_for_reset(rdev, &kv_save);
  4727. /* disable BM */
  4728. pci_clear_master(rdev->pdev);
  4729. /* reset */
  4730. radeon_pci_config_reset(rdev);
  4731. udelay(100);
  4732. /* wait for asic to come out of reset */
  4733. for (i = 0; i < rdev->usec_timeout; i++) {
  4734. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  4735. break;
  4736. udelay(1);
  4737. }
  4738. /* does asic init need to be run first??? */
  4739. if (rdev->flags & RADEON_IS_IGP)
  4740. kv_restore_regs_for_reset(rdev, &kv_save);
  4741. }
  4742. /**
  4743. * cik_asic_reset - soft reset GPU
  4744. *
  4745. * @rdev: radeon_device pointer
  4746. * @hard: force hard reset
  4747. *
  4748. * Look up which blocks are hung and attempt
  4749. * to reset them.
  4750. * Returns 0 for success.
  4751. */
  4752. int cik_asic_reset(struct radeon_device *rdev, bool hard)
  4753. {
  4754. u32 reset_mask;
  4755. if (hard) {
  4756. cik_gpu_pci_config_reset(rdev);
  4757. return 0;
  4758. }
  4759. reset_mask = cik_gpu_check_soft_reset(rdev);
  4760. if (reset_mask)
  4761. r600_set_bios_scratch_engine_hung(rdev, true);
  4762. /* try soft reset */
  4763. cik_gpu_soft_reset(rdev, reset_mask);
  4764. reset_mask = cik_gpu_check_soft_reset(rdev);
  4765. /* try pci config reset */
  4766. if (reset_mask && radeon_hard_reset)
  4767. cik_gpu_pci_config_reset(rdev);
  4768. reset_mask = cik_gpu_check_soft_reset(rdev);
  4769. if (!reset_mask)
  4770. r600_set_bios_scratch_engine_hung(rdev, false);
  4771. return 0;
  4772. }
  4773. /**
  4774. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4775. *
  4776. * @rdev: radeon_device pointer
  4777. * @ring: radeon_ring structure holding ring information
  4778. *
  4779. * Check if the 3D engine is locked up (CIK).
  4780. * Returns true if the engine is locked, false if not.
  4781. */
  4782. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4783. {
  4784. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4785. if (!(reset_mask & (RADEON_RESET_GFX |
  4786. RADEON_RESET_COMPUTE |
  4787. RADEON_RESET_CP))) {
  4788. radeon_ring_lockup_update(rdev, ring);
  4789. return false;
  4790. }
  4791. return radeon_ring_test_lockup(rdev, ring);
  4792. }
  4793. /* MC */
  4794. /**
  4795. * cik_mc_program - program the GPU memory controller
  4796. *
  4797. * @rdev: radeon_device pointer
  4798. *
  4799. * Set the location of vram, gart, and AGP in the GPU's
  4800. * physical address space (CIK).
  4801. */
  4802. static void cik_mc_program(struct radeon_device *rdev)
  4803. {
  4804. struct evergreen_mc_save save;
  4805. u32 tmp;
  4806. int i, j;
  4807. /* Initialize HDP */
  4808. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4809. WREG32((0x2c14 + j), 0x00000000);
  4810. WREG32((0x2c18 + j), 0x00000000);
  4811. WREG32((0x2c1c + j), 0x00000000);
  4812. WREG32((0x2c20 + j), 0x00000000);
  4813. WREG32((0x2c24 + j), 0x00000000);
  4814. }
  4815. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4816. evergreen_mc_stop(rdev, &save);
  4817. if (radeon_mc_wait_for_idle(rdev)) {
  4818. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4819. }
  4820. /* Lockout access through VGA aperture*/
  4821. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4822. /* Update configuration */
  4823. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4824. rdev->mc.vram_start >> 12);
  4825. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4826. rdev->mc.vram_end >> 12);
  4827. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4828. rdev->vram_scratch.gpu_addr >> 12);
  4829. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4830. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4831. WREG32(MC_VM_FB_LOCATION, tmp);
  4832. /* XXX double check these! */
  4833. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4834. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4835. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4836. WREG32(MC_VM_AGP_BASE, 0);
  4837. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4838. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4839. if (radeon_mc_wait_for_idle(rdev)) {
  4840. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4841. }
  4842. evergreen_mc_resume(rdev, &save);
  4843. /* we need to own VRAM, so turn off the VGA renderer here
  4844. * to stop it overwriting our objects */
  4845. rv515_vga_render_disable(rdev);
  4846. }
  4847. /**
  4848. * cik_mc_init - initialize the memory controller driver params
  4849. *
  4850. * @rdev: radeon_device pointer
  4851. *
  4852. * Look up the amount of vram, vram width, and decide how to place
  4853. * vram and gart within the GPU's physical address space (CIK).
  4854. * Returns 0 for success.
  4855. */
  4856. static int cik_mc_init(struct radeon_device *rdev)
  4857. {
  4858. u32 tmp;
  4859. int chansize, numchan;
  4860. /* Get VRAM informations */
  4861. rdev->mc.vram_is_ddr = true;
  4862. tmp = RREG32(MC_ARB_RAMCFG);
  4863. if (tmp & CHANSIZE_MASK) {
  4864. chansize = 64;
  4865. } else {
  4866. chansize = 32;
  4867. }
  4868. tmp = RREG32(MC_SHARED_CHMAP);
  4869. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4870. case 0:
  4871. default:
  4872. numchan = 1;
  4873. break;
  4874. case 1:
  4875. numchan = 2;
  4876. break;
  4877. case 2:
  4878. numchan = 4;
  4879. break;
  4880. case 3:
  4881. numchan = 8;
  4882. break;
  4883. case 4:
  4884. numchan = 3;
  4885. break;
  4886. case 5:
  4887. numchan = 6;
  4888. break;
  4889. case 6:
  4890. numchan = 10;
  4891. break;
  4892. case 7:
  4893. numchan = 12;
  4894. break;
  4895. case 8:
  4896. numchan = 16;
  4897. break;
  4898. }
  4899. rdev->mc.vram_width = numchan * chansize;
  4900. /* Could aper size report 0 ? */
  4901. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4902. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4903. /* size in MB on si */
  4904. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4905. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4906. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4907. si_vram_gtt_location(rdev, &rdev->mc);
  4908. radeon_update_bandwidth_info(rdev);
  4909. return 0;
  4910. }
  4911. /*
  4912. * GART
  4913. * VMID 0 is the physical GPU addresses as used by the kernel.
  4914. * VMIDs 1-15 are used for userspace clients and are handled
  4915. * by the radeon vm/hsa code.
  4916. */
  4917. /**
  4918. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4919. *
  4920. * @rdev: radeon_device pointer
  4921. *
  4922. * Flush the TLB for the VMID 0 page table (CIK).
  4923. */
  4924. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4925. {
  4926. /* flush hdp cache */
  4927. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4928. /* bits 0-15 are the VM contexts0-15 */
  4929. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4930. }
  4931. static void cik_pcie_init_compute_vmid(struct radeon_device *rdev)
  4932. {
  4933. int i;
  4934. uint32_t sh_mem_bases, sh_mem_config;
  4935. sh_mem_bases = 0x6000 | 0x6000 << 16;
  4936. sh_mem_config = ALIGNMENT_MODE(SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  4937. sh_mem_config |= DEFAULT_MTYPE(MTYPE_NONCACHED);
  4938. mutex_lock(&rdev->srbm_mutex);
  4939. for (i = 8; i < 16; i++) {
  4940. cik_srbm_select(rdev, 0, 0, 0, i);
  4941. /* CP and shaders */
  4942. WREG32(SH_MEM_CONFIG, sh_mem_config);
  4943. WREG32(SH_MEM_APE1_BASE, 1);
  4944. WREG32(SH_MEM_APE1_LIMIT, 0);
  4945. WREG32(SH_MEM_BASES, sh_mem_bases);
  4946. }
  4947. cik_srbm_select(rdev, 0, 0, 0, 0);
  4948. mutex_unlock(&rdev->srbm_mutex);
  4949. }
  4950. /**
  4951. * cik_pcie_gart_enable - gart enable
  4952. *
  4953. * @rdev: radeon_device pointer
  4954. *
  4955. * This sets up the TLBs, programs the page tables for VMID0,
  4956. * sets up the hw for VMIDs 1-15 which are allocated on
  4957. * demand, and sets up the global locations for the LDS, GDS,
  4958. * and GPUVM for FSA64 clients (CIK).
  4959. * Returns 0 for success, errors for failure.
  4960. */
  4961. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4962. {
  4963. int r, i;
  4964. if (rdev->gart.robj == NULL) {
  4965. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4966. return -EINVAL;
  4967. }
  4968. r = radeon_gart_table_vram_pin(rdev);
  4969. if (r)
  4970. return r;
  4971. /* Setup TLB control */
  4972. WREG32(MC_VM_MX_L1_TLB_CNTL,
  4973. (0xA << 7) |
  4974. ENABLE_L1_TLB |
  4975. ENABLE_L1_FRAGMENT_PROCESSING |
  4976. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4977. ENABLE_ADVANCED_DRIVER_MODEL |
  4978. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4979. /* Setup L2 cache */
  4980. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  4981. ENABLE_L2_FRAGMENT_PROCESSING |
  4982. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4983. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4984. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4985. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4986. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  4987. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4988. BANK_SELECT(4) |
  4989. L2_CACHE_BIGK_FRAGMENT_SIZE(4));
  4990. /* setup context0 */
  4991. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  4992. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  4993. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  4994. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  4995. (u32)(rdev->dummy_page.addr >> 12));
  4996. WREG32(VM_CONTEXT0_CNTL2, 0);
  4997. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  4998. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  4999. WREG32(0x15D4, 0);
  5000. WREG32(0x15D8, 0);
  5001. WREG32(0x15DC, 0);
  5002. /* restore context1-15 */
  5003. /* set vm size, must be a multiple of 4 */
  5004. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  5005. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn - 1);
  5006. for (i = 1; i < 16; i++) {
  5007. if (i < 8)
  5008. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  5009. rdev->vm_manager.saved_table_addr[i]);
  5010. else
  5011. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  5012. rdev->vm_manager.saved_table_addr[i]);
  5013. }
  5014. /* enable context1-15 */
  5015. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  5016. (u32)(rdev->dummy_page.addr >> 12));
  5017. WREG32(VM_CONTEXT1_CNTL2, 4);
  5018. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  5019. PAGE_TABLE_BLOCK_SIZE(radeon_vm_block_size - 9) |
  5020. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5021. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5022. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5023. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5024. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5025. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  5026. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5027. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  5028. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5029. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  5030. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5031. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  5032. if (rdev->family == CHIP_KAVERI) {
  5033. u32 tmp = RREG32(CHUB_CONTROL);
  5034. tmp &= ~BYPASS_VM;
  5035. WREG32(CHUB_CONTROL, tmp);
  5036. }
  5037. /* XXX SH_MEM regs */
  5038. /* where to put LDS, scratch, GPUVM in FSA64 space */
  5039. mutex_lock(&rdev->srbm_mutex);
  5040. for (i = 0; i < 16; i++) {
  5041. cik_srbm_select(rdev, 0, 0, 0, i);
  5042. /* CP and shaders */
  5043. WREG32(SH_MEM_CONFIG, 0);
  5044. WREG32(SH_MEM_APE1_BASE, 1);
  5045. WREG32(SH_MEM_APE1_LIMIT, 0);
  5046. WREG32(SH_MEM_BASES, 0);
  5047. /* SDMA GFX */
  5048. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  5049. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  5050. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  5051. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  5052. /* XXX SDMA RLC - todo */
  5053. }
  5054. cik_srbm_select(rdev, 0, 0, 0, 0);
  5055. mutex_unlock(&rdev->srbm_mutex);
  5056. cik_pcie_init_compute_vmid(rdev);
  5057. cik_pcie_gart_tlb_flush(rdev);
  5058. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  5059. (unsigned)(rdev->mc.gtt_size >> 20),
  5060. (unsigned long long)rdev->gart.table_addr);
  5061. rdev->gart.ready = true;
  5062. return 0;
  5063. }
  5064. /**
  5065. * cik_pcie_gart_disable - gart disable
  5066. *
  5067. * @rdev: radeon_device pointer
  5068. *
  5069. * This disables all VM page table (CIK).
  5070. */
  5071. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  5072. {
  5073. unsigned i;
  5074. for (i = 1; i < 16; ++i) {
  5075. uint32_t reg;
  5076. if (i < 8)
  5077. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2);
  5078. else
  5079. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2);
  5080. rdev->vm_manager.saved_table_addr[i] = RREG32(reg);
  5081. }
  5082. /* Disable all tables */
  5083. WREG32(VM_CONTEXT0_CNTL, 0);
  5084. WREG32(VM_CONTEXT1_CNTL, 0);
  5085. /* Setup TLB control */
  5086. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5087. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5088. /* Setup L2 cache */
  5089. WREG32(VM_L2_CNTL,
  5090. ENABLE_L2_FRAGMENT_PROCESSING |
  5091. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5092. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5093. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5094. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5095. WREG32(VM_L2_CNTL2, 0);
  5096. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5097. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  5098. radeon_gart_table_vram_unpin(rdev);
  5099. }
  5100. /**
  5101. * cik_pcie_gart_fini - vm fini callback
  5102. *
  5103. * @rdev: radeon_device pointer
  5104. *
  5105. * Tears down the driver GART/VM setup (CIK).
  5106. */
  5107. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  5108. {
  5109. cik_pcie_gart_disable(rdev);
  5110. radeon_gart_table_vram_free(rdev);
  5111. radeon_gart_fini(rdev);
  5112. }
  5113. /* vm parser */
  5114. /**
  5115. * cik_ib_parse - vm ib_parse callback
  5116. *
  5117. * @rdev: radeon_device pointer
  5118. * @ib: indirect buffer pointer
  5119. *
  5120. * CIK uses hw IB checking so this is a nop (CIK).
  5121. */
  5122. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  5123. {
  5124. return 0;
  5125. }
  5126. /*
  5127. * vm
  5128. * VMID 0 is the physical GPU addresses as used by the kernel.
  5129. * VMIDs 1-15 are used for userspace clients and are handled
  5130. * by the radeon vm/hsa code.
  5131. */
  5132. /**
  5133. * cik_vm_init - cik vm init callback
  5134. *
  5135. * @rdev: radeon_device pointer
  5136. *
  5137. * Inits cik specific vm parameters (number of VMs, base of vram for
  5138. * VMIDs 1-15) (CIK).
  5139. * Returns 0 for success.
  5140. */
  5141. int cik_vm_init(struct radeon_device *rdev)
  5142. {
  5143. /*
  5144. * number of VMs
  5145. * VMID 0 is reserved for System
  5146. * radeon graphics/compute will use VMIDs 1-7
  5147. * amdkfd will use VMIDs 8-15
  5148. */
  5149. rdev->vm_manager.nvm = RADEON_NUM_OF_VMIDS;
  5150. /* base offset of vram pages */
  5151. if (rdev->flags & RADEON_IS_IGP) {
  5152. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  5153. tmp <<= 22;
  5154. rdev->vm_manager.vram_base_offset = tmp;
  5155. } else
  5156. rdev->vm_manager.vram_base_offset = 0;
  5157. return 0;
  5158. }
  5159. /**
  5160. * cik_vm_fini - cik vm fini callback
  5161. *
  5162. * @rdev: radeon_device pointer
  5163. *
  5164. * Tear down any asic specific VM setup (CIK).
  5165. */
  5166. void cik_vm_fini(struct radeon_device *rdev)
  5167. {
  5168. }
  5169. /**
  5170. * cik_vm_decode_fault - print human readable fault info
  5171. *
  5172. * @rdev: radeon_device pointer
  5173. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  5174. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  5175. *
  5176. * Print human readable fault information (CIK).
  5177. */
  5178. static void cik_vm_decode_fault(struct radeon_device *rdev,
  5179. u32 status, u32 addr, u32 mc_client)
  5180. {
  5181. u32 mc_id;
  5182. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  5183. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  5184. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  5185. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  5186. if (rdev->family == CHIP_HAWAII)
  5187. mc_id = (status & HAWAII_MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5188. else
  5189. mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5190. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  5191. protections, vmid, addr,
  5192. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  5193. block, mc_client, mc_id);
  5194. }
  5195. /**
  5196. * cik_vm_flush - cik vm flush using the CP
  5197. *
  5198. * @rdev: radeon_device pointer
  5199. *
  5200. * Update the page table base and flush the VM TLB
  5201. * using the CP (CIK).
  5202. */
  5203. void cik_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
  5204. unsigned vm_id, uint64_t pd_addr)
  5205. {
  5206. int usepfp = (ring->idx == RADEON_RING_TYPE_GFX_INDEX);
  5207. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5208. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5209. WRITE_DATA_DST_SEL(0)));
  5210. if (vm_id < 8) {
  5211. radeon_ring_write(ring,
  5212. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm_id << 2)) >> 2);
  5213. } else {
  5214. radeon_ring_write(ring,
  5215. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm_id - 8) << 2)) >> 2);
  5216. }
  5217. radeon_ring_write(ring, 0);
  5218. radeon_ring_write(ring, pd_addr >> 12);
  5219. /* update SH_MEM_* regs */
  5220. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5221. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5222. WRITE_DATA_DST_SEL(0)));
  5223. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5224. radeon_ring_write(ring, 0);
  5225. radeon_ring_write(ring, VMID(vm_id));
  5226. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  5227. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5228. WRITE_DATA_DST_SEL(0)));
  5229. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  5230. radeon_ring_write(ring, 0);
  5231. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  5232. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  5233. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  5234. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  5235. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5236. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5237. WRITE_DATA_DST_SEL(0)));
  5238. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5239. radeon_ring_write(ring, 0);
  5240. radeon_ring_write(ring, VMID(0));
  5241. /* HDP flush */
  5242. cik_hdp_flush_cp_ring_emit(rdev, ring->idx);
  5243. /* bits 0-15 are the VM contexts0-15 */
  5244. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5245. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5246. WRITE_DATA_DST_SEL(0)));
  5247. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5248. radeon_ring_write(ring, 0);
  5249. radeon_ring_write(ring, 1 << vm_id);
  5250. /* wait for the invalidate to complete */
  5251. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5252. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5253. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5254. WAIT_REG_MEM_ENGINE(0))); /* me */
  5255. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5256. radeon_ring_write(ring, 0);
  5257. radeon_ring_write(ring, 0); /* ref */
  5258. radeon_ring_write(ring, 0); /* mask */
  5259. radeon_ring_write(ring, 0x20); /* poll interval */
  5260. /* compute doesn't have PFP */
  5261. if (usepfp) {
  5262. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5263. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5264. radeon_ring_write(ring, 0x0);
  5265. }
  5266. }
  5267. /*
  5268. * RLC
  5269. * The RLC is a multi-purpose microengine that handles a
  5270. * variety of functions, the most important of which is
  5271. * the interrupt controller.
  5272. */
  5273. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  5274. bool enable)
  5275. {
  5276. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  5277. if (enable)
  5278. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5279. else
  5280. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5281. WREG32(CP_INT_CNTL_RING0, tmp);
  5282. }
  5283. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  5284. {
  5285. u32 tmp;
  5286. tmp = RREG32(RLC_LB_CNTL);
  5287. if (enable)
  5288. tmp |= LOAD_BALANCE_ENABLE;
  5289. else
  5290. tmp &= ~LOAD_BALANCE_ENABLE;
  5291. WREG32(RLC_LB_CNTL, tmp);
  5292. }
  5293. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  5294. {
  5295. u32 i, j, k;
  5296. u32 mask;
  5297. mutex_lock(&rdev->grbm_idx_mutex);
  5298. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5299. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5300. cik_select_se_sh(rdev, i, j);
  5301. for (k = 0; k < rdev->usec_timeout; k++) {
  5302. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  5303. break;
  5304. udelay(1);
  5305. }
  5306. }
  5307. }
  5308. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5309. mutex_unlock(&rdev->grbm_idx_mutex);
  5310. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  5311. for (k = 0; k < rdev->usec_timeout; k++) {
  5312. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  5313. break;
  5314. udelay(1);
  5315. }
  5316. }
  5317. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  5318. {
  5319. u32 tmp;
  5320. tmp = RREG32(RLC_CNTL);
  5321. if (tmp != rlc)
  5322. WREG32(RLC_CNTL, rlc);
  5323. }
  5324. static u32 cik_halt_rlc(struct radeon_device *rdev)
  5325. {
  5326. u32 data, orig;
  5327. orig = data = RREG32(RLC_CNTL);
  5328. if (data & RLC_ENABLE) {
  5329. u32 i;
  5330. data &= ~RLC_ENABLE;
  5331. WREG32(RLC_CNTL, data);
  5332. for (i = 0; i < rdev->usec_timeout; i++) {
  5333. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  5334. break;
  5335. udelay(1);
  5336. }
  5337. cik_wait_for_rlc_serdes(rdev);
  5338. }
  5339. return orig;
  5340. }
  5341. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  5342. {
  5343. u32 tmp, i, mask;
  5344. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  5345. WREG32(RLC_GPR_REG2, tmp);
  5346. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  5347. for (i = 0; i < rdev->usec_timeout; i++) {
  5348. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  5349. break;
  5350. udelay(1);
  5351. }
  5352. for (i = 0; i < rdev->usec_timeout; i++) {
  5353. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  5354. break;
  5355. udelay(1);
  5356. }
  5357. }
  5358. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  5359. {
  5360. u32 tmp;
  5361. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  5362. WREG32(RLC_GPR_REG2, tmp);
  5363. }
  5364. /**
  5365. * cik_rlc_stop - stop the RLC ME
  5366. *
  5367. * @rdev: radeon_device pointer
  5368. *
  5369. * Halt the RLC ME (MicroEngine) (CIK).
  5370. */
  5371. static void cik_rlc_stop(struct radeon_device *rdev)
  5372. {
  5373. WREG32(RLC_CNTL, 0);
  5374. cik_enable_gui_idle_interrupt(rdev, false);
  5375. cik_wait_for_rlc_serdes(rdev);
  5376. }
  5377. /**
  5378. * cik_rlc_start - start the RLC ME
  5379. *
  5380. * @rdev: radeon_device pointer
  5381. *
  5382. * Unhalt the RLC ME (MicroEngine) (CIK).
  5383. */
  5384. static void cik_rlc_start(struct radeon_device *rdev)
  5385. {
  5386. WREG32(RLC_CNTL, RLC_ENABLE);
  5387. cik_enable_gui_idle_interrupt(rdev, true);
  5388. udelay(50);
  5389. }
  5390. /**
  5391. * cik_rlc_resume - setup the RLC hw
  5392. *
  5393. * @rdev: radeon_device pointer
  5394. *
  5395. * Initialize the RLC registers, load the ucode,
  5396. * and start the RLC (CIK).
  5397. * Returns 0 for success, -EINVAL if the ucode is not available.
  5398. */
  5399. static int cik_rlc_resume(struct radeon_device *rdev)
  5400. {
  5401. u32 i, size, tmp;
  5402. if (!rdev->rlc_fw)
  5403. return -EINVAL;
  5404. cik_rlc_stop(rdev);
  5405. /* disable CG */
  5406. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  5407. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  5408. si_rlc_reset(rdev);
  5409. cik_init_pg(rdev);
  5410. cik_init_cg(rdev);
  5411. WREG32(RLC_LB_CNTR_INIT, 0);
  5412. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  5413. mutex_lock(&rdev->grbm_idx_mutex);
  5414. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5415. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5416. WREG32(RLC_LB_PARAMS, 0x00600408);
  5417. WREG32(RLC_LB_CNTL, 0x80000004);
  5418. mutex_unlock(&rdev->grbm_idx_mutex);
  5419. WREG32(RLC_MC_CNTL, 0);
  5420. WREG32(RLC_UCODE_CNTL, 0);
  5421. if (rdev->new_fw) {
  5422. const struct rlc_firmware_header_v1_0 *hdr =
  5423. (const struct rlc_firmware_header_v1_0 *)rdev->rlc_fw->data;
  5424. const __le32 *fw_data = (const __le32 *)
  5425. (rdev->rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5426. radeon_ucode_print_rlc_hdr(&hdr->header);
  5427. size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  5428. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5429. for (i = 0; i < size; i++)
  5430. WREG32(RLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  5431. WREG32(RLC_GPM_UCODE_ADDR, le32_to_cpu(hdr->header.ucode_version));
  5432. } else {
  5433. const __be32 *fw_data;
  5434. switch (rdev->family) {
  5435. case CHIP_BONAIRE:
  5436. case CHIP_HAWAII:
  5437. default:
  5438. size = BONAIRE_RLC_UCODE_SIZE;
  5439. break;
  5440. case CHIP_KAVERI:
  5441. size = KV_RLC_UCODE_SIZE;
  5442. break;
  5443. case CHIP_KABINI:
  5444. size = KB_RLC_UCODE_SIZE;
  5445. break;
  5446. case CHIP_MULLINS:
  5447. size = ML_RLC_UCODE_SIZE;
  5448. break;
  5449. }
  5450. fw_data = (const __be32 *)rdev->rlc_fw->data;
  5451. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5452. for (i = 0; i < size; i++)
  5453. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  5454. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5455. }
  5456. /* XXX - find out what chips support lbpw */
  5457. cik_enable_lbpw(rdev, false);
  5458. if (rdev->family == CHIP_BONAIRE)
  5459. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  5460. cik_rlc_start(rdev);
  5461. return 0;
  5462. }
  5463. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  5464. {
  5465. u32 data, orig, tmp, tmp2;
  5466. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  5467. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  5468. cik_enable_gui_idle_interrupt(rdev, true);
  5469. tmp = cik_halt_rlc(rdev);
  5470. mutex_lock(&rdev->grbm_idx_mutex);
  5471. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5472. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5473. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5474. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  5475. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  5476. mutex_unlock(&rdev->grbm_idx_mutex);
  5477. cik_update_rlc(rdev, tmp);
  5478. data |= CGCG_EN | CGLS_EN;
  5479. } else {
  5480. cik_enable_gui_idle_interrupt(rdev, false);
  5481. RREG32(CB_CGTT_SCLK_CTRL);
  5482. RREG32(CB_CGTT_SCLK_CTRL);
  5483. RREG32(CB_CGTT_SCLK_CTRL);
  5484. RREG32(CB_CGTT_SCLK_CTRL);
  5485. data &= ~(CGCG_EN | CGLS_EN);
  5486. }
  5487. if (orig != data)
  5488. WREG32(RLC_CGCG_CGLS_CTRL, data);
  5489. }
  5490. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  5491. {
  5492. u32 data, orig, tmp = 0;
  5493. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  5494. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  5495. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  5496. orig = data = RREG32(CP_MEM_SLP_CNTL);
  5497. data |= CP_MEM_LS_EN;
  5498. if (orig != data)
  5499. WREG32(CP_MEM_SLP_CNTL, data);
  5500. }
  5501. }
  5502. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5503. data |= 0x00000001;
  5504. data &= 0xfffffffd;
  5505. if (orig != data)
  5506. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5507. tmp = cik_halt_rlc(rdev);
  5508. mutex_lock(&rdev->grbm_idx_mutex);
  5509. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5510. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5511. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5512. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  5513. WREG32(RLC_SERDES_WR_CTRL, data);
  5514. mutex_unlock(&rdev->grbm_idx_mutex);
  5515. cik_update_rlc(rdev, tmp);
  5516. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  5517. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5518. data &= ~SM_MODE_MASK;
  5519. data |= SM_MODE(0x2);
  5520. data |= SM_MODE_ENABLE;
  5521. data &= ~CGTS_OVERRIDE;
  5522. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  5523. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  5524. data &= ~CGTS_LS_OVERRIDE;
  5525. data &= ~ON_MONITOR_ADD_MASK;
  5526. data |= ON_MONITOR_ADD_EN;
  5527. data |= ON_MONITOR_ADD(0x96);
  5528. if (orig != data)
  5529. WREG32(CGTS_SM_CTRL_REG, data);
  5530. }
  5531. } else {
  5532. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5533. data |= 0x00000003;
  5534. if (orig != data)
  5535. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5536. data = RREG32(RLC_MEM_SLP_CNTL);
  5537. if (data & RLC_MEM_LS_EN) {
  5538. data &= ~RLC_MEM_LS_EN;
  5539. WREG32(RLC_MEM_SLP_CNTL, data);
  5540. }
  5541. data = RREG32(CP_MEM_SLP_CNTL);
  5542. if (data & CP_MEM_LS_EN) {
  5543. data &= ~CP_MEM_LS_EN;
  5544. WREG32(CP_MEM_SLP_CNTL, data);
  5545. }
  5546. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5547. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  5548. if (orig != data)
  5549. WREG32(CGTS_SM_CTRL_REG, data);
  5550. tmp = cik_halt_rlc(rdev);
  5551. mutex_lock(&rdev->grbm_idx_mutex);
  5552. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5553. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5554. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5555. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  5556. WREG32(RLC_SERDES_WR_CTRL, data);
  5557. mutex_unlock(&rdev->grbm_idx_mutex);
  5558. cik_update_rlc(rdev, tmp);
  5559. }
  5560. }
  5561. static const u32 mc_cg_registers[] =
  5562. {
  5563. MC_HUB_MISC_HUB_CG,
  5564. MC_HUB_MISC_SIP_CG,
  5565. MC_HUB_MISC_VM_CG,
  5566. MC_XPB_CLK_GAT,
  5567. ATC_MISC_CG,
  5568. MC_CITF_MISC_WR_CG,
  5569. MC_CITF_MISC_RD_CG,
  5570. MC_CITF_MISC_VM_CG,
  5571. VM_L2_CG,
  5572. };
  5573. static void cik_enable_mc_ls(struct radeon_device *rdev,
  5574. bool enable)
  5575. {
  5576. int i;
  5577. u32 orig, data;
  5578. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5579. orig = data = RREG32(mc_cg_registers[i]);
  5580. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  5581. data |= MC_LS_ENABLE;
  5582. else
  5583. data &= ~MC_LS_ENABLE;
  5584. if (data != orig)
  5585. WREG32(mc_cg_registers[i], data);
  5586. }
  5587. }
  5588. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  5589. bool enable)
  5590. {
  5591. int i;
  5592. u32 orig, data;
  5593. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5594. orig = data = RREG32(mc_cg_registers[i]);
  5595. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  5596. data |= MC_CG_ENABLE;
  5597. else
  5598. data &= ~MC_CG_ENABLE;
  5599. if (data != orig)
  5600. WREG32(mc_cg_registers[i], data);
  5601. }
  5602. }
  5603. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  5604. bool enable)
  5605. {
  5606. u32 orig, data;
  5607. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  5608. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  5609. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  5610. } else {
  5611. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  5612. data |= 0xff000000;
  5613. if (data != orig)
  5614. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  5615. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  5616. data |= 0xff000000;
  5617. if (data != orig)
  5618. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  5619. }
  5620. }
  5621. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  5622. bool enable)
  5623. {
  5624. u32 orig, data;
  5625. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  5626. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5627. data |= 0x100;
  5628. if (orig != data)
  5629. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5630. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5631. data |= 0x100;
  5632. if (orig != data)
  5633. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5634. } else {
  5635. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5636. data &= ~0x100;
  5637. if (orig != data)
  5638. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5639. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5640. data &= ~0x100;
  5641. if (orig != data)
  5642. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5643. }
  5644. }
  5645. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  5646. bool enable)
  5647. {
  5648. u32 orig, data;
  5649. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  5650. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5651. data = 0xfff;
  5652. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5653. orig = data = RREG32(UVD_CGC_CTRL);
  5654. data |= DCM;
  5655. if (orig != data)
  5656. WREG32(UVD_CGC_CTRL, data);
  5657. } else {
  5658. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5659. data &= ~0xfff;
  5660. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5661. orig = data = RREG32(UVD_CGC_CTRL);
  5662. data &= ~DCM;
  5663. if (orig != data)
  5664. WREG32(UVD_CGC_CTRL, data);
  5665. }
  5666. }
  5667. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  5668. bool enable)
  5669. {
  5670. u32 orig, data;
  5671. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  5672. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  5673. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5674. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  5675. else
  5676. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5677. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  5678. if (orig != data)
  5679. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  5680. }
  5681. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  5682. bool enable)
  5683. {
  5684. u32 orig, data;
  5685. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  5686. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  5687. data &= ~CLOCK_GATING_DIS;
  5688. else
  5689. data |= CLOCK_GATING_DIS;
  5690. if (orig != data)
  5691. WREG32(HDP_HOST_PATH_CNTL, data);
  5692. }
  5693. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  5694. bool enable)
  5695. {
  5696. u32 orig, data;
  5697. orig = data = RREG32(HDP_MEM_POWER_LS);
  5698. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  5699. data |= HDP_LS_ENABLE;
  5700. else
  5701. data &= ~HDP_LS_ENABLE;
  5702. if (orig != data)
  5703. WREG32(HDP_MEM_POWER_LS, data);
  5704. }
  5705. void cik_update_cg(struct radeon_device *rdev,
  5706. u32 block, bool enable)
  5707. {
  5708. if (block & RADEON_CG_BLOCK_GFX) {
  5709. cik_enable_gui_idle_interrupt(rdev, false);
  5710. /* order matters! */
  5711. if (enable) {
  5712. cik_enable_mgcg(rdev, true);
  5713. cik_enable_cgcg(rdev, true);
  5714. } else {
  5715. cik_enable_cgcg(rdev, false);
  5716. cik_enable_mgcg(rdev, false);
  5717. }
  5718. cik_enable_gui_idle_interrupt(rdev, true);
  5719. }
  5720. if (block & RADEON_CG_BLOCK_MC) {
  5721. if (!(rdev->flags & RADEON_IS_IGP)) {
  5722. cik_enable_mc_mgcg(rdev, enable);
  5723. cik_enable_mc_ls(rdev, enable);
  5724. }
  5725. }
  5726. if (block & RADEON_CG_BLOCK_SDMA) {
  5727. cik_enable_sdma_mgcg(rdev, enable);
  5728. cik_enable_sdma_mgls(rdev, enable);
  5729. }
  5730. if (block & RADEON_CG_BLOCK_BIF) {
  5731. cik_enable_bif_mgls(rdev, enable);
  5732. }
  5733. if (block & RADEON_CG_BLOCK_UVD) {
  5734. if (rdev->has_uvd)
  5735. cik_enable_uvd_mgcg(rdev, enable);
  5736. }
  5737. if (block & RADEON_CG_BLOCK_HDP) {
  5738. cik_enable_hdp_mgcg(rdev, enable);
  5739. cik_enable_hdp_ls(rdev, enable);
  5740. }
  5741. if (block & RADEON_CG_BLOCK_VCE) {
  5742. vce_v2_0_enable_mgcg(rdev, enable);
  5743. }
  5744. }
  5745. static void cik_init_cg(struct radeon_device *rdev)
  5746. {
  5747. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  5748. if (rdev->has_uvd)
  5749. si_init_uvd_internal_cg(rdev);
  5750. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5751. RADEON_CG_BLOCK_SDMA |
  5752. RADEON_CG_BLOCK_BIF |
  5753. RADEON_CG_BLOCK_UVD |
  5754. RADEON_CG_BLOCK_HDP), true);
  5755. }
  5756. static void cik_fini_cg(struct radeon_device *rdev)
  5757. {
  5758. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5759. RADEON_CG_BLOCK_SDMA |
  5760. RADEON_CG_BLOCK_BIF |
  5761. RADEON_CG_BLOCK_UVD |
  5762. RADEON_CG_BLOCK_HDP), false);
  5763. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  5764. }
  5765. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  5766. bool enable)
  5767. {
  5768. u32 data, orig;
  5769. orig = data = RREG32(RLC_PG_CNTL);
  5770. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5771. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5772. else
  5773. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5774. if (orig != data)
  5775. WREG32(RLC_PG_CNTL, data);
  5776. }
  5777. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5778. bool enable)
  5779. {
  5780. u32 data, orig;
  5781. orig = data = RREG32(RLC_PG_CNTL);
  5782. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5783. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5784. else
  5785. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5786. if (orig != data)
  5787. WREG32(RLC_PG_CNTL, data);
  5788. }
  5789. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5790. {
  5791. u32 data, orig;
  5792. orig = data = RREG32(RLC_PG_CNTL);
  5793. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5794. data &= ~DISABLE_CP_PG;
  5795. else
  5796. data |= DISABLE_CP_PG;
  5797. if (orig != data)
  5798. WREG32(RLC_PG_CNTL, data);
  5799. }
  5800. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5801. {
  5802. u32 data, orig;
  5803. orig = data = RREG32(RLC_PG_CNTL);
  5804. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5805. data &= ~DISABLE_GDS_PG;
  5806. else
  5807. data |= DISABLE_GDS_PG;
  5808. if (orig != data)
  5809. WREG32(RLC_PG_CNTL, data);
  5810. }
  5811. #define CP_ME_TABLE_SIZE 96
  5812. #define CP_ME_TABLE_OFFSET 2048
  5813. #define CP_MEC_TABLE_OFFSET 4096
  5814. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5815. {
  5816. volatile u32 *dst_ptr;
  5817. int me, i, max_me = 4;
  5818. u32 bo_offset = 0;
  5819. u32 table_offset, table_size;
  5820. if (rdev->family == CHIP_KAVERI)
  5821. max_me = 5;
  5822. if (rdev->rlc.cp_table_ptr == NULL)
  5823. return;
  5824. /* write the cp table buffer */
  5825. dst_ptr = rdev->rlc.cp_table_ptr;
  5826. for (me = 0; me < max_me; me++) {
  5827. if (rdev->new_fw) {
  5828. const __le32 *fw_data;
  5829. const struct gfx_firmware_header_v1_0 *hdr;
  5830. if (me == 0) {
  5831. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  5832. fw_data = (const __le32 *)
  5833. (rdev->ce_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5834. table_offset = le32_to_cpu(hdr->jt_offset);
  5835. table_size = le32_to_cpu(hdr->jt_size);
  5836. } else if (me == 1) {
  5837. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  5838. fw_data = (const __le32 *)
  5839. (rdev->pfp_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5840. table_offset = le32_to_cpu(hdr->jt_offset);
  5841. table_size = le32_to_cpu(hdr->jt_size);
  5842. } else if (me == 2) {
  5843. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  5844. fw_data = (const __le32 *)
  5845. (rdev->me_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5846. table_offset = le32_to_cpu(hdr->jt_offset);
  5847. table_size = le32_to_cpu(hdr->jt_size);
  5848. } else if (me == 3) {
  5849. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  5850. fw_data = (const __le32 *)
  5851. (rdev->mec_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5852. table_offset = le32_to_cpu(hdr->jt_offset);
  5853. table_size = le32_to_cpu(hdr->jt_size);
  5854. } else {
  5855. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  5856. fw_data = (const __le32 *)
  5857. (rdev->mec2_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5858. table_offset = le32_to_cpu(hdr->jt_offset);
  5859. table_size = le32_to_cpu(hdr->jt_size);
  5860. }
  5861. for (i = 0; i < table_size; i ++) {
  5862. dst_ptr[bo_offset + i] =
  5863. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  5864. }
  5865. bo_offset += table_size;
  5866. } else {
  5867. const __be32 *fw_data;
  5868. table_size = CP_ME_TABLE_SIZE;
  5869. if (me == 0) {
  5870. fw_data = (const __be32 *)rdev->ce_fw->data;
  5871. table_offset = CP_ME_TABLE_OFFSET;
  5872. } else if (me == 1) {
  5873. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5874. table_offset = CP_ME_TABLE_OFFSET;
  5875. } else if (me == 2) {
  5876. fw_data = (const __be32 *)rdev->me_fw->data;
  5877. table_offset = CP_ME_TABLE_OFFSET;
  5878. } else {
  5879. fw_data = (const __be32 *)rdev->mec_fw->data;
  5880. table_offset = CP_MEC_TABLE_OFFSET;
  5881. }
  5882. for (i = 0; i < table_size; i ++) {
  5883. dst_ptr[bo_offset + i] =
  5884. cpu_to_le32(be32_to_cpu(fw_data[table_offset + i]));
  5885. }
  5886. bo_offset += table_size;
  5887. }
  5888. }
  5889. }
  5890. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5891. bool enable)
  5892. {
  5893. u32 data, orig;
  5894. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  5895. orig = data = RREG32(RLC_PG_CNTL);
  5896. data |= GFX_PG_ENABLE;
  5897. if (orig != data)
  5898. WREG32(RLC_PG_CNTL, data);
  5899. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5900. data |= AUTO_PG_EN;
  5901. if (orig != data)
  5902. WREG32(RLC_AUTO_PG_CTRL, data);
  5903. } else {
  5904. orig = data = RREG32(RLC_PG_CNTL);
  5905. data &= ~GFX_PG_ENABLE;
  5906. if (orig != data)
  5907. WREG32(RLC_PG_CNTL, data);
  5908. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5909. data &= ~AUTO_PG_EN;
  5910. if (orig != data)
  5911. WREG32(RLC_AUTO_PG_CTRL, data);
  5912. data = RREG32(DB_RENDER_CONTROL);
  5913. }
  5914. }
  5915. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5916. {
  5917. u32 mask = 0, tmp, tmp1;
  5918. int i;
  5919. mutex_lock(&rdev->grbm_idx_mutex);
  5920. cik_select_se_sh(rdev, se, sh);
  5921. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5922. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5923. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5924. mutex_unlock(&rdev->grbm_idx_mutex);
  5925. tmp &= 0xffff0000;
  5926. tmp |= tmp1;
  5927. tmp >>= 16;
  5928. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5929. mask <<= 1;
  5930. mask |= 1;
  5931. }
  5932. return (~tmp) & mask;
  5933. }
  5934. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5935. {
  5936. u32 i, j, k, active_cu_number = 0;
  5937. u32 mask, counter, cu_bitmap;
  5938. u32 tmp = 0;
  5939. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5940. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5941. mask = 1;
  5942. cu_bitmap = 0;
  5943. counter = 0;
  5944. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5945. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5946. if (counter < 2)
  5947. cu_bitmap |= mask;
  5948. counter ++;
  5949. }
  5950. mask <<= 1;
  5951. }
  5952. active_cu_number += counter;
  5953. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5954. }
  5955. }
  5956. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5957. tmp = RREG32(RLC_MAX_PG_CU);
  5958. tmp &= ~MAX_PU_CU_MASK;
  5959. tmp |= MAX_PU_CU(active_cu_number);
  5960. WREG32(RLC_MAX_PG_CU, tmp);
  5961. }
  5962. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5963. bool enable)
  5964. {
  5965. u32 data, orig;
  5966. orig = data = RREG32(RLC_PG_CNTL);
  5967. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5968. data |= STATIC_PER_CU_PG_ENABLE;
  5969. else
  5970. data &= ~STATIC_PER_CU_PG_ENABLE;
  5971. if (orig != data)
  5972. WREG32(RLC_PG_CNTL, data);
  5973. }
  5974. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5975. bool enable)
  5976. {
  5977. u32 data, orig;
  5978. orig = data = RREG32(RLC_PG_CNTL);
  5979. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5980. data |= DYN_PER_CU_PG_ENABLE;
  5981. else
  5982. data &= ~DYN_PER_CU_PG_ENABLE;
  5983. if (orig != data)
  5984. WREG32(RLC_PG_CNTL, data);
  5985. }
  5986. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5987. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5988. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5989. {
  5990. u32 data, orig;
  5991. u32 i;
  5992. if (rdev->rlc.cs_data) {
  5993. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5994. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5995. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  5996. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5997. } else {
  5998. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5999. for (i = 0; i < 3; i++)
  6000. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  6001. }
  6002. if (rdev->rlc.reg_list) {
  6003. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  6004. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  6005. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  6006. }
  6007. orig = data = RREG32(RLC_PG_CNTL);
  6008. data |= GFX_PG_SRC;
  6009. if (orig != data)
  6010. WREG32(RLC_PG_CNTL, data);
  6011. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  6012. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  6013. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  6014. data &= ~IDLE_POLL_COUNT_MASK;
  6015. data |= IDLE_POLL_COUNT(0x60);
  6016. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  6017. data = 0x10101010;
  6018. WREG32(RLC_PG_DELAY, data);
  6019. data = RREG32(RLC_PG_DELAY_2);
  6020. data &= ~0xff;
  6021. data |= 0x3;
  6022. WREG32(RLC_PG_DELAY_2, data);
  6023. data = RREG32(RLC_AUTO_PG_CTRL);
  6024. data &= ~GRBM_REG_SGIT_MASK;
  6025. data |= GRBM_REG_SGIT(0x700);
  6026. WREG32(RLC_AUTO_PG_CTRL, data);
  6027. }
  6028. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  6029. {
  6030. cik_enable_gfx_cgpg(rdev, enable);
  6031. cik_enable_gfx_static_mgpg(rdev, enable);
  6032. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  6033. }
  6034. u32 cik_get_csb_size(struct radeon_device *rdev)
  6035. {
  6036. u32 count = 0;
  6037. const struct cs_section_def *sect = NULL;
  6038. const struct cs_extent_def *ext = NULL;
  6039. if (rdev->rlc.cs_data == NULL)
  6040. return 0;
  6041. /* begin clear state */
  6042. count += 2;
  6043. /* context control state */
  6044. count += 3;
  6045. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6046. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6047. if (sect->id == SECT_CONTEXT)
  6048. count += 2 + ext->reg_count;
  6049. else
  6050. return 0;
  6051. }
  6052. }
  6053. /* pa_sc_raster_config/pa_sc_raster_config1 */
  6054. count += 4;
  6055. /* end clear state */
  6056. count += 2;
  6057. /* clear state */
  6058. count += 2;
  6059. return count;
  6060. }
  6061. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  6062. {
  6063. u32 count = 0, i;
  6064. const struct cs_section_def *sect = NULL;
  6065. const struct cs_extent_def *ext = NULL;
  6066. if (rdev->rlc.cs_data == NULL)
  6067. return;
  6068. if (buffer == NULL)
  6069. return;
  6070. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6071. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  6072. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  6073. buffer[count++] = cpu_to_le32(0x80000000);
  6074. buffer[count++] = cpu_to_le32(0x80000000);
  6075. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6076. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6077. if (sect->id == SECT_CONTEXT) {
  6078. buffer[count++] =
  6079. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  6080. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  6081. for (i = 0; i < ext->reg_count; i++)
  6082. buffer[count++] = cpu_to_le32(ext->extent[i]);
  6083. } else {
  6084. return;
  6085. }
  6086. }
  6087. }
  6088. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  6089. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  6090. switch (rdev->family) {
  6091. case CHIP_BONAIRE:
  6092. buffer[count++] = cpu_to_le32(0x16000012);
  6093. buffer[count++] = cpu_to_le32(0x00000000);
  6094. break;
  6095. case CHIP_KAVERI:
  6096. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6097. buffer[count++] = cpu_to_le32(0x00000000);
  6098. break;
  6099. case CHIP_KABINI:
  6100. case CHIP_MULLINS:
  6101. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6102. buffer[count++] = cpu_to_le32(0x00000000);
  6103. break;
  6104. case CHIP_HAWAII:
  6105. buffer[count++] = cpu_to_le32(0x3a00161a);
  6106. buffer[count++] = cpu_to_le32(0x0000002e);
  6107. break;
  6108. default:
  6109. buffer[count++] = cpu_to_le32(0x00000000);
  6110. buffer[count++] = cpu_to_le32(0x00000000);
  6111. break;
  6112. }
  6113. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6114. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  6115. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  6116. buffer[count++] = cpu_to_le32(0);
  6117. }
  6118. static void cik_init_pg(struct radeon_device *rdev)
  6119. {
  6120. if (rdev->pg_flags) {
  6121. cik_enable_sck_slowdown_on_pu(rdev, true);
  6122. cik_enable_sck_slowdown_on_pd(rdev, true);
  6123. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6124. cik_init_gfx_cgpg(rdev);
  6125. cik_enable_cp_pg(rdev, true);
  6126. cik_enable_gds_pg(rdev, true);
  6127. }
  6128. cik_init_ao_cu_mask(rdev);
  6129. cik_update_gfx_pg(rdev, true);
  6130. }
  6131. }
  6132. static void cik_fini_pg(struct radeon_device *rdev)
  6133. {
  6134. if (rdev->pg_flags) {
  6135. cik_update_gfx_pg(rdev, false);
  6136. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6137. cik_enable_cp_pg(rdev, false);
  6138. cik_enable_gds_pg(rdev, false);
  6139. }
  6140. }
  6141. }
  6142. /*
  6143. * Interrupts
  6144. * Starting with r6xx, interrupts are handled via a ring buffer.
  6145. * Ring buffers are areas of GPU accessible memory that the GPU
  6146. * writes interrupt vectors into and the host reads vectors out of.
  6147. * There is a rptr (read pointer) that determines where the
  6148. * host is currently reading, and a wptr (write pointer)
  6149. * which determines where the GPU has written. When the
  6150. * pointers are equal, the ring is idle. When the GPU
  6151. * writes vectors to the ring buffer, it increments the
  6152. * wptr. When there is an interrupt, the host then starts
  6153. * fetching commands and processing them until the pointers are
  6154. * equal again at which point it updates the rptr.
  6155. */
  6156. /**
  6157. * cik_enable_interrupts - Enable the interrupt ring buffer
  6158. *
  6159. * @rdev: radeon_device pointer
  6160. *
  6161. * Enable the interrupt ring buffer (CIK).
  6162. */
  6163. static void cik_enable_interrupts(struct radeon_device *rdev)
  6164. {
  6165. u32 ih_cntl = RREG32(IH_CNTL);
  6166. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6167. ih_cntl |= ENABLE_INTR;
  6168. ih_rb_cntl |= IH_RB_ENABLE;
  6169. WREG32(IH_CNTL, ih_cntl);
  6170. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6171. rdev->ih.enabled = true;
  6172. }
  6173. /**
  6174. * cik_disable_interrupts - Disable the interrupt ring buffer
  6175. *
  6176. * @rdev: radeon_device pointer
  6177. *
  6178. * Disable the interrupt ring buffer (CIK).
  6179. */
  6180. static void cik_disable_interrupts(struct radeon_device *rdev)
  6181. {
  6182. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6183. u32 ih_cntl = RREG32(IH_CNTL);
  6184. ih_rb_cntl &= ~IH_RB_ENABLE;
  6185. ih_cntl &= ~ENABLE_INTR;
  6186. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6187. WREG32(IH_CNTL, ih_cntl);
  6188. /* set rptr, wptr to 0 */
  6189. WREG32(IH_RB_RPTR, 0);
  6190. WREG32(IH_RB_WPTR, 0);
  6191. rdev->ih.enabled = false;
  6192. rdev->ih.rptr = 0;
  6193. }
  6194. /**
  6195. * cik_disable_interrupt_state - Disable all interrupt sources
  6196. *
  6197. * @rdev: radeon_device pointer
  6198. *
  6199. * Clear all interrupt enable bits used by the driver (CIK).
  6200. */
  6201. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  6202. {
  6203. u32 tmp;
  6204. /* gfx ring */
  6205. tmp = RREG32(CP_INT_CNTL_RING0) &
  6206. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6207. WREG32(CP_INT_CNTL_RING0, tmp);
  6208. /* sdma */
  6209. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6210. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  6211. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6212. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  6213. /* compute queues */
  6214. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  6215. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  6216. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  6217. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  6218. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  6219. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  6220. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  6221. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  6222. /* grbm */
  6223. WREG32(GRBM_INT_CNTL, 0);
  6224. /* SRBM */
  6225. WREG32(SRBM_INT_CNTL, 0);
  6226. /* vline/vblank, etc. */
  6227. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6228. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6229. if (rdev->num_crtc >= 4) {
  6230. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6231. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6232. }
  6233. if (rdev->num_crtc >= 6) {
  6234. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6235. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6236. }
  6237. /* pflip */
  6238. if (rdev->num_crtc >= 2) {
  6239. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6240. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6241. }
  6242. if (rdev->num_crtc >= 4) {
  6243. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6244. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6245. }
  6246. if (rdev->num_crtc >= 6) {
  6247. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6248. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6249. }
  6250. /* dac hotplug */
  6251. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  6252. /* digital hotplug */
  6253. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6254. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6255. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6256. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6257. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6258. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6259. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6260. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6261. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6262. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6263. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6264. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6265. }
  6266. /**
  6267. * cik_irq_init - init and enable the interrupt ring
  6268. *
  6269. * @rdev: radeon_device pointer
  6270. *
  6271. * Allocate a ring buffer for the interrupt controller,
  6272. * enable the RLC, disable interrupts, enable the IH
  6273. * ring buffer and enable it (CIK).
  6274. * Called at device load and reume.
  6275. * Returns 0 for success, errors for failure.
  6276. */
  6277. static int cik_irq_init(struct radeon_device *rdev)
  6278. {
  6279. int ret = 0;
  6280. int rb_bufsz;
  6281. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  6282. /* allocate ring */
  6283. ret = r600_ih_ring_alloc(rdev);
  6284. if (ret)
  6285. return ret;
  6286. /* disable irqs */
  6287. cik_disable_interrupts(rdev);
  6288. /* init rlc */
  6289. ret = cik_rlc_resume(rdev);
  6290. if (ret) {
  6291. r600_ih_ring_fini(rdev);
  6292. return ret;
  6293. }
  6294. /* setup interrupt control */
  6295. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  6296. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  6297. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  6298. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  6299. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  6300. */
  6301. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  6302. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  6303. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  6304. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  6305. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  6306. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  6307. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  6308. IH_WPTR_OVERFLOW_CLEAR |
  6309. (rb_bufsz << 1));
  6310. if (rdev->wb.enabled)
  6311. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  6312. /* set the writeback address whether it's enabled or not */
  6313. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  6314. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  6315. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6316. /* set rptr, wptr to 0 */
  6317. WREG32(IH_RB_RPTR, 0);
  6318. WREG32(IH_RB_WPTR, 0);
  6319. /* Default settings for IH_CNTL (disabled at first) */
  6320. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  6321. /* RPTR_REARM only works if msi's are enabled */
  6322. if (rdev->msi_enabled)
  6323. ih_cntl |= RPTR_REARM;
  6324. WREG32(IH_CNTL, ih_cntl);
  6325. /* force the active interrupt state to all disabled */
  6326. cik_disable_interrupt_state(rdev);
  6327. pci_set_master(rdev->pdev);
  6328. /* enable irqs */
  6329. cik_enable_interrupts(rdev);
  6330. return ret;
  6331. }
  6332. /**
  6333. * cik_irq_set - enable/disable interrupt sources
  6334. *
  6335. * @rdev: radeon_device pointer
  6336. *
  6337. * Enable interrupt sources on the GPU (vblanks, hpd,
  6338. * etc.) (CIK).
  6339. * Returns 0 for success, errors for failure.
  6340. */
  6341. int cik_irq_set(struct radeon_device *rdev)
  6342. {
  6343. u32 cp_int_cntl;
  6344. u32 cp_m1p0;
  6345. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  6346. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  6347. u32 grbm_int_cntl = 0;
  6348. u32 dma_cntl, dma_cntl1;
  6349. if (!rdev->irq.installed) {
  6350. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  6351. return -EINVAL;
  6352. }
  6353. /* don't enable anything if the ih is disabled */
  6354. if (!rdev->ih.enabled) {
  6355. cik_disable_interrupts(rdev);
  6356. /* force the active interrupt state to all disabled */
  6357. cik_disable_interrupt_state(rdev);
  6358. return 0;
  6359. }
  6360. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  6361. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6362. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  6363. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6364. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6365. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6366. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6367. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6368. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6369. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6370. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6371. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6372. /* enable CP interrupts on all rings */
  6373. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  6374. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  6375. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  6376. }
  6377. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  6378. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6379. DRM_DEBUG("si_irq_set: sw int cp1\n");
  6380. if (ring->me == 1) {
  6381. switch (ring->pipe) {
  6382. case 0:
  6383. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6384. break;
  6385. default:
  6386. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6387. break;
  6388. }
  6389. } else {
  6390. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  6391. }
  6392. }
  6393. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  6394. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6395. DRM_DEBUG("si_irq_set: sw int cp2\n");
  6396. if (ring->me == 1) {
  6397. switch (ring->pipe) {
  6398. case 0:
  6399. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6400. break;
  6401. default:
  6402. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6403. break;
  6404. }
  6405. } else {
  6406. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  6407. }
  6408. }
  6409. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  6410. DRM_DEBUG("cik_irq_set: sw int dma\n");
  6411. dma_cntl |= TRAP_ENABLE;
  6412. }
  6413. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  6414. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  6415. dma_cntl1 |= TRAP_ENABLE;
  6416. }
  6417. if (rdev->irq.crtc_vblank_int[0] ||
  6418. atomic_read(&rdev->irq.pflip[0])) {
  6419. DRM_DEBUG("cik_irq_set: vblank 0\n");
  6420. crtc1 |= VBLANK_INTERRUPT_MASK;
  6421. }
  6422. if (rdev->irq.crtc_vblank_int[1] ||
  6423. atomic_read(&rdev->irq.pflip[1])) {
  6424. DRM_DEBUG("cik_irq_set: vblank 1\n");
  6425. crtc2 |= VBLANK_INTERRUPT_MASK;
  6426. }
  6427. if (rdev->irq.crtc_vblank_int[2] ||
  6428. atomic_read(&rdev->irq.pflip[2])) {
  6429. DRM_DEBUG("cik_irq_set: vblank 2\n");
  6430. crtc3 |= VBLANK_INTERRUPT_MASK;
  6431. }
  6432. if (rdev->irq.crtc_vblank_int[3] ||
  6433. atomic_read(&rdev->irq.pflip[3])) {
  6434. DRM_DEBUG("cik_irq_set: vblank 3\n");
  6435. crtc4 |= VBLANK_INTERRUPT_MASK;
  6436. }
  6437. if (rdev->irq.crtc_vblank_int[4] ||
  6438. atomic_read(&rdev->irq.pflip[4])) {
  6439. DRM_DEBUG("cik_irq_set: vblank 4\n");
  6440. crtc5 |= VBLANK_INTERRUPT_MASK;
  6441. }
  6442. if (rdev->irq.crtc_vblank_int[5] ||
  6443. atomic_read(&rdev->irq.pflip[5])) {
  6444. DRM_DEBUG("cik_irq_set: vblank 5\n");
  6445. crtc6 |= VBLANK_INTERRUPT_MASK;
  6446. }
  6447. if (rdev->irq.hpd[0]) {
  6448. DRM_DEBUG("cik_irq_set: hpd 1\n");
  6449. hpd1 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6450. }
  6451. if (rdev->irq.hpd[1]) {
  6452. DRM_DEBUG("cik_irq_set: hpd 2\n");
  6453. hpd2 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6454. }
  6455. if (rdev->irq.hpd[2]) {
  6456. DRM_DEBUG("cik_irq_set: hpd 3\n");
  6457. hpd3 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6458. }
  6459. if (rdev->irq.hpd[3]) {
  6460. DRM_DEBUG("cik_irq_set: hpd 4\n");
  6461. hpd4 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6462. }
  6463. if (rdev->irq.hpd[4]) {
  6464. DRM_DEBUG("cik_irq_set: hpd 5\n");
  6465. hpd5 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6466. }
  6467. if (rdev->irq.hpd[5]) {
  6468. DRM_DEBUG("cik_irq_set: hpd 6\n");
  6469. hpd6 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6470. }
  6471. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  6472. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  6473. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  6474. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  6475. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  6476. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  6477. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  6478. if (rdev->num_crtc >= 4) {
  6479. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  6480. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  6481. }
  6482. if (rdev->num_crtc >= 6) {
  6483. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  6484. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  6485. }
  6486. if (rdev->num_crtc >= 2) {
  6487. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6488. GRPH_PFLIP_INT_MASK);
  6489. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6490. GRPH_PFLIP_INT_MASK);
  6491. }
  6492. if (rdev->num_crtc >= 4) {
  6493. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6494. GRPH_PFLIP_INT_MASK);
  6495. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6496. GRPH_PFLIP_INT_MASK);
  6497. }
  6498. if (rdev->num_crtc >= 6) {
  6499. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6500. GRPH_PFLIP_INT_MASK);
  6501. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6502. GRPH_PFLIP_INT_MASK);
  6503. }
  6504. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  6505. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  6506. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  6507. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  6508. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  6509. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  6510. /* posting read */
  6511. RREG32(SRBM_STATUS);
  6512. return 0;
  6513. }
  6514. /**
  6515. * cik_irq_ack - ack interrupt sources
  6516. *
  6517. * @rdev: radeon_device pointer
  6518. *
  6519. * Ack interrupt sources on the GPU (vblanks, hpd,
  6520. * etc.) (CIK). Certain interrupts sources are sw
  6521. * generated and do not require an explicit ack.
  6522. */
  6523. static inline void cik_irq_ack(struct radeon_device *rdev)
  6524. {
  6525. u32 tmp;
  6526. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  6527. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  6528. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  6529. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  6530. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  6531. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  6532. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  6533. rdev->irq.stat_regs.cik.d1grph_int = RREG32(GRPH_INT_STATUS +
  6534. EVERGREEN_CRTC0_REGISTER_OFFSET);
  6535. rdev->irq.stat_regs.cik.d2grph_int = RREG32(GRPH_INT_STATUS +
  6536. EVERGREEN_CRTC1_REGISTER_OFFSET);
  6537. if (rdev->num_crtc >= 4) {
  6538. rdev->irq.stat_regs.cik.d3grph_int = RREG32(GRPH_INT_STATUS +
  6539. EVERGREEN_CRTC2_REGISTER_OFFSET);
  6540. rdev->irq.stat_regs.cik.d4grph_int = RREG32(GRPH_INT_STATUS +
  6541. EVERGREEN_CRTC3_REGISTER_OFFSET);
  6542. }
  6543. if (rdev->num_crtc >= 6) {
  6544. rdev->irq.stat_regs.cik.d5grph_int = RREG32(GRPH_INT_STATUS +
  6545. EVERGREEN_CRTC4_REGISTER_OFFSET);
  6546. rdev->irq.stat_regs.cik.d6grph_int = RREG32(GRPH_INT_STATUS +
  6547. EVERGREEN_CRTC5_REGISTER_OFFSET);
  6548. }
  6549. if (rdev->irq.stat_regs.cik.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  6550. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6551. GRPH_PFLIP_INT_CLEAR);
  6552. if (rdev->irq.stat_regs.cik.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  6553. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6554. GRPH_PFLIP_INT_CLEAR);
  6555. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  6556. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  6557. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  6558. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  6559. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  6560. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  6561. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  6562. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  6563. if (rdev->num_crtc >= 4) {
  6564. if (rdev->irq.stat_regs.cik.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  6565. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6566. GRPH_PFLIP_INT_CLEAR);
  6567. if (rdev->irq.stat_regs.cik.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  6568. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6569. GRPH_PFLIP_INT_CLEAR);
  6570. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  6571. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  6572. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  6573. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  6574. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  6575. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  6576. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  6577. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  6578. }
  6579. if (rdev->num_crtc >= 6) {
  6580. if (rdev->irq.stat_regs.cik.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  6581. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6582. GRPH_PFLIP_INT_CLEAR);
  6583. if (rdev->irq.stat_regs.cik.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  6584. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6585. GRPH_PFLIP_INT_CLEAR);
  6586. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  6587. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  6588. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  6589. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  6590. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  6591. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  6592. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  6593. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  6594. }
  6595. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6596. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6597. tmp |= DC_HPDx_INT_ACK;
  6598. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6599. }
  6600. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6601. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6602. tmp |= DC_HPDx_INT_ACK;
  6603. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6604. }
  6605. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6606. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6607. tmp |= DC_HPDx_INT_ACK;
  6608. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6609. }
  6610. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6611. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6612. tmp |= DC_HPDx_INT_ACK;
  6613. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6614. }
  6615. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6616. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6617. tmp |= DC_HPDx_INT_ACK;
  6618. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6619. }
  6620. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6621. tmp = RREG32(DC_HPD6_INT_CONTROL);
  6622. tmp |= DC_HPDx_INT_ACK;
  6623. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6624. }
  6625. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_RX_INTERRUPT) {
  6626. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6627. tmp |= DC_HPDx_RX_INT_ACK;
  6628. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6629. }
  6630. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_RX_INTERRUPT) {
  6631. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6632. tmp |= DC_HPDx_RX_INT_ACK;
  6633. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6634. }
  6635. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_RX_INTERRUPT) {
  6636. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6637. tmp |= DC_HPDx_RX_INT_ACK;
  6638. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6639. }
  6640. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_RX_INTERRUPT) {
  6641. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6642. tmp |= DC_HPDx_RX_INT_ACK;
  6643. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6644. }
  6645. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_RX_INTERRUPT) {
  6646. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6647. tmp |= DC_HPDx_RX_INT_ACK;
  6648. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6649. }
  6650. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_RX_INTERRUPT) {
  6651. tmp = RREG32(DC_HPD6_INT_CONTROL);
  6652. tmp |= DC_HPDx_RX_INT_ACK;
  6653. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6654. }
  6655. }
  6656. /**
  6657. * cik_irq_disable - disable interrupts
  6658. *
  6659. * @rdev: radeon_device pointer
  6660. *
  6661. * Disable interrupts on the hw (CIK).
  6662. */
  6663. static void cik_irq_disable(struct radeon_device *rdev)
  6664. {
  6665. cik_disable_interrupts(rdev);
  6666. /* Wait and acknowledge irq */
  6667. mdelay(1);
  6668. cik_irq_ack(rdev);
  6669. cik_disable_interrupt_state(rdev);
  6670. }
  6671. /**
  6672. * cik_irq_disable - disable interrupts for suspend
  6673. *
  6674. * @rdev: radeon_device pointer
  6675. *
  6676. * Disable interrupts and stop the RLC (CIK).
  6677. * Used for suspend.
  6678. */
  6679. static void cik_irq_suspend(struct radeon_device *rdev)
  6680. {
  6681. cik_irq_disable(rdev);
  6682. cik_rlc_stop(rdev);
  6683. }
  6684. /**
  6685. * cik_irq_fini - tear down interrupt support
  6686. *
  6687. * @rdev: radeon_device pointer
  6688. *
  6689. * Disable interrupts on the hw and free the IH ring
  6690. * buffer (CIK).
  6691. * Used for driver unload.
  6692. */
  6693. static void cik_irq_fini(struct radeon_device *rdev)
  6694. {
  6695. cik_irq_suspend(rdev);
  6696. r600_ih_ring_fini(rdev);
  6697. }
  6698. /**
  6699. * cik_get_ih_wptr - get the IH ring buffer wptr
  6700. *
  6701. * @rdev: radeon_device pointer
  6702. *
  6703. * Get the IH ring buffer wptr from either the register
  6704. * or the writeback memory buffer (CIK). Also check for
  6705. * ring buffer overflow and deal with it.
  6706. * Used by cik_irq_process().
  6707. * Returns the value of the wptr.
  6708. */
  6709. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  6710. {
  6711. u32 wptr, tmp;
  6712. if (rdev->wb.enabled)
  6713. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  6714. else
  6715. wptr = RREG32(IH_RB_WPTR);
  6716. if (wptr & RB_OVERFLOW) {
  6717. wptr &= ~RB_OVERFLOW;
  6718. /* When a ring buffer overflow happen start parsing interrupt
  6719. * from the last not overwritten vector (wptr + 16). Hopefully
  6720. * this should allow us to catchup.
  6721. */
  6722. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  6723. wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
  6724. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  6725. tmp = RREG32(IH_RB_CNTL);
  6726. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  6727. WREG32(IH_RB_CNTL, tmp);
  6728. }
  6729. return (wptr & rdev->ih.ptr_mask);
  6730. }
  6731. /* CIK IV Ring
  6732. * Each IV ring entry is 128 bits:
  6733. * [7:0] - interrupt source id
  6734. * [31:8] - reserved
  6735. * [59:32] - interrupt source data
  6736. * [63:60] - reserved
  6737. * [71:64] - RINGID
  6738. * CP:
  6739. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  6740. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  6741. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  6742. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  6743. * PIPE_ID - ME0 0=3D
  6744. * - ME1&2 compute dispatcher (4 pipes each)
  6745. * SDMA:
  6746. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  6747. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  6748. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  6749. * [79:72] - VMID
  6750. * [95:80] - PASID
  6751. * [127:96] - reserved
  6752. */
  6753. /**
  6754. * cik_irq_process - interrupt handler
  6755. *
  6756. * @rdev: radeon_device pointer
  6757. *
  6758. * Interrupt hander (CIK). Walk the IH ring,
  6759. * ack interrupts and schedule work to handle
  6760. * interrupt events.
  6761. * Returns irq process return code.
  6762. */
  6763. int cik_irq_process(struct radeon_device *rdev)
  6764. {
  6765. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6766. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6767. u32 wptr;
  6768. u32 rptr;
  6769. u32 src_id, src_data, ring_id;
  6770. u8 me_id, pipe_id, queue_id;
  6771. u32 ring_index;
  6772. bool queue_hotplug = false;
  6773. bool queue_dp = false;
  6774. bool queue_reset = false;
  6775. u32 addr, status, mc_client;
  6776. bool queue_thermal = false;
  6777. if (!rdev->ih.enabled || rdev->shutdown)
  6778. return IRQ_NONE;
  6779. wptr = cik_get_ih_wptr(rdev);
  6780. restart_ih:
  6781. /* is somebody else already processing irqs? */
  6782. if (atomic_xchg(&rdev->ih.lock, 1))
  6783. return IRQ_NONE;
  6784. rptr = rdev->ih.rptr;
  6785. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  6786. /* Order reading of wptr vs. reading of IH ring data */
  6787. rmb();
  6788. /* display interrupts */
  6789. cik_irq_ack(rdev);
  6790. while (rptr != wptr) {
  6791. /* wptr/rptr are in bytes! */
  6792. ring_index = rptr / 4;
  6793. radeon_kfd_interrupt(rdev,
  6794. (const void *) &rdev->ih.ring[ring_index]);
  6795. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  6796. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  6797. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  6798. switch (src_id) {
  6799. case 1: /* D1 vblank/vline */
  6800. switch (src_data) {
  6801. case 0: /* D1 vblank */
  6802. if (!(rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT))
  6803. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6804. if (rdev->irq.crtc_vblank_int[0]) {
  6805. drm_handle_vblank(rdev->ddev, 0);
  6806. rdev->pm.vblank_sync = true;
  6807. wake_up(&rdev->irq.vblank_queue);
  6808. }
  6809. if (atomic_read(&rdev->irq.pflip[0]))
  6810. radeon_crtc_handle_vblank(rdev, 0);
  6811. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  6812. DRM_DEBUG("IH: D1 vblank\n");
  6813. break;
  6814. case 1: /* D1 vline */
  6815. if (!(rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT))
  6816. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6817. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  6818. DRM_DEBUG("IH: D1 vline\n");
  6819. break;
  6820. default:
  6821. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6822. break;
  6823. }
  6824. break;
  6825. case 2: /* D2 vblank/vline */
  6826. switch (src_data) {
  6827. case 0: /* D2 vblank */
  6828. if (!(rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT))
  6829. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6830. if (rdev->irq.crtc_vblank_int[1]) {
  6831. drm_handle_vblank(rdev->ddev, 1);
  6832. rdev->pm.vblank_sync = true;
  6833. wake_up(&rdev->irq.vblank_queue);
  6834. }
  6835. if (atomic_read(&rdev->irq.pflip[1]))
  6836. radeon_crtc_handle_vblank(rdev, 1);
  6837. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  6838. DRM_DEBUG("IH: D2 vblank\n");
  6839. break;
  6840. case 1: /* D2 vline */
  6841. if (!(rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT))
  6842. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6843. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  6844. DRM_DEBUG("IH: D2 vline\n");
  6845. break;
  6846. default:
  6847. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6848. break;
  6849. }
  6850. break;
  6851. case 3: /* D3 vblank/vline */
  6852. switch (src_data) {
  6853. case 0: /* D3 vblank */
  6854. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT))
  6855. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6856. if (rdev->irq.crtc_vblank_int[2]) {
  6857. drm_handle_vblank(rdev->ddev, 2);
  6858. rdev->pm.vblank_sync = true;
  6859. wake_up(&rdev->irq.vblank_queue);
  6860. }
  6861. if (atomic_read(&rdev->irq.pflip[2]))
  6862. radeon_crtc_handle_vblank(rdev, 2);
  6863. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6864. DRM_DEBUG("IH: D3 vblank\n");
  6865. break;
  6866. case 1: /* D3 vline */
  6867. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT))
  6868. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6869. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6870. DRM_DEBUG("IH: D3 vline\n");
  6871. break;
  6872. default:
  6873. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6874. break;
  6875. }
  6876. break;
  6877. case 4: /* D4 vblank/vline */
  6878. switch (src_data) {
  6879. case 0: /* D4 vblank */
  6880. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT))
  6881. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6882. if (rdev->irq.crtc_vblank_int[3]) {
  6883. drm_handle_vblank(rdev->ddev, 3);
  6884. rdev->pm.vblank_sync = true;
  6885. wake_up(&rdev->irq.vblank_queue);
  6886. }
  6887. if (atomic_read(&rdev->irq.pflip[3]))
  6888. radeon_crtc_handle_vblank(rdev, 3);
  6889. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6890. DRM_DEBUG("IH: D4 vblank\n");
  6891. break;
  6892. case 1: /* D4 vline */
  6893. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT))
  6894. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6895. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6896. DRM_DEBUG("IH: D4 vline\n");
  6897. break;
  6898. default:
  6899. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6900. break;
  6901. }
  6902. break;
  6903. case 5: /* D5 vblank/vline */
  6904. switch (src_data) {
  6905. case 0: /* D5 vblank */
  6906. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT))
  6907. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6908. if (rdev->irq.crtc_vblank_int[4]) {
  6909. drm_handle_vblank(rdev->ddev, 4);
  6910. rdev->pm.vblank_sync = true;
  6911. wake_up(&rdev->irq.vblank_queue);
  6912. }
  6913. if (atomic_read(&rdev->irq.pflip[4]))
  6914. radeon_crtc_handle_vblank(rdev, 4);
  6915. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  6916. DRM_DEBUG("IH: D5 vblank\n");
  6917. break;
  6918. case 1: /* D5 vline */
  6919. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT))
  6920. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6921. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  6922. DRM_DEBUG("IH: D5 vline\n");
  6923. break;
  6924. default:
  6925. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6926. break;
  6927. }
  6928. break;
  6929. case 6: /* D6 vblank/vline */
  6930. switch (src_data) {
  6931. case 0: /* D6 vblank */
  6932. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT))
  6933. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6934. if (rdev->irq.crtc_vblank_int[5]) {
  6935. drm_handle_vblank(rdev->ddev, 5);
  6936. rdev->pm.vblank_sync = true;
  6937. wake_up(&rdev->irq.vblank_queue);
  6938. }
  6939. if (atomic_read(&rdev->irq.pflip[5]))
  6940. radeon_crtc_handle_vblank(rdev, 5);
  6941. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  6942. DRM_DEBUG("IH: D6 vblank\n");
  6943. break;
  6944. case 1: /* D6 vline */
  6945. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT))
  6946. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6947. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  6948. DRM_DEBUG("IH: D6 vline\n");
  6949. break;
  6950. default:
  6951. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6952. break;
  6953. }
  6954. break;
  6955. case 8: /* D1 page flip */
  6956. case 10: /* D2 page flip */
  6957. case 12: /* D3 page flip */
  6958. case 14: /* D4 page flip */
  6959. case 16: /* D5 page flip */
  6960. case 18: /* D6 page flip */
  6961. DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
  6962. if (radeon_use_pflipirq > 0)
  6963. radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
  6964. break;
  6965. case 42: /* HPD hotplug */
  6966. switch (src_data) {
  6967. case 0:
  6968. if (!(rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT))
  6969. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6970. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  6971. queue_hotplug = true;
  6972. DRM_DEBUG("IH: HPD1\n");
  6973. break;
  6974. case 1:
  6975. if (!(rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT))
  6976. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6977. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6978. queue_hotplug = true;
  6979. DRM_DEBUG("IH: HPD2\n");
  6980. break;
  6981. case 2:
  6982. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT))
  6983. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6984. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6985. queue_hotplug = true;
  6986. DRM_DEBUG("IH: HPD3\n");
  6987. break;
  6988. case 3:
  6989. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT))
  6990. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6991. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6992. queue_hotplug = true;
  6993. DRM_DEBUG("IH: HPD4\n");
  6994. break;
  6995. case 4:
  6996. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT))
  6997. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6998. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6999. queue_hotplug = true;
  7000. DRM_DEBUG("IH: HPD5\n");
  7001. break;
  7002. case 5:
  7003. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT))
  7004. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7005. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  7006. queue_hotplug = true;
  7007. DRM_DEBUG("IH: HPD6\n");
  7008. break;
  7009. case 6:
  7010. if (!(rdev->irq.stat_regs.cik.disp_int & DC_HPD1_RX_INTERRUPT))
  7011. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7012. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_RX_INTERRUPT;
  7013. queue_dp = true;
  7014. DRM_DEBUG("IH: HPD_RX 1\n");
  7015. break;
  7016. case 7:
  7017. if (!(rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_RX_INTERRUPT))
  7018. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7019. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_RX_INTERRUPT;
  7020. queue_dp = true;
  7021. DRM_DEBUG("IH: HPD_RX 2\n");
  7022. break;
  7023. case 8:
  7024. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_RX_INTERRUPT))
  7025. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7026. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_RX_INTERRUPT;
  7027. queue_dp = true;
  7028. DRM_DEBUG("IH: HPD_RX 3\n");
  7029. break;
  7030. case 9:
  7031. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_RX_INTERRUPT))
  7032. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7033. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_RX_INTERRUPT;
  7034. queue_dp = true;
  7035. DRM_DEBUG("IH: HPD_RX 4\n");
  7036. break;
  7037. case 10:
  7038. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_RX_INTERRUPT))
  7039. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7040. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_RX_INTERRUPT;
  7041. queue_dp = true;
  7042. DRM_DEBUG("IH: HPD_RX 5\n");
  7043. break;
  7044. case 11:
  7045. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_RX_INTERRUPT))
  7046. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7047. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_RX_INTERRUPT;
  7048. queue_dp = true;
  7049. DRM_DEBUG("IH: HPD_RX 6\n");
  7050. break;
  7051. default:
  7052. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7053. break;
  7054. }
  7055. break;
  7056. case 96:
  7057. DRM_ERROR("SRBM_READ_ERROR: 0x%x\n", RREG32(SRBM_READ_ERROR));
  7058. WREG32(SRBM_INT_ACK, 0x1);
  7059. break;
  7060. case 124: /* UVD */
  7061. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  7062. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  7063. break;
  7064. case 146:
  7065. case 147:
  7066. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  7067. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  7068. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  7069. /* reset addr and status */
  7070. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  7071. if (addr == 0x0 && status == 0x0)
  7072. break;
  7073. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  7074. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  7075. addr);
  7076. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  7077. status);
  7078. cik_vm_decode_fault(rdev, status, addr, mc_client);
  7079. break;
  7080. case 167: /* VCE */
  7081. DRM_DEBUG("IH: VCE int: 0x%08x\n", src_data);
  7082. switch (src_data) {
  7083. case 0:
  7084. radeon_fence_process(rdev, TN_RING_TYPE_VCE1_INDEX);
  7085. break;
  7086. case 1:
  7087. radeon_fence_process(rdev, TN_RING_TYPE_VCE2_INDEX);
  7088. break;
  7089. default:
  7090. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  7091. break;
  7092. }
  7093. break;
  7094. case 176: /* GFX RB CP_INT */
  7095. case 177: /* GFX IB CP_INT */
  7096. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7097. break;
  7098. case 181: /* CP EOP event */
  7099. DRM_DEBUG("IH: CP EOP\n");
  7100. /* XXX check the bitfield order! */
  7101. me_id = (ring_id & 0x60) >> 5;
  7102. pipe_id = (ring_id & 0x18) >> 3;
  7103. queue_id = (ring_id & 0x7) >> 0;
  7104. switch (me_id) {
  7105. case 0:
  7106. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7107. break;
  7108. case 1:
  7109. case 2:
  7110. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  7111. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7112. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  7113. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7114. break;
  7115. }
  7116. break;
  7117. case 184: /* CP Privileged reg access */
  7118. DRM_ERROR("Illegal register access in command stream\n");
  7119. /* XXX check the bitfield order! */
  7120. me_id = (ring_id & 0x60) >> 5;
  7121. pipe_id = (ring_id & 0x18) >> 3;
  7122. queue_id = (ring_id & 0x7) >> 0;
  7123. switch (me_id) {
  7124. case 0:
  7125. /* This results in a full GPU reset, but all we need to do is soft
  7126. * reset the CP for gfx
  7127. */
  7128. queue_reset = true;
  7129. break;
  7130. case 1:
  7131. /* XXX compute */
  7132. queue_reset = true;
  7133. break;
  7134. case 2:
  7135. /* XXX compute */
  7136. queue_reset = true;
  7137. break;
  7138. }
  7139. break;
  7140. case 185: /* CP Privileged inst */
  7141. DRM_ERROR("Illegal instruction in command stream\n");
  7142. /* XXX check the bitfield order! */
  7143. me_id = (ring_id & 0x60) >> 5;
  7144. pipe_id = (ring_id & 0x18) >> 3;
  7145. queue_id = (ring_id & 0x7) >> 0;
  7146. switch (me_id) {
  7147. case 0:
  7148. /* This results in a full GPU reset, but all we need to do is soft
  7149. * reset the CP for gfx
  7150. */
  7151. queue_reset = true;
  7152. break;
  7153. case 1:
  7154. /* XXX compute */
  7155. queue_reset = true;
  7156. break;
  7157. case 2:
  7158. /* XXX compute */
  7159. queue_reset = true;
  7160. break;
  7161. }
  7162. break;
  7163. case 224: /* SDMA trap event */
  7164. /* XXX check the bitfield order! */
  7165. me_id = (ring_id & 0x3) >> 0;
  7166. queue_id = (ring_id & 0xc) >> 2;
  7167. DRM_DEBUG("IH: SDMA trap\n");
  7168. switch (me_id) {
  7169. case 0:
  7170. switch (queue_id) {
  7171. case 0:
  7172. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  7173. break;
  7174. case 1:
  7175. /* XXX compute */
  7176. break;
  7177. case 2:
  7178. /* XXX compute */
  7179. break;
  7180. }
  7181. break;
  7182. case 1:
  7183. switch (queue_id) {
  7184. case 0:
  7185. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7186. break;
  7187. case 1:
  7188. /* XXX compute */
  7189. break;
  7190. case 2:
  7191. /* XXX compute */
  7192. break;
  7193. }
  7194. break;
  7195. }
  7196. break;
  7197. case 230: /* thermal low to high */
  7198. DRM_DEBUG("IH: thermal low to high\n");
  7199. rdev->pm.dpm.thermal.high_to_low = false;
  7200. queue_thermal = true;
  7201. break;
  7202. case 231: /* thermal high to low */
  7203. DRM_DEBUG("IH: thermal high to low\n");
  7204. rdev->pm.dpm.thermal.high_to_low = true;
  7205. queue_thermal = true;
  7206. break;
  7207. case 233: /* GUI IDLE */
  7208. DRM_DEBUG("IH: GUI idle\n");
  7209. break;
  7210. case 241: /* SDMA Privileged inst */
  7211. case 247: /* SDMA Privileged inst */
  7212. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  7213. /* XXX check the bitfield order! */
  7214. me_id = (ring_id & 0x3) >> 0;
  7215. queue_id = (ring_id & 0xc) >> 2;
  7216. switch (me_id) {
  7217. case 0:
  7218. switch (queue_id) {
  7219. case 0:
  7220. queue_reset = true;
  7221. break;
  7222. case 1:
  7223. /* XXX compute */
  7224. queue_reset = true;
  7225. break;
  7226. case 2:
  7227. /* XXX compute */
  7228. queue_reset = true;
  7229. break;
  7230. }
  7231. break;
  7232. case 1:
  7233. switch (queue_id) {
  7234. case 0:
  7235. queue_reset = true;
  7236. break;
  7237. case 1:
  7238. /* XXX compute */
  7239. queue_reset = true;
  7240. break;
  7241. case 2:
  7242. /* XXX compute */
  7243. queue_reset = true;
  7244. break;
  7245. }
  7246. break;
  7247. }
  7248. break;
  7249. default:
  7250. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7251. break;
  7252. }
  7253. /* wptr/rptr are in bytes! */
  7254. rptr += 16;
  7255. rptr &= rdev->ih.ptr_mask;
  7256. WREG32(IH_RB_RPTR, rptr);
  7257. }
  7258. if (queue_dp)
  7259. schedule_work(&rdev->dp_work);
  7260. if (queue_hotplug)
  7261. schedule_delayed_work(&rdev->hotplug_work, 0);
  7262. if (queue_reset) {
  7263. rdev->needs_reset = true;
  7264. wake_up_all(&rdev->fence_queue);
  7265. }
  7266. if (queue_thermal)
  7267. schedule_work(&rdev->pm.dpm.thermal.work);
  7268. rdev->ih.rptr = rptr;
  7269. atomic_set(&rdev->ih.lock, 0);
  7270. /* make sure wptr hasn't changed while processing */
  7271. wptr = cik_get_ih_wptr(rdev);
  7272. if (wptr != rptr)
  7273. goto restart_ih;
  7274. return IRQ_HANDLED;
  7275. }
  7276. /*
  7277. * startup/shutdown callbacks
  7278. */
  7279. static void cik_uvd_init(struct radeon_device *rdev)
  7280. {
  7281. int r;
  7282. if (!rdev->has_uvd)
  7283. return;
  7284. r = radeon_uvd_init(rdev);
  7285. if (r) {
  7286. dev_err(rdev->dev, "failed UVD (%d) init.\n", r);
  7287. /*
  7288. * At this point rdev->uvd.vcpu_bo is NULL which trickles down
  7289. * to early fails cik_uvd_start() and thus nothing happens
  7290. * there. So it is pointless to try to go through that code
  7291. * hence why we disable uvd here.
  7292. */
  7293. rdev->has_uvd = 0;
  7294. return;
  7295. }
  7296. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  7297. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
  7298. }
  7299. static void cik_uvd_start(struct radeon_device *rdev)
  7300. {
  7301. int r;
  7302. if (!rdev->has_uvd)
  7303. return;
  7304. r = radeon_uvd_resume(rdev);
  7305. if (r) {
  7306. dev_err(rdev->dev, "failed UVD resume (%d).\n", r);
  7307. goto error;
  7308. }
  7309. r = uvd_v4_2_resume(rdev);
  7310. if (r) {
  7311. dev_err(rdev->dev, "failed UVD 4.2 resume (%d).\n", r);
  7312. goto error;
  7313. }
  7314. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
  7315. if (r) {
  7316. dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
  7317. goto error;
  7318. }
  7319. return;
  7320. error:
  7321. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  7322. }
  7323. static void cik_uvd_resume(struct radeon_device *rdev)
  7324. {
  7325. struct radeon_ring *ring;
  7326. int r;
  7327. if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size)
  7328. return;
  7329. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7330. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, PACKET0(UVD_NO_OP, 0));
  7331. if (r) {
  7332. dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r);
  7333. return;
  7334. }
  7335. r = uvd_v1_0_init(rdev);
  7336. if (r) {
  7337. dev_err(rdev->dev, "failed initializing UVD (%d).\n", r);
  7338. return;
  7339. }
  7340. }
  7341. static void cik_vce_init(struct radeon_device *rdev)
  7342. {
  7343. int r;
  7344. if (!rdev->has_vce)
  7345. return;
  7346. r = radeon_vce_init(rdev);
  7347. if (r) {
  7348. dev_err(rdev->dev, "failed VCE (%d) init.\n", r);
  7349. /*
  7350. * At this point rdev->vce.vcpu_bo is NULL which trickles down
  7351. * to early fails cik_vce_start() and thus nothing happens
  7352. * there. So it is pointless to try to go through that code
  7353. * hence why we disable vce here.
  7354. */
  7355. rdev->has_vce = 0;
  7356. return;
  7357. }
  7358. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_obj = NULL;
  7359. r600_ring_init(rdev, &rdev->ring[TN_RING_TYPE_VCE1_INDEX], 4096);
  7360. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_obj = NULL;
  7361. r600_ring_init(rdev, &rdev->ring[TN_RING_TYPE_VCE2_INDEX], 4096);
  7362. }
  7363. static void cik_vce_start(struct radeon_device *rdev)
  7364. {
  7365. int r;
  7366. if (!rdev->has_vce)
  7367. return;
  7368. r = radeon_vce_resume(rdev);
  7369. if (r) {
  7370. dev_err(rdev->dev, "failed VCE resume (%d).\n", r);
  7371. goto error;
  7372. }
  7373. r = vce_v2_0_resume(rdev);
  7374. if (r) {
  7375. dev_err(rdev->dev, "failed VCE resume (%d).\n", r);
  7376. goto error;
  7377. }
  7378. r = radeon_fence_driver_start_ring(rdev, TN_RING_TYPE_VCE1_INDEX);
  7379. if (r) {
  7380. dev_err(rdev->dev, "failed initializing VCE1 fences (%d).\n", r);
  7381. goto error;
  7382. }
  7383. r = radeon_fence_driver_start_ring(rdev, TN_RING_TYPE_VCE2_INDEX);
  7384. if (r) {
  7385. dev_err(rdev->dev, "failed initializing VCE2 fences (%d).\n", r);
  7386. goto error;
  7387. }
  7388. return;
  7389. error:
  7390. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size = 0;
  7391. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_size = 0;
  7392. }
  7393. static void cik_vce_resume(struct radeon_device *rdev)
  7394. {
  7395. struct radeon_ring *ring;
  7396. int r;
  7397. if (!rdev->has_vce || !rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size)
  7398. return;
  7399. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7400. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, VCE_CMD_NO_OP);
  7401. if (r) {
  7402. dev_err(rdev->dev, "failed initializing VCE1 ring (%d).\n", r);
  7403. return;
  7404. }
  7405. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7406. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, VCE_CMD_NO_OP);
  7407. if (r) {
  7408. dev_err(rdev->dev, "failed initializing VCE1 ring (%d).\n", r);
  7409. return;
  7410. }
  7411. r = vce_v1_0_init(rdev);
  7412. if (r) {
  7413. dev_err(rdev->dev, "failed initializing VCE (%d).\n", r);
  7414. return;
  7415. }
  7416. }
  7417. /**
  7418. * cik_startup - program the asic to a functional state
  7419. *
  7420. * @rdev: radeon_device pointer
  7421. *
  7422. * Programs the asic to a functional state (CIK).
  7423. * Called by cik_init() and cik_resume().
  7424. * Returns 0 for success, error for failure.
  7425. */
  7426. static int cik_startup(struct radeon_device *rdev)
  7427. {
  7428. struct radeon_ring *ring;
  7429. u32 nop;
  7430. int r;
  7431. /* enable pcie gen2/3 link */
  7432. cik_pcie_gen3_enable(rdev);
  7433. /* enable aspm */
  7434. cik_program_aspm(rdev);
  7435. /* scratch needs to be initialized before MC */
  7436. r = r600_vram_scratch_init(rdev);
  7437. if (r)
  7438. return r;
  7439. cik_mc_program(rdev);
  7440. if (!(rdev->flags & RADEON_IS_IGP) && !rdev->pm.dpm_enabled) {
  7441. r = ci_mc_load_microcode(rdev);
  7442. if (r) {
  7443. DRM_ERROR("Failed to load MC firmware!\n");
  7444. return r;
  7445. }
  7446. }
  7447. r = cik_pcie_gart_enable(rdev);
  7448. if (r)
  7449. return r;
  7450. cik_gpu_init(rdev);
  7451. /* allocate rlc buffers */
  7452. if (rdev->flags & RADEON_IS_IGP) {
  7453. if (rdev->family == CHIP_KAVERI) {
  7454. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  7455. rdev->rlc.reg_list_size =
  7456. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  7457. } else {
  7458. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  7459. rdev->rlc.reg_list_size =
  7460. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  7461. }
  7462. }
  7463. rdev->rlc.cs_data = ci_cs_data;
  7464. rdev->rlc.cp_table_size = ALIGN(CP_ME_TABLE_SIZE * 5 * 4, 2048); /* CP JT */
  7465. rdev->rlc.cp_table_size += 64 * 1024; /* GDS */
  7466. r = sumo_rlc_init(rdev);
  7467. if (r) {
  7468. DRM_ERROR("Failed to init rlc BOs!\n");
  7469. return r;
  7470. }
  7471. /* allocate wb buffer */
  7472. r = radeon_wb_init(rdev);
  7473. if (r)
  7474. return r;
  7475. /* allocate mec buffers */
  7476. r = cik_mec_init(rdev);
  7477. if (r) {
  7478. DRM_ERROR("Failed to init MEC BOs!\n");
  7479. return r;
  7480. }
  7481. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7482. if (r) {
  7483. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7484. return r;
  7485. }
  7486. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7487. if (r) {
  7488. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7489. return r;
  7490. }
  7491. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7492. if (r) {
  7493. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7494. return r;
  7495. }
  7496. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  7497. if (r) {
  7498. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7499. return r;
  7500. }
  7501. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7502. if (r) {
  7503. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7504. return r;
  7505. }
  7506. cik_uvd_start(rdev);
  7507. cik_vce_start(rdev);
  7508. /* Enable IRQ */
  7509. if (!rdev->irq.installed) {
  7510. r = radeon_irq_kms_init(rdev);
  7511. if (r)
  7512. return r;
  7513. }
  7514. r = cik_irq_init(rdev);
  7515. if (r) {
  7516. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  7517. radeon_irq_kms_fini(rdev);
  7518. return r;
  7519. }
  7520. cik_irq_set(rdev);
  7521. if (rdev->family == CHIP_HAWAII) {
  7522. if (rdev->new_fw)
  7523. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7524. else
  7525. nop = RADEON_CP_PACKET2;
  7526. } else {
  7527. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7528. }
  7529. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7530. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  7531. nop);
  7532. if (r)
  7533. return r;
  7534. /* set up the compute queues */
  7535. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7536. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7537. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  7538. nop);
  7539. if (r)
  7540. return r;
  7541. ring->me = 1; /* first MEC */
  7542. ring->pipe = 0; /* first pipe */
  7543. ring->queue = 0; /* first queue */
  7544. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  7545. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7546. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7547. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  7548. nop);
  7549. if (r)
  7550. return r;
  7551. /* dGPU only have 1 MEC */
  7552. ring->me = 1; /* first MEC */
  7553. ring->pipe = 0; /* first pipe */
  7554. ring->queue = 1; /* second queue */
  7555. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  7556. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7557. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  7558. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7559. if (r)
  7560. return r;
  7561. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7562. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  7563. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7564. if (r)
  7565. return r;
  7566. r = cik_cp_resume(rdev);
  7567. if (r)
  7568. return r;
  7569. r = cik_sdma_resume(rdev);
  7570. if (r)
  7571. return r;
  7572. cik_uvd_resume(rdev);
  7573. cik_vce_resume(rdev);
  7574. r = radeon_ib_pool_init(rdev);
  7575. if (r) {
  7576. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  7577. return r;
  7578. }
  7579. r = radeon_vm_manager_init(rdev);
  7580. if (r) {
  7581. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  7582. return r;
  7583. }
  7584. r = radeon_audio_init(rdev);
  7585. if (r)
  7586. return r;
  7587. r = radeon_kfd_resume(rdev);
  7588. if (r)
  7589. return r;
  7590. return 0;
  7591. }
  7592. /**
  7593. * cik_resume - resume the asic to a functional state
  7594. *
  7595. * @rdev: radeon_device pointer
  7596. *
  7597. * Programs the asic to a functional state (CIK).
  7598. * Called at resume.
  7599. * Returns 0 for success, error for failure.
  7600. */
  7601. int cik_resume(struct radeon_device *rdev)
  7602. {
  7603. int r;
  7604. /* post card */
  7605. atom_asic_init(rdev->mode_info.atom_context);
  7606. /* init golden registers */
  7607. cik_init_golden_registers(rdev);
  7608. if (rdev->pm.pm_method == PM_METHOD_DPM)
  7609. radeon_pm_resume(rdev);
  7610. rdev->accel_working = true;
  7611. r = cik_startup(rdev);
  7612. if (r) {
  7613. DRM_ERROR("cik startup failed on resume\n");
  7614. rdev->accel_working = false;
  7615. return r;
  7616. }
  7617. return r;
  7618. }
  7619. /**
  7620. * cik_suspend - suspend the asic
  7621. *
  7622. * @rdev: radeon_device pointer
  7623. *
  7624. * Bring the chip into a state suitable for suspend (CIK).
  7625. * Called at suspend.
  7626. * Returns 0 for success.
  7627. */
  7628. int cik_suspend(struct radeon_device *rdev)
  7629. {
  7630. radeon_kfd_suspend(rdev);
  7631. radeon_pm_suspend(rdev);
  7632. radeon_audio_fini(rdev);
  7633. radeon_vm_manager_fini(rdev);
  7634. cik_cp_enable(rdev, false);
  7635. cik_sdma_enable(rdev, false);
  7636. if (rdev->has_uvd) {
  7637. uvd_v1_0_fini(rdev);
  7638. radeon_uvd_suspend(rdev);
  7639. }
  7640. if (rdev->has_vce)
  7641. radeon_vce_suspend(rdev);
  7642. cik_fini_pg(rdev);
  7643. cik_fini_cg(rdev);
  7644. cik_irq_suspend(rdev);
  7645. radeon_wb_disable(rdev);
  7646. cik_pcie_gart_disable(rdev);
  7647. return 0;
  7648. }
  7649. /* Plan is to move initialization in that function and use
  7650. * helper function so that radeon_device_init pretty much
  7651. * do nothing more than calling asic specific function. This
  7652. * should also allow to remove a bunch of callback function
  7653. * like vram_info.
  7654. */
  7655. /**
  7656. * cik_init - asic specific driver and hw init
  7657. *
  7658. * @rdev: radeon_device pointer
  7659. *
  7660. * Setup asic specific driver variables and program the hw
  7661. * to a functional state (CIK).
  7662. * Called at driver startup.
  7663. * Returns 0 for success, errors for failure.
  7664. */
  7665. int cik_init(struct radeon_device *rdev)
  7666. {
  7667. struct radeon_ring *ring;
  7668. int r;
  7669. /* Read BIOS */
  7670. if (!radeon_get_bios(rdev)) {
  7671. if (ASIC_IS_AVIVO(rdev))
  7672. return -EINVAL;
  7673. }
  7674. /* Must be an ATOMBIOS */
  7675. if (!rdev->is_atom_bios) {
  7676. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  7677. return -EINVAL;
  7678. }
  7679. r = radeon_atombios_init(rdev);
  7680. if (r)
  7681. return r;
  7682. /* Post card if necessary */
  7683. if (!radeon_card_posted(rdev)) {
  7684. if (!rdev->bios) {
  7685. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  7686. return -EINVAL;
  7687. }
  7688. DRM_INFO("GPU not posted. posting now...\n");
  7689. atom_asic_init(rdev->mode_info.atom_context);
  7690. }
  7691. /* init golden registers */
  7692. cik_init_golden_registers(rdev);
  7693. /* Initialize scratch registers */
  7694. cik_scratch_init(rdev);
  7695. /* Initialize surface registers */
  7696. radeon_surface_init(rdev);
  7697. /* Initialize clocks */
  7698. radeon_get_clock_info(rdev->ddev);
  7699. /* Fence driver */
  7700. r = radeon_fence_driver_init(rdev);
  7701. if (r)
  7702. return r;
  7703. /* initialize memory controller */
  7704. r = cik_mc_init(rdev);
  7705. if (r)
  7706. return r;
  7707. /* Memory manager */
  7708. r = radeon_bo_init(rdev);
  7709. if (r)
  7710. return r;
  7711. if (rdev->flags & RADEON_IS_IGP) {
  7712. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7713. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  7714. r = cik_init_microcode(rdev);
  7715. if (r) {
  7716. DRM_ERROR("Failed to load firmware!\n");
  7717. return r;
  7718. }
  7719. }
  7720. } else {
  7721. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7722. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  7723. !rdev->mc_fw) {
  7724. r = cik_init_microcode(rdev);
  7725. if (r) {
  7726. DRM_ERROR("Failed to load firmware!\n");
  7727. return r;
  7728. }
  7729. }
  7730. }
  7731. /* Initialize power management */
  7732. radeon_pm_init(rdev);
  7733. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7734. ring->ring_obj = NULL;
  7735. r600_ring_init(rdev, ring, 1024 * 1024);
  7736. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7737. ring->ring_obj = NULL;
  7738. r600_ring_init(rdev, ring, 1024 * 1024);
  7739. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7740. if (r)
  7741. return r;
  7742. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7743. ring->ring_obj = NULL;
  7744. r600_ring_init(rdev, ring, 1024 * 1024);
  7745. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7746. if (r)
  7747. return r;
  7748. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7749. ring->ring_obj = NULL;
  7750. r600_ring_init(rdev, ring, 256 * 1024);
  7751. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7752. ring->ring_obj = NULL;
  7753. r600_ring_init(rdev, ring, 256 * 1024);
  7754. cik_uvd_init(rdev);
  7755. cik_vce_init(rdev);
  7756. rdev->ih.ring_obj = NULL;
  7757. r600_ih_ring_init(rdev, 64 * 1024);
  7758. r = r600_pcie_gart_init(rdev);
  7759. if (r)
  7760. return r;
  7761. rdev->accel_working = true;
  7762. r = cik_startup(rdev);
  7763. if (r) {
  7764. dev_err(rdev->dev, "disabling GPU acceleration\n");
  7765. cik_cp_fini(rdev);
  7766. cik_sdma_fini(rdev);
  7767. cik_irq_fini(rdev);
  7768. sumo_rlc_fini(rdev);
  7769. cik_mec_fini(rdev);
  7770. radeon_wb_fini(rdev);
  7771. radeon_ib_pool_fini(rdev);
  7772. radeon_vm_manager_fini(rdev);
  7773. radeon_irq_kms_fini(rdev);
  7774. cik_pcie_gart_fini(rdev);
  7775. rdev->accel_working = false;
  7776. }
  7777. /* Don't start up if the MC ucode is missing.
  7778. * The default clocks and voltages before the MC ucode
  7779. * is loaded are not suffient for advanced operations.
  7780. */
  7781. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  7782. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  7783. return -EINVAL;
  7784. }
  7785. return 0;
  7786. }
  7787. /**
  7788. * cik_fini - asic specific driver and hw fini
  7789. *
  7790. * @rdev: radeon_device pointer
  7791. *
  7792. * Tear down the asic specific driver variables and program the hw
  7793. * to an idle state (CIK).
  7794. * Called at driver unload.
  7795. */
  7796. void cik_fini(struct radeon_device *rdev)
  7797. {
  7798. radeon_pm_fini(rdev);
  7799. cik_cp_fini(rdev);
  7800. cik_sdma_fini(rdev);
  7801. cik_fini_pg(rdev);
  7802. cik_fini_cg(rdev);
  7803. cik_irq_fini(rdev);
  7804. sumo_rlc_fini(rdev);
  7805. cik_mec_fini(rdev);
  7806. radeon_wb_fini(rdev);
  7807. radeon_vm_manager_fini(rdev);
  7808. radeon_ib_pool_fini(rdev);
  7809. radeon_irq_kms_fini(rdev);
  7810. uvd_v1_0_fini(rdev);
  7811. radeon_uvd_fini(rdev);
  7812. radeon_vce_fini(rdev);
  7813. cik_pcie_gart_fini(rdev);
  7814. r600_vram_scratch_fini(rdev);
  7815. radeon_gem_fini(rdev);
  7816. radeon_fence_driver_fini(rdev);
  7817. radeon_bo_fini(rdev);
  7818. radeon_atombios_fini(rdev);
  7819. kfree(rdev->bios);
  7820. rdev->bios = NULL;
  7821. }
  7822. void dce8_program_fmt(struct drm_encoder *encoder)
  7823. {
  7824. struct drm_device *dev = encoder->dev;
  7825. struct radeon_device *rdev = dev->dev_private;
  7826. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  7827. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  7828. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  7829. int bpc = 0;
  7830. u32 tmp = 0;
  7831. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  7832. if (connector) {
  7833. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  7834. bpc = radeon_get_monitor_bpc(connector);
  7835. dither = radeon_connector->dither;
  7836. }
  7837. /* LVDS/eDP FMT is set up by atom */
  7838. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  7839. return;
  7840. /* not needed for analog */
  7841. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  7842. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  7843. return;
  7844. if (bpc == 0)
  7845. return;
  7846. switch (bpc) {
  7847. case 6:
  7848. if (dither == RADEON_FMT_DITHER_ENABLE)
  7849. /* XXX sort out optimal dither settings */
  7850. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7851. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(0));
  7852. else
  7853. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(0));
  7854. break;
  7855. case 8:
  7856. if (dither == RADEON_FMT_DITHER_ENABLE)
  7857. /* XXX sort out optimal dither settings */
  7858. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7859. FMT_RGB_RANDOM_ENABLE |
  7860. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(1));
  7861. else
  7862. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(1));
  7863. break;
  7864. case 10:
  7865. if (dither == RADEON_FMT_DITHER_ENABLE)
  7866. /* XXX sort out optimal dither settings */
  7867. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7868. FMT_RGB_RANDOM_ENABLE |
  7869. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(2));
  7870. else
  7871. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(2));
  7872. break;
  7873. default:
  7874. /* not needed */
  7875. break;
  7876. }
  7877. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  7878. }
  7879. /* display watermark setup */
  7880. /**
  7881. * dce8_line_buffer_adjust - Set up the line buffer
  7882. *
  7883. * @rdev: radeon_device pointer
  7884. * @radeon_crtc: the selected display controller
  7885. * @mode: the current display mode on the selected display
  7886. * controller
  7887. *
  7888. * Setup up the line buffer allocation for
  7889. * the selected display controller (CIK).
  7890. * Returns the line buffer size in pixels.
  7891. */
  7892. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  7893. struct radeon_crtc *radeon_crtc,
  7894. struct drm_display_mode *mode)
  7895. {
  7896. u32 tmp, buffer_alloc, i;
  7897. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  7898. /*
  7899. * Line Buffer Setup
  7900. * There are 6 line buffers, one for each display controllers.
  7901. * There are 3 partitions per LB. Select the number of partitions
  7902. * to enable based on the display width. For display widths larger
  7903. * than 4096, you need use to use 2 display controllers and combine
  7904. * them using the stereo blender.
  7905. */
  7906. if (radeon_crtc->base.enabled && mode) {
  7907. if (mode->crtc_hdisplay < 1920) {
  7908. tmp = 1;
  7909. buffer_alloc = 2;
  7910. } else if (mode->crtc_hdisplay < 2560) {
  7911. tmp = 2;
  7912. buffer_alloc = 2;
  7913. } else if (mode->crtc_hdisplay < 4096) {
  7914. tmp = 0;
  7915. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7916. } else {
  7917. DRM_DEBUG_KMS("Mode too big for LB!\n");
  7918. tmp = 0;
  7919. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7920. }
  7921. } else {
  7922. tmp = 1;
  7923. buffer_alloc = 0;
  7924. }
  7925. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  7926. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  7927. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  7928. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  7929. for (i = 0; i < rdev->usec_timeout; i++) {
  7930. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  7931. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  7932. break;
  7933. udelay(1);
  7934. }
  7935. if (radeon_crtc->base.enabled && mode) {
  7936. switch (tmp) {
  7937. case 0:
  7938. default:
  7939. return 4096 * 2;
  7940. case 1:
  7941. return 1920 * 2;
  7942. case 2:
  7943. return 2560 * 2;
  7944. }
  7945. }
  7946. /* controller not enabled, so no lb used */
  7947. return 0;
  7948. }
  7949. /**
  7950. * cik_get_number_of_dram_channels - get the number of dram channels
  7951. *
  7952. * @rdev: radeon_device pointer
  7953. *
  7954. * Look up the number of video ram channels (CIK).
  7955. * Used for display watermark bandwidth calculations
  7956. * Returns the number of dram channels
  7957. */
  7958. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  7959. {
  7960. u32 tmp = RREG32(MC_SHARED_CHMAP);
  7961. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  7962. case 0:
  7963. default:
  7964. return 1;
  7965. case 1:
  7966. return 2;
  7967. case 2:
  7968. return 4;
  7969. case 3:
  7970. return 8;
  7971. case 4:
  7972. return 3;
  7973. case 5:
  7974. return 6;
  7975. case 6:
  7976. return 10;
  7977. case 7:
  7978. return 12;
  7979. case 8:
  7980. return 16;
  7981. }
  7982. }
  7983. struct dce8_wm_params {
  7984. u32 dram_channels; /* number of dram channels */
  7985. u32 yclk; /* bandwidth per dram data pin in kHz */
  7986. u32 sclk; /* engine clock in kHz */
  7987. u32 disp_clk; /* display clock in kHz */
  7988. u32 src_width; /* viewport width */
  7989. u32 active_time; /* active display time in ns */
  7990. u32 blank_time; /* blank time in ns */
  7991. bool interlaced; /* mode is interlaced */
  7992. fixed20_12 vsc; /* vertical scale ratio */
  7993. u32 num_heads; /* number of active crtcs */
  7994. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  7995. u32 lb_size; /* line buffer allocated to pipe */
  7996. u32 vtaps; /* vertical scaler taps */
  7997. };
  7998. /**
  7999. * dce8_dram_bandwidth - get the dram bandwidth
  8000. *
  8001. * @wm: watermark calculation data
  8002. *
  8003. * Calculate the raw dram bandwidth (CIK).
  8004. * Used for display watermark bandwidth calculations
  8005. * Returns the dram bandwidth in MBytes/s
  8006. */
  8007. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  8008. {
  8009. /* Calculate raw DRAM Bandwidth */
  8010. fixed20_12 dram_efficiency; /* 0.7 */
  8011. fixed20_12 yclk, dram_channels, bandwidth;
  8012. fixed20_12 a;
  8013. a.full = dfixed_const(1000);
  8014. yclk.full = dfixed_const(wm->yclk);
  8015. yclk.full = dfixed_div(yclk, a);
  8016. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8017. a.full = dfixed_const(10);
  8018. dram_efficiency.full = dfixed_const(7);
  8019. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  8020. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8021. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  8022. return dfixed_trunc(bandwidth);
  8023. }
  8024. /**
  8025. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  8026. *
  8027. * @wm: watermark calculation data
  8028. *
  8029. * Calculate the dram bandwidth used for display (CIK).
  8030. * Used for display watermark bandwidth calculations
  8031. * Returns the dram bandwidth for display in MBytes/s
  8032. */
  8033. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8034. {
  8035. /* Calculate DRAM Bandwidth and the part allocated to display. */
  8036. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  8037. fixed20_12 yclk, dram_channels, bandwidth;
  8038. fixed20_12 a;
  8039. a.full = dfixed_const(1000);
  8040. yclk.full = dfixed_const(wm->yclk);
  8041. yclk.full = dfixed_div(yclk, a);
  8042. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8043. a.full = dfixed_const(10);
  8044. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  8045. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  8046. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8047. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  8048. return dfixed_trunc(bandwidth);
  8049. }
  8050. /**
  8051. * dce8_data_return_bandwidth - get the data return bandwidth
  8052. *
  8053. * @wm: watermark calculation data
  8054. *
  8055. * Calculate the data return bandwidth used for display (CIK).
  8056. * Used for display watermark bandwidth calculations
  8057. * Returns the data return bandwidth in MBytes/s
  8058. */
  8059. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  8060. {
  8061. /* Calculate the display Data return Bandwidth */
  8062. fixed20_12 return_efficiency; /* 0.8 */
  8063. fixed20_12 sclk, bandwidth;
  8064. fixed20_12 a;
  8065. a.full = dfixed_const(1000);
  8066. sclk.full = dfixed_const(wm->sclk);
  8067. sclk.full = dfixed_div(sclk, a);
  8068. a.full = dfixed_const(10);
  8069. return_efficiency.full = dfixed_const(8);
  8070. return_efficiency.full = dfixed_div(return_efficiency, a);
  8071. a.full = dfixed_const(32);
  8072. bandwidth.full = dfixed_mul(a, sclk);
  8073. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  8074. return dfixed_trunc(bandwidth);
  8075. }
  8076. /**
  8077. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  8078. *
  8079. * @wm: watermark calculation data
  8080. *
  8081. * Calculate the dmif bandwidth used for display (CIK).
  8082. * Used for display watermark bandwidth calculations
  8083. * Returns the dmif bandwidth in MBytes/s
  8084. */
  8085. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  8086. {
  8087. /* Calculate the DMIF Request Bandwidth */
  8088. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  8089. fixed20_12 disp_clk, bandwidth;
  8090. fixed20_12 a, b;
  8091. a.full = dfixed_const(1000);
  8092. disp_clk.full = dfixed_const(wm->disp_clk);
  8093. disp_clk.full = dfixed_div(disp_clk, a);
  8094. a.full = dfixed_const(32);
  8095. b.full = dfixed_mul(a, disp_clk);
  8096. a.full = dfixed_const(10);
  8097. disp_clk_request_efficiency.full = dfixed_const(8);
  8098. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  8099. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  8100. return dfixed_trunc(bandwidth);
  8101. }
  8102. /**
  8103. * dce8_available_bandwidth - get the min available bandwidth
  8104. *
  8105. * @wm: watermark calculation data
  8106. *
  8107. * Calculate the min available bandwidth used for display (CIK).
  8108. * Used for display watermark bandwidth calculations
  8109. * Returns the min available bandwidth in MBytes/s
  8110. */
  8111. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  8112. {
  8113. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  8114. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  8115. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  8116. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  8117. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  8118. }
  8119. /**
  8120. * dce8_average_bandwidth - get the average available bandwidth
  8121. *
  8122. * @wm: watermark calculation data
  8123. *
  8124. * Calculate the average available bandwidth used for display (CIK).
  8125. * Used for display watermark bandwidth calculations
  8126. * Returns the average available bandwidth in MBytes/s
  8127. */
  8128. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  8129. {
  8130. /* Calculate the display mode Average Bandwidth
  8131. * DisplayMode should contain the source and destination dimensions,
  8132. * timing, etc.
  8133. */
  8134. fixed20_12 bpp;
  8135. fixed20_12 line_time;
  8136. fixed20_12 src_width;
  8137. fixed20_12 bandwidth;
  8138. fixed20_12 a;
  8139. a.full = dfixed_const(1000);
  8140. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  8141. line_time.full = dfixed_div(line_time, a);
  8142. bpp.full = dfixed_const(wm->bytes_per_pixel);
  8143. src_width.full = dfixed_const(wm->src_width);
  8144. bandwidth.full = dfixed_mul(src_width, bpp);
  8145. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  8146. bandwidth.full = dfixed_div(bandwidth, line_time);
  8147. return dfixed_trunc(bandwidth);
  8148. }
  8149. /**
  8150. * dce8_latency_watermark - get the latency watermark
  8151. *
  8152. * @wm: watermark calculation data
  8153. *
  8154. * Calculate the latency watermark (CIK).
  8155. * Used for display watermark bandwidth calculations
  8156. * Returns the latency watermark in ns
  8157. */
  8158. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  8159. {
  8160. /* First calculate the latency in ns */
  8161. u32 mc_latency = 2000; /* 2000 ns. */
  8162. u32 available_bandwidth = dce8_available_bandwidth(wm);
  8163. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  8164. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  8165. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  8166. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  8167. (wm->num_heads * cursor_line_pair_return_time);
  8168. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  8169. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  8170. u32 tmp, dmif_size = 12288;
  8171. fixed20_12 a, b, c;
  8172. if (wm->num_heads == 0)
  8173. return 0;
  8174. a.full = dfixed_const(2);
  8175. b.full = dfixed_const(1);
  8176. if ((wm->vsc.full > a.full) ||
  8177. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  8178. (wm->vtaps >= 5) ||
  8179. ((wm->vsc.full >= a.full) && wm->interlaced))
  8180. max_src_lines_per_dst_line = 4;
  8181. else
  8182. max_src_lines_per_dst_line = 2;
  8183. a.full = dfixed_const(available_bandwidth);
  8184. b.full = dfixed_const(wm->num_heads);
  8185. a.full = dfixed_div(a, b);
  8186. b.full = dfixed_const(mc_latency + 512);
  8187. c.full = dfixed_const(wm->disp_clk);
  8188. b.full = dfixed_div(b, c);
  8189. c.full = dfixed_const(dmif_size);
  8190. b.full = dfixed_div(c, b);
  8191. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  8192. b.full = dfixed_const(1000);
  8193. c.full = dfixed_const(wm->disp_clk);
  8194. b.full = dfixed_div(c, b);
  8195. c.full = dfixed_const(wm->bytes_per_pixel);
  8196. b.full = dfixed_mul(b, c);
  8197. lb_fill_bw = min(tmp, dfixed_trunc(b));
  8198. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  8199. b.full = dfixed_const(1000);
  8200. c.full = dfixed_const(lb_fill_bw);
  8201. b.full = dfixed_div(c, b);
  8202. a.full = dfixed_div(a, b);
  8203. line_fill_time = dfixed_trunc(a);
  8204. if (line_fill_time < wm->active_time)
  8205. return latency;
  8206. else
  8207. return latency + (line_fill_time - wm->active_time);
  8208. }
  8209. /**
  8210. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  8211. * average and available dram bandwidth
  8212. *
  8213. * @wm: watermark calculation data
  8214. *
  8215. * Check if the display average bandwidth fits in the display
  8216. * dram bandwidth (CIK).
  8217. * Used for display watermark bandwidth calculations
  8218. * Returns true if the display fits, false if not.
  8219. */
  8220. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8221. {
  8222. if (dce8_average_bandwidth(wm) <=
  8223. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  8224. return true;
  8225. else
  8226. return false;
  8227. }
  8228. /**
  8229. * dce8_average_bandwidth_vs_available_bandwidth - check
  8230. * average and available bandwidth
  8231. *
  8232. * @wm: watermark calculation data
  8233. *
  8234. * Check if the display average bandwidth fits in the display
  8235. * available bandwidth (CIK).
  8236. * Used for display watermark bandwidth calculations
  8237. * Returns true if the display fits, false if not.
  8238. */
  8239. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  8240. {
  8241. if (dce8_average_bandwidth(wm) <=
  8242. (dce8_available_bandwidth(wm) / wm->num_heads))
  8243. return true;
  8244. else
  8245. return false;
  8246. }
  8247. /**
  8248. * dce8_check_latency_hiding - check latency hiding
  8249. *
  8250. * @wm: watermark calculation data
  8251. *
  8252. * Check latency hiding (CIK).
  8253. * Used for display watermark bandwidth calculations
  8254. * Returns true if the display fits, false if not.
  8255. */
  8256. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  8257. {
  8258. u32 lb_partitions = wm->lb_size / wm->src_width;
  8259. u32 line_time = wm->active_time + wm->blank_time;
  8260. u32 latency_tolerant_lines;
  8261. u32 latency_hiding;
  8262. fixed20_12 a;
  8263. a.full = dfixed_const(1);
  8264. if (wm->vsc.full > a.full)
  8265. latency_tolerant_lines = 1;
  8266. else {
  8267. if (lb_partitions <= (wm->vtaps + 1))
  8268. latency_tolerant_lines = 1;
  8269. else
  8270. latency_tolerant_lines = 2;
  8271. }
  8272. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  8273. if (dce8_latency_watermark(wm) <= latency_hiding)
  8274. return true;
  8275. else
  8276. return false;
  8277. }
  8278. /**
  8279. * dce8_program_watermarks - program display watermarks
  8280. *
  8281. * @rdev: radeon_device pointer
  8282. * @radeon_crtc: the selected display controller
  8283. * @lb_size: line buffer size
  8284. * @num_heads: number of display controllers in use
  8285. *
  8286. * Calculate and program the display watermarks for the
  8287. * selected display controller (CIK).
  8288. */
  8289. static void dce8_program_watermarks(struct radeon_device *rdev,
  8290. struct radeon_crtc *radeon_crtc,
  8291. u32 lb_size, u32 num_heads)
  8292. {
  8293. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  8294. struct dce8_wm_params wm_low, wm_high;
  8295. u32 pixel_period;
  8296. u32 line_time = 0;
  8297. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  8298. u32 tmp, wm_mask;
  8299. if (radeon_crtc->base.enabled && num_heads && mode) {
  8300. pixel_period = 1000000 / (u32)mode->clock;
  8301. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  8302. /* watermark for high clocks */
  8303. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8304. rdev->pm.dpm_enabled) {
  8305. wm_high.yclk =
  8306. radeon_dpm_get_mclk(rdev, false) * 10;
  8307. wm_high.sclk =
  8308. radeon_dpm_get_sclk(rdev, false) * 10;
  8309. } else {
  8310. wm_high.yclk = rdev->pm.current_mclk * 10;
  8311. wm_high.sclk = rdev->pm.current_sclk * 10;
  8312. }
  8313. wm_high.disp_clk = mode->clock;
  8314. wm_high.src_width = mode->crtc_hdisplay;
  8315. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  8316. wm_high.blank_time = line_time - wm_high.active_time;
  8317. wm_high.interlaced = false;
  8318. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8319. wm_high.interlaced = true;
  8320. wm_high.vsc = radeon_crtc->vsc;
  8321. wm_high.vtaps = 1;
  8322. if (radeon_crtc->rmx_type != RMX_OFF)
  8323. wm_high.vtaps = 2;
  8324. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8325. wm_high.lb_size = lb_size;
  8326. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  8327. wm_high.num_heads = num_heads;
  8328. /* set for high clocks */
  8329. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  8330. /* possibly force display priority to high */
  8331. /* should really do this at mode validation time... */
  8332. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  8333. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  8334. !dce8_check_latency_hiding(&wm_high) ||
  8335. (rdev->disp_priority == 2)) {
  8336. DRM_DEBUG_KMS("force priority to high\n");
  8337. }
  8338. /* watermark for low clocks */
  8339. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8340. rdev->pm.dpm_enabled) {
  8341. wm_low.yclk =
  8342. radeon_dpm_get_mclk(rdev, true) * 10;
  8343. wm_low.sclk =
  8344. radeon_dpm_get_sclk(rdev, true) * 10;
  8345. } else {
  8346. wm_low.yclk = rdev->pm.current_mclk * 10;
  8347. wm_low.sclk = rdev->pm.current_sclk * 10;
  8348. }
  8349. wm_low.disp_clk = mode->clock;
  8350. wm_low.src_width = mode->crtc_hdisplay;
  8351. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  8352. wm_low.blank_time = line_time - wm_low.active_time;
  8353. wm_low.interlaced = false;
  8354. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8355. wm_low.interlaced = true;
  8356. wm_low.vsc = radeon_crtc->vsc;
  8357. wm_low.vtaps = 1;
  8358. if (radeon_crtc->rmx_type != RMX_OFF)
  8359. wm_low.vtaps = 2;
  8360. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8361. wm_low.lb_size = lb_size;
  8362. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  8363. wm_low.num_heads = num_heads;
  8364. /* set for low clocks */
  8365. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  8366. /* possibly force display priority to high */
  8367. /* should really do this at mode validation time... */
  8368. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  8369. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  8370. !dce8_check_latency_hiding(&wm_low) ||
  8371. (rdev->disp_priority == 2)) {
  8372. DRM_DEBUG_KMS("force priority to high\n");
  8373. }
  8374. /* Save number of lines the linebuffer leads before the scanout */
  8375. radeon_crtc->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  8376. }
  8377. /* select wm A */
  8378. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8379. tmp = wm_mask;
  8380. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8381. tmp |= LATENCY_WATERMARK_MASK(1);
  8382. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8383. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8384. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  8385. LATENCY_HIGH_WATERMARK(line_time)));
  8386. /* select wm B */
  8387. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8388. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8389. tmp |= LATENCY_WATERMARK_MASK(2);
  8390. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8391. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8392. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  8393. LATENCY_HIGH_WATERMARK(line_time)));
  8394. /* restore original selection */
  8395. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  8396. /* save values for DPM */
  8397. radeon_crtc->line_time = line_time;
  8398. radeon_crtc->wm_high = latency_watermark_a;
  8399. radeon_crtc->wm_low = latency_watermark_b;
  8400. }
  8401. /**
  8402. * dce8_bandwidth_update - program display watermarks
  8403. *
  8404. * @rdev: radeon_device pointer
  8405. *
  8406. * Calculate and program the display watermarks and line
  8407. * buffer allocation (CIK).
  8408. */
  8409. void dce8_bandwidth_update(struct radeon_device *rdev)
  8410. {
  8411. struct drm_display_mode *mode = NULL;
  8412. u32 num_heads = 0, lb_size;
  8413. int i;
  8414. if (!rdev->mode_info.mode_config_initialized)
  8415. return;
  8416. radeon_update_display_priority(rdev);
  8417. for (i = 0; i < rdev->num_crtc; i++) {
  8418. if (rdev->mode_info.crtcs[i]->base.enabled)
  8419. num_heads++;
  8420. }
  8421. for (i = 0; i < rdev->num_crtc; i++) {
  8422. mode = &rdev->mode_info.crtcs[i]->base.mode;
  8423. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  8424. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  8425. }
  8426. }
  8427. /**
  8428. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  8429. *
  8430. * @rdev: radeon_device pointer
  8431. *
  8432. * Fetches a GPU clock counter snapshot (SI).
  8433. * Returns the 64 bit clock counter snapshot.
  8434. */
  8435. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  8436. {
  8437. uint64_t clock;
  8438. mutex_lock(&rdev->gpu_clock_mutex);
  8439. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  8440. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  8441. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  8442. mutex_unlock(&rdev->gpu_clock_mutex);
  8443. return clock;
  8444. }
  8445. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  8446. u32 cntl_reg, u32 status_reg)
  8447. {
  8448. int r, i;
  8449. struct atom_clock_dividers dividers;
  8450. uint32_t tmp;
  8451. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8452. clock, false, &dividers);
  8453. if (r)
  8454. return r;
  8455. tmp = RREG32_SMC(cntl_reg);
  8456. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  8457. tmp |= dividers.post_divider;
  8458. WREG32_SMC(cntl_reg, tmp);
  8459. for (i = 0; i < 100; i++) {
  8460. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  8461. break;
  8462. mdelay(10);
  8463. }
  8464. if (i == 100)
  8465. return -ETIMEDOUT;
  8466. return 0;
  8467. }
  8468. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  8469. {
  8470. int r = 0;
  8471. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  8472. if (r)
  8473. return r;
  8474. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  8475. return r;
  8476. }
  8477. int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk)
  8478. {
  8479. int r, i;
  8480. struct atom_clock_dividers dividers;
  8481. u32 tmp;
  8482. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8483. ecclk, false, &dividers);
  8484. if (r)
  8485. return r;
  8486. for (i = 0; i < 100; i++) {
  8487. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8488. break;
  8489. mdelay(10);
  8490. }
  8491. if (i == 100)
  8492. return -ETIMEDOUT;
  8493. tmp = RREG32_SMC(CG_ECLK_CNTL);
  8494. tmp &= ~(ECLK_DIR_CNTL_EN|ECLK_DIVIDER_MASK);
  8495. tmp |= dividers.post_divider;
  8496. WREG32_SMC(CG_ECLK_CNTL, tmp);
  8497. for (i = 0; i < 100; i++) {
  8498. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8499. break;
  8500. mdelay(10);
  8501. }
  8502. if (i == 100)
  8503. return -ETIMEDOUT;
  8504. return 0;
  8505. }
  8506. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  8507. {
  8508. struct pci_dev *root = rdev->pdev->bus->self;
  8509. int bridge_pos, gpu_pos;
  8510. u32 speed_cntl, mask, current_data_rate;
  8511. int ret, i;
  8512. u16 tmp16;
  8513. if (pci_is_root_bus(rdev->pdev->bus))
  8514. return;
  8515. if (radeon_pcie_gen2 == 0)
  8516. return;
  8517. if (rdev->flags & RADEON_IS_IGP)
  8518. return;
  8519. if (!(rdev->flags & RADEON_IS_PCIE))
  8520. return;
  8521. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  8522. if (ret != 0)
  8523. return;
  8524. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  8525. return;
  8526. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8527. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  8528. LC_CURRENT_DATA_RATE_SHIFT;
  8529. if (mask & DRM_PCIE_SPEED_80) {
  8530. if (current_data_rate == 2) {
  8531. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  8532. return;
  8533. }
  8534. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  8535. } else if (mask & DRM_PCIE_SPEED_50) {
  8536. if (current_data_rate == 1) {
  8537. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  8538. return;
  8539. }
  8540. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  8541. }
  8542. bridge_pos = pci_pcie_cap(root);
  8543. if (!bridge_pos)
  8544. return;
  8545. gpu_pos = pci_pcie_cap(rdev->pdev);
  8546. if (!gpu_pos)
  8547. return;
  8548. if (mask & DRM_PCIE_SPEED_80) {
  8549. /* re-try equalization if gen3 is not already enabled */
  8550. if (current_data_rate != 2) {
  8551. u16 bridge_cfg, gpu_cfg;
  8552. u16 bridge_cfg2, gpu_cfg2;
  8553. u32 max_lw, current_lw, tmp;
  8554. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8555. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8556. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  8557. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8558. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  8559. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8560. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8561. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  8562. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  8563. if (current_lw < max_lw) {
  8564. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8565. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  8566. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  8567. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  8568. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  8569. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  8570. }
  8571. }
  8572. for (i = 0; i < 10; i++) {
  8573. /* check status */
  8574. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  8575. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  8576. break;
  8577. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8578. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8579. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  8580. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  8581. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8582. tmp |= LC_SET_QUIESCE;
  8583. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8584. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8585. tmp |= LC_REDO_EQ;
  8586. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8587. mdelay(100);
  8588. /* linkctl */
  8589. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  8590. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8591. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  8592. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8593. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  8594. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8595. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  8596. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8597. /* linkctl2 */
  8598. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  8599. tmp16 &= ~((1 << 4) | (7 << 9));
  8600. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  8601. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  8602. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8603. tmp16 &= ~((1 << 4) | (7 << 9));
  8604. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  8605. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8606. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8607. tmp &= ~LC_SET_QUIESCE;
  8608. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8609. }
  8610. }
  8611. }
  8612. /* set the link speed */
  8613. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  8614. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  8615. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8616. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8617. tmp16 &= ~0xf;
  8618. if (mask & DRM_PCIE_SPEED_80)
  8619. tmp16 |= 3; /* gen3 */
  8620. else if (mask & DRM_PCIE_SPEED_50)
  8621. tmp16 |= 2; /* gen2 */
  8622. else
  8623. tmp16 |= 1; /* gen1 */
  8624. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8625. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8626. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  8627. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8628. for (i = 0; i < rdev->usec_timeout; i++) {
  8629. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8630. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  8631. break;
  8632. udelay(1);
  8633. }
  8634. }
  8635. static void cik_program_aspm(struct radeon_device *rdev)
  8636. {
  8637. u32 data, orig;
  8638. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  8639. bool disable_clkreq = false;
  8640. if (radeon_aspm == 0)
  8641. return;
  8642. /* XXX double check IGPs */
  8643. if (rdev->flags & RADEON_IS_IGP)
  8644. return;
  8645. if (!(rdev->flags & RADEON_IS_PCIE))
  8646. return;
  8647. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8648. data &= ~LC_XMIT_N_FTS_MASK;
  8649. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  8650. if (orig != data)
  8651. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  8652. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  8653. data |= LC_GO_TO_RECOVERY;
  8654. if (orig != data)
  8655. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  8656. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  8657. data |= P_IGNORE_EDB_ERR;
  8658. if (orig != data)
  8659. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  8660. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8661. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  8662. data |= LC_PMI_TO_L1_DIS;
  8663. if (!disable_l0s)
  8664. data |= LC_L0S_INACTIVITY(7);
  8665. if (!disable_l1) {
  8666. data |= LC_L1_INACTIVITY(7);
  8667. data &= ~LC_PMI_TO_L1_DIS;
  8668. if (orig != data)
  8669. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8670. if (!disable_plloff_in_l1) {
  8671. bool clk_req_support;
  8672. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  8673. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8674. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8675. if (orig != data)
  8676. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  8677. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  8678. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8679. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8680. if (orig != data)
  8681. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  8682. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  8683. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8684. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8685. if (orig != data)
  8686. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  8687. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  8688. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8689. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8690. if (orig != data)
  8691. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  8692. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8693. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  8694. data |= LC_DYN_LANES_PWR_STATE(3);
  8695. if (orig != data)
  8696. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  8697. if (!disable_clkreq &&
  8698. !pci_is_root_bus(rdev->pdev->bus)) {
  8699. struct pci_dev *root = rdev->pdev->bus->self;
  8700. u32 lnkcap;
  8701. clk_req_support = false;
  8702. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  8703. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  8704. clk_req_support = true;
  8705. } else {
  8706. clk_req_support = false;
  8707. }
  8708. if (clk_req_support) {
  8709. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  8710. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  8711. if (orig != data)
  8712. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  8713. orig = data = RREG32_SMC(THM_CLK_CNTL);
  8714. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  8715. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  8716. if (orig != data)
  8717. WREG32_SMC(THM_CLK_CNTL, data);
  8718. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  8719. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  8720. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  8721. if (orig != data)
  8722. WREG32_SMC(MISC_CLK_CTRL, data);
  8723. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  8724. data &= ~BCLK_AS_XCLK;
  8725. if (orig != data)
  8726. WREG32_SMC(CG_CLKPIN_CNTL, data);
  8727. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  8728. data &= ~FORCE_BIF_REFCLK_EN;
  8729. if (orig != data)
  8730. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  8731. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  8732. data &= ~MPLL_CLKOUT_SEL_MASK;
  8733. data |= MPLL_CLKOUT_SEL(4);
  8734. if (orig != data)
  8735. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  8736. }
  8737. }
  8738. } else {
  8739. if (orig != data)
  8740. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8741. }
  8742. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  8743. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  8744. if (orig != data)
  8745. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  8746. if (!disable_l0s) {
  8747. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8748. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  8749. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8750. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  8751. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8752. data &= ~LC_L0S_INACTIVITY_MASK;
  8753. if (orig != data)
  8754. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8755. }
  8756. }
  8757. }
  8758. }