intel_ringbuffer.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <linux/log2.h>
  30. #include <drm/drmP.h>
  31. #include "i915_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /* Rough estimate of the typical request size, performing a flush,
  36. * set-context and then emitting the batch.
  37. */
  38. #define LEGACY_REQUEST_SIZE 200
  39. int __intel_ring_space(int head, int tail, int size)
  40. {
  41. int space = head - tail;
  42. if (space <= 0)
  43. space += size;
  44. return space - I915_RING_FREE_SPACE;
  45. }
  46. void intel_ring_update_space(struct intel_ring *ring)
  47. {
  48. if (ring->last_retired_head != -1) {
  49. ring->head = ring->last_retired_head;
  50. ring->last_retired_head = -1;
  51. }
  52. ring->space = __intel_ring_space(ring->head & HEAD_ADDR,
  53. ring->tail, ring->size);
  54. }
  55. static int
  56. gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  57. {
  58. struct intel_ring *ring = req->ring;
  59. u32 cmd;
  60. int ret;
  61. cmd = MI_FLUSH;
  62. if (mode & EMIT_INVALIDATE)
  63. cmd |= MI_READ_FLUSH;
  64. ret = intel_ring_begin(req, 2);
  65. if (ret)
  66. return ret;
  67. intel_ring_emit(ring, cmd);
  68. intel_ring_emit(ring, MI_NOOP);
  69. intel_ring_advance(ring);
  70. return 0;
  71. }
  72. static int
  73. gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  74. {
  75. struct intel_ring *ring = req->ring;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH;
  106. if (mode & EMIT_INVALIDATE) {
  107. cmd |= MI_EXE_FLUSH;
  108. if (IS_G4X(req->i915) || IS_GEN5(req->i915))
  109. cmd |= MI_INVALIDATE_ISP;
  110. }
  111. ret = intel_ring_begin(req, 2);
  112. if (ret)
  113. return ret;
  114. intel_ring_emit(ring, cmd);
  115. intel_ring_emit(ring, MI_NOOP);
  116. intel_ring_advance(ring);
  117. return 0;
  118. }
  119. /**
  120. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  121. * implementing two workarounds on gen6. From section 1.4.7.1
  122. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  123. *
  124. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  125. * produced by non-pipelined state commands), software needs to first
  126. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  127. * 0.
  128. *
  129. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  130. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  131. *
  132. * And the workaround for these two requires this workaround first:
  133. *
  134. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  135. * BEFORE the pipe-control with a post-sync op and no write-cache
  136. * flushes.
  137. *
  138. * And this last workaround is tricky because of the requirements on
  139. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  140. * volume 2 part 1:
  141. *
  142. * "1 of the following must also be set:
  143. * - Render Target Cache Flush Enable ([12] of DW1)
  144. * - Depth Cache Flush Enable ([0] of DW1)
  145. * - Stall at Pixel Scoreboard ([1] of DW1)
  146. * - Depth Stall ([13] of DW1)
  147. * - Post-Sync Operation ([13] of DW1)
  148. * - Notify Enable ([8] of DW1)"
  149. *
  150. * The cache flushes require the workaround flush that triggered this
  151. * one, so we can't use it. Depth stall would trigger the same.
  152. * Post-sync nonzero is what triggered this second workaround, so we
  153. * can't use that one either. Notify enable is IRQs, which aren't
  154. * really our business. That leaves only stall at scoreboard.
  155. */
  156. static int
  157. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  158. {
  159. struct intel_ring *ring = req->ring;
  160. u32 scratch_addr =
  161. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  162. int ret;
  163. ret = intel_ring_begin(req, 6);
  164. if (ret)
  165. return ret;
  166. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  167. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  168. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  169. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  170. intel_ring_emit(ring, 0); /* low dword */
  171. intel_ring_emit(ring, 0); /* high dword */
  172. intel_ring_emit(ring, MI_NOOP);
  173. intel_ring_advance(ring);
  174. ret = intel_ring_begin(req, 6);
  175. if (ret)
  176. return ret;
  177. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  178. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  179. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  180. intel_ring_emit(ring, 0);
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, MI_NOOP);
  183. intel_ring_advance(ring);
  184. return 0;
  185. }
  186. static int
  187. gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  188. {
  189. struct intel_ring *ring = req->ring;
  190. u32 scratch_addr =
  191. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  192. u32 flags = 0;
  193. int ret;
  194. /* Force SNB workarounds for PIPE_CONTROL flushes */
  195. ret = intel_emit_post_sync_nonzero_flush(req);
  196. if (ret)
  197. return ret;
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. if (mode & EMIT_FLUSH) {
  203. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  204. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  205. /*
  206. * Ensure that any following seqno writes only happen
  207. * when the render cache is indeed flushed.
  208. */
  209. flags |= PIPE_CONTROL_CS_STALL;
  210. }
  211. if (mode & EMIT_INVALIDATE) {
  212. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  213. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  214. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  218. /*
  219. * TLB invalidate requires a post-sync write.
  220. */
  221. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  222. }
  223. ret = intel_ring_begin(req, 4);
  224. if (ret)
  225. return ret;
  226. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  227. intel_ring_emit(ring, flags);
  228. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  229. intel_ring_emit(ring, 0);
  230. intel_ring_advance(ring);
  231. return 0;
  232. }
  233. static int
  234. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  235. {
  236. struct intel_ring *ring = req->ring;
  237. int ret;
  238. ret = intel_ring_begin(req, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring,
  243. PIPE_CONTROL_CS_STALL |
  244. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_emit(ring, 0);
  247. intel_ring_advance(ring);
  248. return 0;
  249. }
  250. static int
  251. gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  252. {
  253. struct intel_ring *ring = req->ring;
  254. u32 scratch_addr =
  255. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  256. u32 flags = 0;
  257. int ret;
  258. /*
  259. * Ensure that any following seqno writes only happen when the render
  260. * cache is indeed flushed.
  261. *
  262. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  263. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  264. * don't try to be clever and just set it unconditionally.
  265. */
  266. flags |= PIPE_CONTROL_CS_STALL;
  267. /* Just flush everything. Experiments have shown that reducing the
  268. * number of bits based on the write domains has little performance
  269. * impact.
  270. */
  271. if (mode & EMIT_FLUSH) {
  272. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  273. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  274. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  275. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  276. }
  277. if (mode & EMIT_INVALIDATE) {
  278. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  279. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  281. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  282. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  283. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  284. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  285. /*
  286. * TLB invalidate requires a post-sync write.
  287. */
  288. flags |= PIPE_CONTROL_QW_WRITE;
  289. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  290. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  291. /* Workaround: we must issue a pipe_control with CS-stall bit
  292. * set before a pipe_control command that has the state cache
  293. * invalidate bit set. */
  294. gen7_render_ring_cs_stall_wa(req);
  295. }
  296. ret = intel_ring_begin(req, 4);
  297. if (ret)
  298. return ret;
  299. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  300. intel_ring_emit(ring, flags);
  301. intel_ring_emit(ring, scratch_addr);
  302. intel_ring_emit(ring, 0);
  303. intel_ring_advance(ring);
  304. return 0;
  305. }
  306. static int
  307. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  308. u32 flags, u32 scratch_addr)
  309. {
  310. struct intel_ring *ring = req->ring;
  311. int ret;
  312. ret = intel_ring_begin(req, 6);
  313. if (ret)
  314. return ret;
  315. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  316. intel_ring_emit(ring, flags);
  317. intel_ring_emit(ring, scratch_addr);
  318. intel_ring_emit(ring, 0);
  319. intel_ring_emit(ring, 0);
  320. intel_ring_emit(ring, 0);
  321. intel_ring_advance(ring);
  322. return 0;
  323. }
  324. static int
  325. gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  326. {
  327. u32 scratch_addr =
  328. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  329. u32 flags = 0;
  330. int ret;
  331. flags |= PIPE_CONTROL_CS_STALL;
  332. if (mode & EMIT_FLUSH) {
  333. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  334. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  335. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  336. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  337. }
  338. if (mode & EMIT_INVALIDATE) {
  339. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  340. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  341. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  342. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  343. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  344. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  345. flags |= PIPE_CONTROL_QW_WRITE;
  346. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  347. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  348. ret = gen8_emit_pipe_control(req,
  349. PIPE_CONTROL_CS_STALL |
  350. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  351. 0);
  352. if (ret)
  353. return ret;
  354. }
  355. return gen8_emit_pipe_control(req, flags, scratch_addr);
  356. }
  357. u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
  358. {
  359. struct drm_i915_private *dev_priv = engine->i915;
  360. u64 acthd;
  361. if (INTEL_GEN(dev_priv) >= 8)
  362. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  363. RING_ACTHD_UDW(engine->mmio_base));
  364. else if (INTEL_GEN(dev_priv) >= 4)
  365. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  366. else
  367. acthd = I915_READ(ACTHD);
  368. return acthd;
  369. }
  370. static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
  371. {
  372. struct drm_i915_private *dev_priv = engine->i915;
  373. u32 addr;
  374. addr = dev_priv->status_page_dmah->busaddr;
  375. if (INTEL_GEN(dev_priv) >= 4)
  376. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  377. I915_WRITE(HWS_PGA, addr);
  378. }
  379. static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
  380. {
  381. struct drm_i915_private *dev_priv = engine->i915;
  382. i915_reg_t mmio;
  383. /* The ring status page addresses are no longer next to the rest of
  384. * the ring registers as of gen7.
  385. */
  386. if (IS_GEN7(dev_priv)) {
  387. switch (engine->id) {
  388. case RCS:
  389. mmio = RENDER_HWS_PGA_GEN7;
  390. break;
  391. case BCS:
  392. mmio = BLT_HWS_PGA_GEN7;
  393. break;
  394. /*
  395. * VCS2 actually doesn't exist on Gen7. Only shut up
  396. * gcc switch check warning
  397. */
  398. case VCS2:
  399. case VCS:
  400. mmio = BSD_HWS_PGA_GEN7;
  401. break;
  402. case VECS:
  403. mmio = VEBOX_HWS_PGA_GEN7;
  404. break;
  405. }
  406. } else if (IS_GEN6(dev_priv)) {
  407. mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
  408. } else {
  409. /* XXX: gen8 returns to sanity */
  410. mmio = RING_HWS_PGA(engine->mmio_base);
  411. }
  412. I915_WRITE(mmio, engine->status_page.ggtt_offset);
  413. POSTING_READ(mmio);
  414. /*
  415. * Flush the TLB for this page
  416. *
  417. * FIXME: These two bits have disappeared on gen8, so a question
  418. * arises: do we still need this and if so how should we go about
  419. * invalidating the TLB?
  420. */
  421. if (IS_GEN(dev_priv, 6, 7)) {
  422. i915_reg_t reg = RING_INSTPM(engine->mmio_base);
  423. /* ring should be idle before issuing a sync flush*/
  424. WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
  425. I915_WRITE(reg,
  426. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  427. INSTPM_SYNC_FLUSH));
  428. if (intel_wait_for_register(dev_priv,
  429. reg, INSTPM_SYNC_FLUSH, 0,
  430. 1000))
  431. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  432. engine->name);
  433. }
  434. }
  435. static bool stop_ring(struct intel_engine_cs *engine)
  436. {
  437. struct drm_i915_private *dev_priv = engine->i915;
  438. if (INTEL_GEN(dev_priv) > 2) {
  439. I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
  440. if (intel_wait_for_register(dev_priv,
  441. RING_MI_MODE(engine->mmio_base),
  442. MODE_IDLE,
  443. MODE_IDLE,
  444. 1000)) {
  445. DRM_ERROR("%s : timed out trying to stop ring\n",
  446. engine->name);
  447. /* Sometimes we observe that the idle flag is not
  448. * set even though the ring is empty. So double
  449. * check before giving up.
  450. */
  451. if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
  452. return false;
  453. }
  454. }
  455. I915_WRITE_CTL(engine, 0);
  456. I915_WRITE_HEAD(engine, 0);
  457. I915_WRITE_TAIL(engine, 0);
  458. if (INTEL_GEN(dev_priv) > 2) {
  459. (void)I915_READ_CTL(engine);
  460. I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
  461. }
  462. return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
  463. }
  464. static int init_ring_common(struct intel_engine_cs *engine)
  465. {
  466. struct drm_i915_private *dev_priv = engine->i915;
  467. struct intel_ring *ring = engine->buffer;
  468. int ret = 0;
  469. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  470. if (!stop_ring(engine)) {
  471. /* G45 ring initialization often fails to reset head to zero */
  472. DRM_DEBUG_KMS("%s head not reset to zero "
  473. "ctl %08x head %08x tail %08x start %08x\n",
  474. engine->name,
  475. I915_READ_CTL(engine),
  476. I915_READ_HEAD(engine),
  477. I915_READ_TAIL(engine),
  478. I915_READ_START(engine));
  479. if (!stop_ring(engine)) {
  480. DRM_ERROR("failed to set %s head to zero "
  481. "ctl %08x head %08x tail %08x start %08x\n",
  482. engine->name,
  483. I915_READ_CTL(engine),
  484. I915_READ_HEAD(engine),
  485. I915_READ_TAIL(engine),
  486. I915_READ_START(engine));
  487. ret = -EIO;
  488. goto out;
  489. }
  490. }
  491. if (HWS_NEEDS_PHYSICAL(dev_priv))
  492. ring_setup_phys_status_page(engine);
  493. else
  494. intel_ring_setup_status_page(engine);
  495. intel_engine_reset_breadcrumbs(engine);
  496. /* Enforce ordering by reading HEAD register back */
  497. I915_READ_HEAD(engine);
  498. /* Initialize the ring. This must happen _after_ we've cleared the ring
  499. * registers with the above sequence (the readback of the HEAD registers
  500. * also enforces ordering), otherwise the hw might lose the new ring
  501. * register values. */
  502. I915_WRITE_START(engine, i915_ggtt_offset(ring->vma));
  503. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  504. if (I915_READ_HEAD(engine))
  505. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  506. engine->name, I915_READ_HEAD(engine));
  507. intel_ring_update_space(ring);
  508. I915_WRITE_HEAD(engine, ring->head);
  509. I915_WRITE_TAIL(engine, ring->tail);
  510. (void)I915_READ_TAIL(engine);
  511. I915_WRITE_CTL(engine,
  512. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  513. | RING_VALID);
  514. /* If the head is still not zero, the ring is dead */
  515. if (intel_wait_for_register_fw(dev_priv, RING_CTL(engine->mmio_base),
  516. RING_VALID, RING_VALID,
  517. 50)) {
  518. DRM_ERROR("%s initialization failed "
  519. "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
  520. engine->name,
  521. I915_READ_CTL(engine),
  522. I915_READ_CTL(engine) & RING_VALID,
  523. I915_READ_HEAD(engine), ring->head,
  524. I915_READ_TAIL(engine), ring->tail,
  525. I915_READ_START(engine),
  526. i915_ggtt_offset(ring->vma));
  527. ret = -EIO;
  528. goto out;
  529. }
  530. intel_engine_init_hangcheck(engine);
  531. out:
  532. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  533. return ret;
  534. }
  535. static void reset_ring_common(struct intel_engine_cs *engine,
  536. struct drm_i915_gem_request *request)
  537. {
  538. struct intel_ring *ring = request->ring;
  539. ring->head = request->postfix;
  540. ring->last_retired_head = -1;
  541. }
  542. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  543. {
  544. struct intel_ring *ring = req->ring;
  545. struct i915_workarounds *w = &req->i915->workarounds;
  546. int ret, i;
  547. if (w->count == 0)
  548. return 0;
  549. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  550. if (ret)
  551. return ret;
  552. ret = intel_ring_begin(req, (w->count * 2 + 2));
  553. if (ret)
  554. return ret;
  555. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  556. for (i = 0; i < w->count; i++) {
  557. intel_ring_emit_reg(ring, w->reg[i].addr);
  558. intel_ring_emit(ring, w->reg[i].value);
  559. }
  560. intel_ring_emit(ring, MI_NOOP);
  561. intel_ring_advance(ring);
  562. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  563. if (ret)
  564. return ret;
  565. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  566. return 0;
  567. }
  568. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  569. {
  570. int ret;
  571. ret = intel_ring_workarounds_emit(req);
  572. if (ret != 0)
  573. return ret;
  574. ret = i915_gem_render_state_init(req);
  575. if (ret)
  576. return ret;
  577. return 0;
  578. }
  579. static int wa_add(struct drm_i915_private *dev_priv,
  580. i915_reg_t addr,
  581. const u32 mask, const u32 val)
  582. {
  583. const u32 idx = dev_priv->workarounds.count;
  584. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  585. return -ENOSPC;
  586. dev_priv->workarounds.reg[idx].addr = addr;
  587. dev_priv->workarounds.reg[idx].value = val;
  588. dev_priv->workarounds.reg[idx].mask = mask;
  589. dev_priv->workarounds.count++;
  590. return 0;
  591. }
  592. #define WA_REG(addr, mask, val) do { \
  593. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  594. if (r) \
  595. return r; \
  596. } while (0)
  597. #define WA_SET_BIT_MASKED(addr, mask) \
  598. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  599. #define WA_CLR_BIT_MASKED(addr, mask) \
  600. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  601. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  602. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  603. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  604. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  605. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  606. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  607. i915_reg_t reg)
  608. {
  609. struct drm_i915_private *dev_priv = engine->i915;
  610. struct i915_workarounds *wa = &dev_priv->workarounds;
  611. const uint32_t index = wa->hw_whitelist_count[engine->id];
  612. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  613. return -EINVAL;
  614. WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  615. i915_mmio_reg_offset(reg));
  616. wa->hw_whitelist_count[engine->id]++;
  617. return 0;
  618. }
  619. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  620. {
  621. struct drm_i915_private *dev_priv = engine->i915;
  622. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  623. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  624. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  625. /* WaDisablePartialInstShootdown:bdw,chv */
  626. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  627. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  628. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  629. * workaround for for a possible hang in the unlikely event a TLB
  630. * invalidation occurs during a PSD flush.
  631. */
  632. /* WaForceEnableNonCoherent:bdw,chv */
  633. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  634. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  635. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  636. HDC_FORCE_NON_COHERENT);
  637. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  638. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  639. * polygons in the same 8x4 pixel/sample area to be processed without
  640. * stalling waiting for the earlier ones to write to Hierarchical Z
  641. * buffer."
  642. *
  643. * This optimization is off by default for BDW and CHV; turn it on.
  644. */
  645. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  646. /* Wa4x4STCOptimizationDisable:bdw,chv */
  647. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  648. /*
  649. * BSpec recommends 8x4 when MSAA is used,
  650. * however in practice 16x4 seems fastest.
  651. *
  652. * Note that PS/WM thread counts depend on the WIZ hashing
  653. * disable bit, which we don't touch here, but it's good
  654. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  655. */
  656. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  657. GEN6_WIZ_HASHING_MASK,
  658. GEN6_WIZ_HASHING_16x4);
  659. return 0;
  660. }
  661. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  662. {
  663. struct drm_i915_private *dev_priv = engine->i915;
  664. int ret;
  665. ret = gen8_init_workarounds(engine);
  666. if (ret)
  667. return ret;
  668. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  669. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  670. /* WaDisableDopClockGating:bdw */
  671. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  672. DOP_CLOCK_GATING_DISABLE);
  673. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  674. GEN8_SAMPLER_POWER_BYPASS_DIS);
  675. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  676. /* WaForceContextSaveRestoreNonCoherent:bdw */
  677. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  678. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  679. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  680. return 0;
  681. }
  682. static int chv_init_workarounds(struct intel_engine_cs *engine)
  683. {
  684. struct drm_i915_private *dev_priv = engine->i915;
  685. int ret;
  686. ret = gen8_init_workarounds(engine);
  687. if (ret)
  688. return ret;
  689. /* WaDisableThreadStallDopClockGating:chv */
  690. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  691. /* Improve HiZ throughput on CHV. */
  692. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  693. return 0;
  694. }
  695. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  696. {
  697. struct drm_i915_private *dev_priv = engine->i915;
  698. int ret;
  699. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl */
  700. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  701. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
  702. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  703. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  704. /* WaDisableKillLogic:bxt,skl,kbl */
  705. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  706. ECOCHK_DIS_TLB);
  707. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
  708. /* WaDisablePartialInstShootdown:skl,bxt,kbl */
  709. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  710. FLOW_CONTROL_ENABLE |
  711. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  712. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  713. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  714. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  715. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  716. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
  717. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  718. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  719. GEN9_DG_MIRROR_FIX_ENABLE);
  720. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  721. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
  722. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  723. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  724. GEN9_RHWO_OPTIMIZATION_DISABLE);
  725. /*
  726. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  727. * but we do that in per ctx batchbuffer as there is an issue
  728. * with this register not getting restored on ctx restore
  729. */
  730. }
  731. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
  732. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
  733. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  734. GEN9_ENABLE_YV12_BUGFIX |
  735. GEN9_ENABLE_GPGPU_PREEMPTION);
  736. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
  737. /* WaDisablePartialResolveInVc:skl,bxt,kbl */
  738. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  739. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  740. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
  741. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  742. GEN9_CCS_TLB_PREFETCH_ENABLE);
  743. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  744. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
  745. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  746. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  747. PIXEL_MASK_CAMMING_DISABLE);
  748. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
  749. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  750. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  751. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  752. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  753. * both tied to WaForceContextSaveRestoreNonCoherent
  754. * in some hsds for skl. We keep the tie for all gen9. The
  755. * documentation is a bit hazy and so we want to get common behaviour,
  756. * even though there is no clear evidence we would need both on kbl/bxt.
  757. * This area has been source of system hangs so we play it safe
  758. * and mimic the skl regardless of what bspec says.
  759. *
  760. * Use Force Non-Coherent whenever executing a 3D context. This
  761. * is a workaround for a possible hang in the unlikely event
  762. * a TLB invalidation occurs during a PSD flush.
  763. */
  764. /* WaForceEnableNonCoherent:skl,bxt,kbl */
  765. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  766. HDC_FORCE_NON_COHERENT);
  767. /* WaDisableHDCInvalidation:skl,bxt,kbl */
  768. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  769. BDW_DISABLE_HDC_INVALIDATION);
  770. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
  771. if (IS_SKYLAKE(dev_priv) ||
  772. IS_KABYLAKE(dev_priv) ||
  773. IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  774. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  775. GEN8_SAMPLER_POWER_BYPASS_DIS);
  776. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
  777. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  778. /* WaOCLCoherentLineFlush:skl,bxt,kbl */
  779. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  780. GEN8_LQSC_FLUSH_COHERENT_LINES));
  781. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
  782. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  783. if (ret)
  784. return ret;
  785. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
  786. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  787. if (ret)
  788. return ret;
  789. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
  790. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  791. if (ret)
  792. return ret;
  793. return 0;
  794. }
  795. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  796. {
  797. struct drm_i915_private *dev_priv = engine->i915;
  798. u8 vals[3] = { 0, 0, 0 };
  799. unsigned int i;
  800. for (i = 0; i < 3; i++) {
  801. u8 ss;
  802. /*
  803. * Only consider slices where one, and only one, subslice has 7
  804. * EUs
  805. */
  806. if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
  807. continue;
  808. /*
  809. * subslice_7eu[i] != 0 (because of the check above) and
  810. * ss_max == 4 (maximum number of subslices possible per slice)
  811. *
  812. * -> 0 <= ss <= 3;
  813. */
  814. ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
  815. vals[i] = 3 - ss;
  816. }
  817. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  818. return 0;
  819. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  820. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  821. GEN9_IZ_HASHING_MASK(2) |
  822. GEN9_IZ_HASHING_MASK(1) |
  823. GEN9_IZ_HASHING_MASK(0),
  824. GEN9_IZ_HASHING(2, vals[2]) |
  825. GEN9_IZ_HASHING(1, vals[1]) |
  826. GEN9_IZ_HASHING(0, vals[0]));
  827. return 0;
  828. }
  829. static int skl_init_workarounds(struct intel_engine_cs *engine)
  830. {
  831. struct drm_i915_private *dev_priv = engine->i915;
  832. int ret;
  833. ret = gen9_init_workarounds(engine);
  834. if (ret)
  835. return ret;
  836. /*
  837. * Actual WA is to disable percontext preemption granularity control
  838. * until D0 which is the default case so this is equivalent to
  839. * !WaDisablePerCtxtPreemptionGranularityControl:skl
  840. */
  841. if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
  842. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  843. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  844. }
  845. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0)) {
  846. /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
  847. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  848. _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
  849. }
  850. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  851. * involving this register should also be added to WA batch as required.
  852. */
  853. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
  854. /* WaDisableLSQCROPERFforOCL:skl */
  855. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  856. GEN8_LQSC_RO_PERF_DIS);
  857. /* WaEnableGapsTsvCreditFix:skl */
  858. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
  859. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  860. GEN9_GAPS_TSV_CREDIT_DISABLE));
  861. }
  862. /* WaDisablePowerCompilerClockGating:skl */
  863. if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
  864. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  865. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  866. /* WaBarrierPerformanceFixDisable:skl */
  867. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
  868. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  869. HDC_FENCE_DEST_SLM_DISABLE |
  870. HDC_BARRIER_PERFORMANCE_DISABLE);
  871. /* WaDisableSbeCacheDispatchPortSharing:skl */
  872. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
  873. WA_SET_BIT_MASKED(
  874. GEN7_HALF_SLICE_CHICKEN1,
  875. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  876. /* WaDisableGafsUnitClkGating:skl */
  877. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  878. /* WaInPlaceDecompressionHang:skl */
  879. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  880. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  881. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  882. /* WaDisableLSQCROPERFforOCL:skl */
  883. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  884. if (ret)
  885. return ret;
  886. return skl_tune_iz_hashing(engine);
  887. }
  888. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  889. {
  890. struct drm_i915_private *dev_priv = engine->i915;
  891. int ret;
  892. ret = gen9_init_workarounds(engine);
  893. if (ret)
  894. return ret;
  895. /* WaStoreMultiplePTEenable:bxt */
  896. /* This is a requirement according to Hardware specification */
  897. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  898. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  899. /* WaSetClckGatingDisableMedia:bxt */
  900. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  901. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  902. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  903. }
  904. /* WaDisableThreadStallDopClockGating:bxt */
  905. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  906. STALL_DOP_GATING_DISABLE);
  907. /* WaDisablePooledEuLoadBalancingFix:bxt */
  908. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
  909. WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
  910. GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
  911. }
  912. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  913. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
  914. WA_SET_BIT_MASKED(
  915. GEN7_HALF_SLICE_CHICKEN1,
  916. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  917. }
  918. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  919. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  920. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  921. /* WaDisableLSQCROPERFforOCL:bxt */
  922. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  923. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  924. if (ret)
  925. return ret;
  926. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  927. if (ret)
  928. return ret;
  929. }
  930. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  931. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
  932. I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
  933. L3_HIGH_PRIO_CREDITS(2));
  934. /* WaToEnableHwFixForPushConstHWBug:bxt */
  935. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  936. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  937. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  938. /* WaInPlaceDecompressionHang:bxt */
  939. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  940. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  941. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  942. return 0;
  943. }
  944. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  945. {
  946. struct drm_i915_private *dev_priv = engine->i915;
  947. int ret;
  948. ret = gen9_init_workarounds(engine);
  949. if (ret)
  950. return ret;
  951. /* WaEnableGapsTsvCreditFix:kbl */
  952. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  953. GEN9_GAPS_TSV_CREDIT_DISABLE));
  954. /* WaDisableDynamicCreditSharing:kbl */
  955. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  956. WA_SET_BIT(GAMT_CHKN_BIT_REG,
  957. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
  958. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  959. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  960. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  961. HDC_FENCE_DEST_SLM_DISABLE);
  962. /* WaToEnableHwFixForPushConstHWBug:kbl */
  963. if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
  964. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  965. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  966. /* WaDisableGafsUnitClkGating:kbl */
  967. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  968. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  969. WA_SET_BIT_MASKED(
  970. GEN7_HALF_SLICE_CHICKEN1,
  971. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  972. /* WaInPlaceDecompressionHang:kbl */
  973. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  974. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  975. /* WaDisableLSQCROPERFforOCL:kbl */
  976. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  977. if (ret)
  978. return ret;
  979. return 0;
  980. }
  981. int init_workarounds_ring(struct intel_engine_cs *engine)
  982. {
  983. struct drm_i915_private *dev_priv = engine->i915;
  984. WARN_ON(engine->id != RCS);
  985. dev_priv->workarounds.count = 0;
  986. dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
  987. if (IS_BROADWELL(dev_priv))
  988. return bdw_init_workarounds(engine);
  989. if (IS_CHERRYVIEW(dev_priv))
  990. return chv_init_workarounds(engine);
  991. if (IS_SKYLAKE(dev_priv))
  992. return skl_init_workarounds(engine);
  993. if (IS_BROXTON(dev_priv))
  994. return bxt_init_workarounds(engine);
  995. if (IS_KABYLAKE(dev_priv))
  996. return kbl_init_workarounds(engine);
  997. return 0;
  998. }
  999. static int init_render_ring(struct intel_engine_cs *engine)
  1000. {
  1001. struct drm_i915_private *dev_priv = engine->i915;
  1002. int ret = init_ring_common(engine);
  1003. if (ret)
  1004. return ret;
  1005. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  1006. if (IS_GEN(dev_priv, 4, 6))
  1007. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  1008. /* We need to disable the AsyncFlip performance optimisations in order
  1009. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  1010. * programmed to '1' on all products.
  1011. *
  1012. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  1013. */
  1014. if (IS_GEN(dev_priv, 6, 7))
  1015. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  1016. /* Required for the hardware to program scanline values for waiting */
  1017. /* WaEnableFlushTlbInvalidationMode:snb */
  1018. if (IS_GEN6(dev_priv))
  1019. I915_WRITE(GFX_MODE,
  1020. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  1021. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  1022. if (IS_GEN7(dev_priv))
  1023. I915_WRITE(GFX_MODE_GEN7,
  1024. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  1025. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  1026. if (IS_GEN6(dev_priv)) {
  1027. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  1028. * "If this bit is set, STCunit will have LRA as replacement
  1029. * policy. [...] This bit must be reset. LRA replacement
  1030. * policy is not supported."
  1031. */
  1032. I915_WRITE(CACHE_MODE_0,
  1033. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  1034. }
  1035. if (IS_GEN(dev_priv, 6, 7))
  1036. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  1037. if (INTEL_INFO(dev_priv)->gen >= 6)
  1038. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1039. return init_workarounds_ring(engine);
  1040. }
  1041. static void render_ring_cleanup(struct intel_engine_cs *engine)
  1042. {
  1043. struct drm_i915_private *dev_priv = engine->i915;
  1044. i915_vma_unpin_and_release(&dev_priv->semaphore);
  1045. }
  1046. static int gen8_rcs_signal(struct drm_i915_gem_request *req)
  1047. {
  1048. struct intel_ring *ring = req->ring;
  1049. struct drm_i915_private *dev_priv = req->i915;
  1050. struct intel_engine_cs *waiter;
  1051. enum intel_engine_id id;
  1052. int ret, num_rings;
  1053. num_rings = INTEL_INFO(dev_priv)->num_rings;
  1054. ret = intel_ring_begin(req, (num_rings-1) * 8);
  1055. if (ret)
  1056. return ret;
  1057. for_each_engine_id(waiter, dev_priv, id) {
  1058. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  1059. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1060. continue;
  1061. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  1062. intel_ring_emit(ring,
  1063. PIPE_CONTROL_GLOBAL_GTT_IVB |
  1064. PIPE_CONTROL_QW_WRITE |
  1065. PIPE_CONTROL_CS_STALL);
  1066. intel_ring_emit(ring, lower_32_bits(gtt_offset));
  1067. intel_ring_emit(ring, upper_32_bits(gtt_offset));
  1068. intel_ring_emit(ring, req->fence.seqno);
  1069. intel_ring_emit(ring, 0);
  1070. intel_ring_emit(ring,
  1071. MI_SEMAPHORE_SIGNAL |
  1072. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1073. intel_ring_emit(ring, 0);
  1074. }
  1075. intel_ring_advance(ring);
  1076. return 0;
  1077. }
  1078. static int gen8_xcs_signal(struct drm_i915_gem_request *req)
  1079. {
  1080. struct intel_ring *ring = req->ring;
  1081. struct drm_i915_private *dev_priv = req->i915;
  1082. struct intel_engine_cs *waiter;
  1083. enum intel_engine_id id;
  1084. int ret, num_rings;
  1085. num_rings = INTEL_INFO(dev_priv)->num_rings;
  1086. ret = intel_ring_begin(req, (num_rings-1) * 6);
  1087. if (ret)
  1088. return ret;
  1089. for_each_engine_id(waiter, dev_priv, id) {
  1090. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  1091. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1092. continue;
  1093. intel_ring_emit(ring,
  1094. (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
  1095. intel_ring_emit(ring,
  1096. lower_32_bits(gtt_offset) |
  1097. MI_FLUSH_DW_USE_GTT);
  1098. intel_ring_emit(ring, upper_32_bits(gtt_offset));
  1099. intel_ring_emit(ring, req->fence.seqno);
  1100. intel_ring_emit(ring,
  1101. MI_SEMAPHORE_SIGNAL |
  1102. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1103. intel_ring_emit(ring, 0);
  1104. }
  1105. intel_ring_advance(ring);
  1106. return 0;
  1107. }
  1108. static int gen6_signal(struct drm_i915_gem_request *req)
  1109. {
  1110. struct intel_ring *ring = req->ring;
  1111. struct drm_i915_private *dev_priv = req->i915;
  1112. struct intel_engine_cs *engine;
  1113. int ret, num_rings;
  1114. num_rings = INTEL_INFO(dev_priv)->num_rings;
  1115. ret = intel_ring_begin(req, round_up((num_rings-1) * 3, 2));
  1116. if (ret)
  1117. return ret;
  1118. for_each_engine(engine, dev_priv) {
  1119. i915_reg_t mbox_reg;
  1120. if (!(BIT(engine->hw_id) & GEN6_SEMAPHORES_MASK))
  1121. continue;
  1122. mbox_reg = req->engine->semaphore.mbox.signal[engine->hw_id];
  1123. if (i915_mmio_reg_valid(mbox_reg)) {
  1124. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  1125. intel_ring_emit_reg(ring, mbox_reg);
  1126. intel_ring_emit(ring, req->fence.seqno);
  1127. }
  1128. }
  1129. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1130. if (num_rings % 2 == 0)
  1131. intel_ring_emit(ring, MI_NOOP);
  1132. intel_ring_advance(ring);
  1133. return 0;
  1134. }
  1135. static void i9xx_submit_request(struct drm_i915_gem_request *request)
  1136. {
  1137. struct drm_i915_private *dev_priv = request->i915;
  1138. I915_WRITE_TAIL(request->engine,
  1139. intel_ring_offset(request->ring, request->tail));
  1140. }
  1141. static int i9xx_emit_request(struct drm_i915_gem_request *req)
  1142. {
  1143. struct intel_ring *ring = req->ring;
  1144. int ret;
  1145. ret = intel_ring_begin(req, 4);
  1146. if (ret)
  1147. return ret;
  1148. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1149. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1150. intel_ring_emit(ring, req->fence.seqno);
  1151. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1152. intel_ring_advance(ring);
  1153. req->tail = ring->tail;
  1154. return 0;
  1155. }
  1156. /**
  1157. * gen6_sema_emit_request - Update the semaphore mailbox registers
  1158. *
  1159. * @request - request to write to the ring
  1160. *
  1161. * Update the mailbox registers in the *other* rings with the current seqno.
  1162. * This acts like a signal in the canonical semaphore.
  1163. */
  1164. static int gen6_sema_emit_request(struct drm_i915_gem_request *req)
  1165. {
  1166. int ret;
  1167. ret = req->engine->semaphore.signal(req);
  1168. if (ret)
  1169. return ret;
  1170. return i9xx_emit_request(req);
  1171. }
  1172. static int gen8_render_emit_request(struct drm_i915_gem_request *req)
  1173. {
  1174. struct intel_engine_cs *engine = req->engine;
  1175. struct intel_ring *ring = req->ring;
  1176. int ret;
  1177. if (engine->semaphore.signal) {
  1178. ret = engine->semaphore.signal(req);
  1179. if (ret)
  1180. return ret;
  1181. }
  1182. ret = intel_ring_begin(req, 8);
  1183. if (ret)
  1184. return ret;
  1185. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  1186. intel_ring_emit(ring, (PIPE_CONTROL_GLOBAL_GTT_IVB |
  1187. PIPE_CONTROL_CS_STALL |
  1188. PIPE_CONTROL_QW_WRITE));
  1189. intel_ring_emit(ring, intel_hws_seqno_address(engine));
  1190. intel_ring_emit(ring, 0);
  1191. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1192. /* We're thrashing one dword of HWS. */
  1193. intel_ring_emit(ring, 0);
  1194. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1195. intel_ring_emit(ring, MI_NOOP);
  1196. intel_ring_advance(ring);
  1197. req->tail = ring->tail;
  1198. return 0;
  1199. }
  1200. /**
  1201. * intel_ring_sync - sync the waiter to the signaller on seqno
  1202. *
  1203. * @waiter - ring that is waiting
  1204. * @signaller - ring which has, or will signal
  1205. * @seqno - seqno which the waiter will block on
  1206. */
  1207. static int
  1208. gen8_ring_sync_to(struct drm_i915_gem_request *req,
  1209. struct drm_i915_gem_request *signal)
  1210. {
  1211. struct intel_ring *ring = req->ring;
  1212. struct drm_i915_private *dev_priv = req->i915;
  1213. u64 offset = GEN8_WAIT_OFFSET(req->engine, signal->engine->id);
  1214. struct i915_hw_ppgtt *ppgtt;
  1215. int ret;
  1216. ret = intel_ring_begin(req, 4);
  1217. if (ret)
  1218. return ret;
  1219. intel_ring_emit(ring,
  1220. MI_SEMAPHORE_WAIT |
  1221. MI_SEMAPHORE_GLOBAL_GTT |
  1222. MI_SEMAPHORE_SAD_GTE_SDD);
  1223. intel_ring_emit(ring, signal->fence.seqno);
  1224. intel_ring_emit(ring, lower_32_bits(offset));
  1225. intel_ring_emit(ring, upper_32_bits(offset));
  1226. intel_ring_advance(ring);
  1227. /* When the !RCS engines idle waiting upon a semaphore, they lose their
  1228. * pagetables and we must reload them before executing the batch.
  1229. * We do this on the i915_switch_context() following the wait and
  1230. * before the dispatch.
  1231. */
  1232. ppgtt = req->ctx->ppgtt;
  1233. if (ppgtt && req->engine->id != RCS)
  1234. ppgtt->pd_dirty_rings |= intel_engine_flag(req->engine);
  1235. return 0;
  1236. }
  1237. static int
  1238. gen6_ring_sync_to(struct drm_i915_gem_request *req,
  1239. struct drm_i915_gem_request *signal)
  1240. {
  1241. struct intel_ring *ring = req->ring;
  1242. u32 dw1 = MI_SEMAPHORE_MBOX |
  1243. MI_SEMAPHORE_COMPARE |
  1244. MI_SEMAPHORE_REGISTER;
  1245. u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->hw_id];
  1246. int ret;
  1247. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1248. ret = intel_ring_begin(req, 4);
  1249. if (ret)
  1250. return ret;
  1251. intel_ring_emit(ring, dw1 | wait_mbox);
  1252. /* Throughout all of the GEM code, seqno passed implies our current
  1253. * seqno is >= the last seqno executed. However for hardware the
  1254. * comparison is strictly greater than.
  1255. */
  1256. intel_ring_emit(ring, signal->fence.seqno - 1);
  1257. intel_ring_emit(ring, 0);
  1258. intel_ring_emit(ring, MI_NOOP);
  1259. intel_ring_advance(ring);
  1260. return 0;
  1261. }
  1262. static void
  1263. gen5_seqno_barrier(struct intel_engine_cs *engine)
  1264. {
  1265. /* MI_STORE are internally buffered by the GPU and not flushed
  1266. * either by MI_FLUSH or SyncFlush or any other combination of
  1267. * MI commands.
  1268. *
  1269. * "Only the submission of the store operation is guaranteed.
  1270. * The write result will be complete (coherent) some time later
  1271. * (this is practically a finite period but there is no guaranteed
  1272. * latency)."
  1273. *
  1274. * Empirically, we observe that we need a delay of at least 75us to
  1275. * be sure that the seqno write is visible by the CPU.
  1276. */
  1277. usleep_range(125, 250);
  1278. }
  1279. static void
  1280. gen6_seqno_barrier(struct intel_engine_cs *engine)
  1281. {
  1282. struct drm_i915_private *dev_priv = engine->i915;
  1283. /* Workaround to force correct ordering between irq and seqno writes on
  1284. * ivb (and maybe also on snb) by reading from a CS register (like
  1285. * ACTHD) before reading the status page.
  1286. *
  1287. * Note that this effectively stalls the read by the time it takes to
  1288. * do a memory transaction, which more or less ensures that the write
  1289. * from the GPU has sufficient time to invalidate the CPU cacheline.
  1290. * Alternatively we could delay the interrupt from the CS ring to give
  1291. * the write time to land, but that would incur a delay after every
  1292. * batch i.e. much more frequent than a delay when waiting for the
  1293. * interrupt (with the same net latency).
  1294. *
  1295. * Also note that to prevent whole machine hangs on gen7, we have to
  1296. * take the spinlock to guard against concurrent cacheline access.
  1297. */
  1298. spin_lock_irq(&dev_priv->uncore.lock);
  1299. POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
  1300. spin_unlock_irq(&dev_priv->uncore.lock);
  1301. }
  1302. static void
  1303. gen5_irq_enable(struct intel_engine_cs *engine)
  1304. {
  1305. gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
  1306. }
  1307. static void
  1308. gen5_irq_disable(struct intel_engine_cs *engine)
  1309. {
  1310. gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
  1311. }
  1312. static void
  1313. i9xx_irq_enable(struct intel_engine_cs *engine)
  1314. {
  1315. struct drm_i915_private *dev_priv = engine->i915;
  1316. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1317. I915_WRITE(IMR, dev_priv->irq_mask);
  1318. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1319. }
  1320. static void
  1321. i9xx_irq_disable(struct intel_engine_cs *engine)
  1322. {
  1323. struct drm_i915_private *dev_priv = engine->i915;
  1324. dev_priv->irq_mask |= engine->irq_enable_mask;
  1325. I915_WRITE(IMR, dev_priv->irq_mask);
  1326. }
  1327. static void
  1328. i8xx_irq_enable(struct intel_engine_cs *engine)
  1329. {
  1330. struct drm_i915_private *dev_priv = engine->i915;
  1331. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1332. I915_WRITE16(IMR, dev_priv->irq_mask);
  1333. POSTING_READ16(RING_IMR(engine->mmio_base));
  1334. }
  1335. static void
  1336. i8xx_irq_disable(struct intel_engine_cs *engine)
  1337. {
  1338. struct drm_i915_private *dev_priv = engine->i915;
  1339. dev_priv->irq_mask |= engine->irq_enable_mask;
  1340. I915_WRITE16(IMR, dev_priv->irq_mask);
  1341. }
  1342. static int
  1343. bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1344. {
  1345. struct intel_ring *ring = req->ring;
  1346. int ret;
  1347. ret = intel_ring_begin(req, 2);
  1348. if (ret)
  1349. return ret;
  1350. intel_ring_emit(ring, MI_FLUSH);
  1351. intel_ring_emit(ring, MI_NOOP);
  1352. intel_ring_advance(ring);
  1353. return 0;
  1354. }
  1355. static void
  1356. gen6_irq_enable(struct intel_engine_cs *engine)
  1357. {
  1358. struct drm_i915_private *dev_priv = engine->i915;
  1359. I915_WRITE_IMR(engine,
  1360. ~(engine->irq_enable_mask |
  1361. engine->irq_keep_mask));
  1362. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  1363. }
  1364. static void
  1365. gen6_irq_disable(struct intel_engine_cs *engine)
  1366. {
  1367. struct drm_i915_private *dev_priv = engine->i915;
  1368. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1369. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  1370. }
  1371. static void
  1372. hsw_vebox_irq_enable(struct intel_engine_cs *engine)
  1373. {
  1374. struct drm_i915_private *dev_priv = engine->i915;
  1375. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1376. gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
  1377. }
  1378. static void
  1379. hsw_vebox_irq_disable(struct intel_engine_cs *engine)
  1380. {
  1381. struct drm_i915_private *dev_priv = engine->i915;
  1382. I915_WRITE_IMR(engine, ~0);
  1383. gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
  1384. }
  1385. static void
  1386. gen8_irq_enable(struct intel_engine_cs *engine)
  1387. {
  1388. struct drm_i915_private *dev_priv = engine->i915;
  1389. I915_WRITE_IMR(engine,
  1390. ~(engine->irq_enable_mask |
  1391. engine->irq_keep_mask));
  1392. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1393. }
  1394. static void
  1395. gen8_irq_disable(struct intel_engine_cs *engine)
  1396. {
  1397. struct drm_i915_private *dev_priv = engine->i915;
  1398. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1399. }
  1400. static int
  1401. i965_emit_bb_start(struct drm_i915_gem_request *req,
  1402. u64 offset, u32 length,
  1403. unsigned int dispatch_flags)
  1404. {
  1405. struct intel_ring *ring = req->ring;
  1406. int ret;
  1407. ret = intel_ring_begin(req, 2);
  1408. if (ret)
  1409. return ret;
  1410. intel_ring_emit(ring,
  1411. MI_BATCH_BUFFER_START |
  1412. MI_BATCH_GTT |
  1413. (dispatch_flags & I915_DISPATCH_SECURE ?
  1414. 0 : MI_BATCH_NON_SECURE_I965));
  1415. intel_ring_emit(ring, offset);
  1416. intel_ring_advance(ring);
  1417. return 0;
  1418. }
  1419. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1420. #define I830_BATCH_LIMIT (256*1024)
  1421. #define I830_TLB_ENTRIES (2)
  1422. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1423. static int
  1424. i830_emit_bb_start(struct drm_i915_gem_request *req,
  1425. u64 offset, u32 len,
  1426. unsigned int dispatch_flags)
  1427. {
  1428. struct intel_ring *ring = req->ring;
  1429. u32 cs_offset = i915_ggtt_offset(req->engine->scratch);
  1430. int ret;
  1431. ret = intel_ring_begin(req, 6);
  1432. if (ret)
  1433. return ret;
  1434. /* Evict the invalid PTE TLBs */
  1435. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1436. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1437. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1438. intel_ring_emit(ring, cs_offset);
  1439. intel_ring_emit(ring, 0xdeadbeef);
  1440. intel_ring_emit(ring, MI_NOOP);
  1441. intel_ring_advance(ring);
  1442. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1443. if (len > I830_BATCH_LIMIT)
  1444. return -ENOSPC;
  1445. ret = intel_ring_begin(req, 6 + 2);
  1446. if (ret)
  1447. return ret;
  1448. /* Blit the batch (which has now all relocs applied) to the
  1449. * stable batch scratch bo area (so that the CS never
  1450. * stumbles over its tlb invalidation bug) ...
  1451. */
  1452. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1453. intel_ring_emit(ring,
  1454. BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1455. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1456. intel_ring_emit(ring, cs_offset);
  1457. intel_ring_emit(ring, 4096);
  1458. intel_ring_emit(ring, offset);
  1459. intel_ring_emit(ring, MI_FLUSH);
  1460. intel_ring_emit(ring, MI_NOOP);
  1461. intel_ring_advance(ring);
  1462. /* ... and execute it. */
  1463. offset = cs_offset;
  1464. }
  1465. ret = intel_ring_begin(req, 2);
  1466. if (ret)
  1467. return ret;
  1468. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1469. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1470. 0 : MI_BATCH_NON_SECURE));
  1471. intel_ring_advance(ring);
  1472. return 0;
  1473. }
  1474. static int
  1475. i915_emit_bb_start(struct drm_i915_gem_request *req,
  1476. u64 offset, u32 len,
  1477. unsigned int dispatch_flags)
  1478. {
  1479. struct intel_ring *ring = req->ring;
  1480. int ret;
  1481. ret = intel_ring_begin(req, 2);
  1482. if (ret)
  1483. return ret;
  1484. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1485. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1486. 0 : MI_BATCH_NON_SECURE));
  1487. intel_ring_advance(ring);
  1488. return 0;
  1489. }
  1490. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  1491. {
  1492. struct drm_i915_private *dev_priv = engine->i915;
  1493. if (!dev_priv->status_page_dmah)
  1494. return;
  1495. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  1496. engine->status_page.page_addr = NULL;
  1497. }
  1498. static void cleanup_status_page(struct intel_engine_cs *engine)
  1499. {
  1500. struct i915_vma *vma;
  1501. vma = fetch_and_zero(&engine->status_page.vma);
  1502. if (!vma)
  1503. return;
  1504. i915_vma_unpin(vma);
  1505. i915_gem_object_unpin_map(vma->obj);
  1506. i915_vma_put(vma);
  1507. }
  1508. static int init_status_page(struct intel_engine_cs *engine)
  1509. {
  1510. struct drm_i915_gem_object *obj;
  1511. struct i915_vma *vma;
  1512. unsigned int flags;
  1513. int ret;
  1514. obj = i915_gem_object_create(&engine->i915->drm, 4096);
  1515. if (IS_ERR(obj)) {
  1516. DRM_ERROR("Failed to allocate status page\n");
  1517. return PTR_ERR(obj);
  1518. }
  1519. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1520. if (ret)
  1521. goto err;
  1522. vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
  1523. if (IS_ERR(vma)) {
  1524. ret = PTR_ERR(vma);
  1525. goto err;
  1526. }
  1527. flags = PIN_GLOBAL;
  1528. if (!HAS_LLC(engine->i915))
  1529. /* On g33, we cannot place HWS above 256MiB, so
  1530. * restrict its pinning to the low mappable arena.
  1531. * Though this restriction is not documented for
  1532. * gen4, gen5, or byt, they also behave similarly
  1533. * and hang if the HWS is placed at the top of the
  1534. * GTT. To generalise, it appears that all !llc
  1535. * platforms have issues with us placing the HWS
  1536. * above the mappable region (even though we never
  1537. * actualy map it).
  1538. */
  1539. flags |= PIN_MAPPABLE;
  1540. ret = i915_vma_pin(vma, 0, 4096, flags);
  1541. if (ret)
  1542. goto err;
  1543. engine->status_page.vma = vma;
  1544. engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
  1545. engine->status_page.page_addr =
  1546. i915_gem_object_pin_map(obj, I915_MAP_WB);
  1547. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1548. engine->name, i915_ggtt_offset(vma));
  1549. return 0;
  1550. err:
  1551. i915_gem_object_put(obj);
  1552. return ret;
  1553. }
  1554. static int init_phys_status_page(struct intel_engine_cs *engine)
  1555. {
  1556. struct drm_i915_private *dev_priv = engine->i915;
  1557. dev_priv->status_page_dmah =
  1558. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  1559. if (!dev_priv->status_page_dmah)
  1560. return -ENOMEM;
  1561. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1562. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1563. return 0;
  1564. }
  1565. int intel_ring_pin(struct intel_ring *ring)
  1566. {
  1567. /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
  1568. unsigned int flags = PIN_GLOBAL | PIN_OFFSET_BIAS | 4096;
  1569. enum i915_map_type map;
  1570. struct i915_vma *vma = ring->vma;
  1571. void *addr;
  1572. int ret;
  1573. GEM_BUG_ON(ring->vaddr);
  1574. map = HAS_LLC(ring->engine->i915) ? I915_MAP_WB : I915_MAP_WC;
  1575. if (vma->obj->stolen)
  1576. flags |= PIN_MAPPABLE;
  1577. if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
  1578. if (flags & PIN_MAPPABLE || map == I915_MAP_WC)
  1579. ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
  1580. else
  1581. ret = i915_gem_object_set_to_cpu_domain(vma->obj, true);
  1582. if (unlikely(ret))
  1583. return ret;
  1584. }
  1585. ret = i915_vma_pin(vma, 0, PAGE_SIZE, flags);
  1586. if (unlikely(ret))
  1587. return ret;
  1588. if (i915_vma_is_map_and_fenceable(vma))
  1589. addr = (void __force *)i915_vma_pin_iomap(vma);
  1590. else
  1591. addr = i915_gem_object_pin_map(vma->obj, map);
  1592. if (IS_ERR(addr))
  1593. goto err;
  1594. ring->vaddr = addr;
  1595. return 0;
  1596. err:
  1597. i915_vma_unpin(vma);
  1598. return PTR_ERR(addr);
  1599. }
  1600. void intel_ring_unpin(struct intel_ring *ring)
  1601. {
  1602. GEM_BUG_ON(!ring->vma);
  1603. GEM_BUG_ON(!ring->vaddr);
  1604. if (i915_vma_is_map_and_fenceable(ring->vma))
  1605. i915_vma_unpin_iomap(ring->vma);
  1606. else
  1607. i915_gem_object_unpin_map(ring->vma->obj);
  1608. ring->vaddr = NULL;
  1609. i915_vma_unpin(ring->vma);
  1610. }
  1611. static struct i915_vma *
  1612. intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
  1613. {
  1614. struct drm_i915_gem_object *obj;
  1615. struct i915_vma *vma;
  1616. obj = i915_gem_object_create_stolen(&dev_priv->drm, size);
  1617. if (!obj)
  1618. obj = i915_gem_object_create(&dev_priv->drm, size);
  1619. if (IS_ERR(obj))
  1620. return ERR_CAST(obj);
  1621. /* mark ring buffers as read-only from GPU side by default */
  1622. obj->gt_ro = 1;
  1623. vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
  1624. if (IS_ERR(vma))
  1625. goto err;
  1626. return vma;
  1627. err:
  1628. i915_gem_object_put(obj);
  1629. return vma;
  1630. }
  1631. struct intel_ring *
  1632. intel_engine_create_ring(struct intel_engine_cs *engine, int size)
  1633. {
  1634. struct intel_ring *ring;
  1635. struct i915_vma *vma;
  1636. GEM_BUG_ON(!is_power_of_2(size));
  1637. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1638. if (!ring)
  1639. return ERR_PTR(-ENOMEM);
  1640. ring->engine = engine;
  1641. INIT_LIST_HEAD(&ring->request_list);
  1642. ring->size = size;
  1643. /* Workaround an erratum on the i830 which causes a hang if
  1644. * the TAIL pointer points to within the last 2 cachelines
  1645. * of the buffer.
  1646. */
  1647. ring->effective_size = size;
  1648. if (IS_I830(engine->i915) || IS_845G(engine->i915))
  1649. ring->effective_size -= 2 * CACHELINE_BYTES;
  1650. ring->last_retired_head = -1;
  1651. intel_ring_update_space(ring);
  1652. vma = intel_ring_create_vma(engine->i915, size);
  1653. if (IS_ERR(vma)) {
  1654. kfree(ring);
  1655. return ERR_CAST(vma);
  1656. }
  1657. ring->vma = vma;
  1658. return ring;
  1659. }
  1660. void
  1661. intel_ring_free(struct intel_ring *ring)
  1662. {
  1663. i915_vma_put(ring->vma);
  1664. kfree(ring);
  1665. }
  1666. static int intel_ring_context_pin(struct i915_gem_context *ctx,
  1667. struct intel_engine_cs *engine)
  1668. {
  1669. struct intel_context *ce = &ctx->engine[engine->id];
  1670. int ret;
  1671. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1672. if (ce->pin_count++)
  1673. return 0;
  1674. if (ce->state) {
  1675. ret = i915_gem_object_set_to_gtt_domain(ce->state->obj, false);
  1676. if (ret)
  1677. goto error;
  1678. ret = i915_vma_pin(ce->state, 0, ctx->ggtt_alignment,
  1679. PIN_GLOBAL | PIN_HIGH);
  1680. if (ret)
  1681. goto error;
  1682. }
  1683. /* The kernel context is only used as a placeholder for flushing the
  1684. * active context. It is never used for submitting user rendering and
  1685. * as such never requires the golden render context, and so we can skip
  1686. * emitting it when we switch to the kernel context. This is required
  1687. * as during eviction we cannot allocate and pin the renderstate in
  1688. * order to initialise the context.
  1689. */
  1690. if (ctx == ctx->i915->kernel_context)
  1691. ce->initialised = true;
  1692. i915_gem_context_get(ctx);
  1693. return 0;
  1694. error:
  1695. ce->pin_count = 0;
  1696. return ret;
  1697. }
  1698. static void intel_ring_context_unpin(struct i915_gem_context *ctx,
  1699. struct intel_engine_cs *engine)
  1700. {
  1701. struct intel_context *ce = &ctx->engine[engine->id];
  1702. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1703. if (--ce->pin_count)
  1704. return;
  1705. if (ce->state)
  1706. i915_vma_unpin(ce->state);
  1707. i915_gem_context_put(ctx);
  1708. }
  1709. static int intel_init_ring_buffer(struct intel_engine_cs *engine)
  1710. {
  1711. struct drm_i915_private *dev_priv = engine->i915;
  1712. struct intel_ring *ring;
  1713. int ret;
  1714. WARN_ON(engine->buffer);
  1715. intel_engine_setup_common(engine);
  1716. memset(engine->semaphore.sync_seqno, 0,
  1717. sizeof(engine->semaphore.sync_seqno));
  1718. ret = intel_engine_init_common(engine);
  1719. if (ret)
  1720. goto error;
  1721. /* We may need to do things with the shrinker which
  1722. * require us to immediately switch back to the default
  1723. * context. This can cause a problem as pinning the
  1724. * default context also requires GTT space which may not
  1725. * be available. To avoid this we always pin the default
  1726. * context.
  1727. */
  1728. ret = intel_ring_context_pin(dev_priv->kernel_context, engine);
  1729. if (ret)
  1730. goto error;
  1731. ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
  1732. if (IS_ERR(ring)) {
  1733. ret = PTR_ERR(ring);
  1734. goto error;
  1735. }
  1736. if (HWS_NEEDS_PHYSICAL(dev_priv)) {
  1737. WARN_ON(engine->id != RCS);
  1738. ret = init_phys_status_page(engine);
  1739. if (ret)
  1740. goto error;
  1741. } else {
  1742. ret = init_status_page(engine);
  1743. if (ret)
  1744. goto error;
  1745. }
  1746. ret = intel_ring_pin(ring);
  1747. if (ret) {
  1748. intel_ring_free(ring);
  1749. goto error;
  1750. }
  1751. engine->buffer = ring;
  1752. return 0;
  1753. error:
  1754. intel_engine_cleanup(engine);
  1755. return ret;
  1756. }
  1757. void intel_engine_cleanup(struct intel_engine_cs *engine)
  1758. {
  1759. struct drm_i915_private *dev_priv;
  1760. if (!intel_engine_initialized(engine))
  1761. return;
  1762. dev_priv = engine->i915;
  1763. if (engine->buffer) {
  1764. WARN_ON(INTEL_GEN(dev_priv) > 2 &&
  1765. (I915_READ_MODE(engine) & MODE_IDLE) == 0);
  1766. intel_ring_unpin(engine->buffer);
  1767. intel_ring_free(engine->buffer);
  1768. engine->buffer = NULL;
  1769. }
  1770. if (engine->cleanup)
  1771. engine->cleanup(engine);
  1772. if (HWS_NEEDS_PHYSICAL(dev_priv)) {
  1773. WARN_ON(engine->id != RCS);
  1774. cleanup_phys_status_page(engine);
  1775. } else {
  1776. cleanup_status_page(engine);
  1777. }
  1778. intel_engine_cleanup_common(engine);
  1779. intel_ring_context_unpin(dev_priv->kernel_context, engine);
  1780. engine->i915 = NULL;
  1781. }
  1782. void intel_legacy_submission_resume(struct drm_i915_private *dev_priv)
  1783. {
  1784. struct intel_engine_cs *engine;
  1785. for_each_engine(engine, dev_priv) {
  1786. engine->buffer->head = engine->buffer->tail;
  1787. engine->buffer->last_retired_head = -1;
  1788. }
  1789. }
  1790. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1791. {
  1792. int ret;
  1793. /* Flush enough space to reduce the likelihood of waiting after
  1794. * we start building the request - in which case we will just
  1795. * have to repeat work.
  1796. */
  1797. request->reserved_space += LEGACY_REQUEST_SIZE;
  1798. request->ring = request->engine->buffer;
  1799. ret = intel_ring_begin(request, 0);
  1800. if (ret)
  1801. return ret;
  1802. request->reserved_space -= LEGACY_REQUEST_SIZE;
  1803. return 0;
  1804. }
  1805. static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
  1806. {
  1807. struct intel_ring *ring = req->ring;
  1808. struct drm_i915_gem_request *target;
  1809. int ret;
  1810. intel_ring_update_space(ring);
  1811. if (ring->space >= bytes)
  1812. return 0;
  1813. /*
  1814. * Space is reserved in the ringbuffer for finalising the request,
  1815. * as that cannot be allowed to fail. During request finalisation,
  1816. * reserved_space is set to 0 to stop the overallocation and the
  1817. * assumption is that then we never need to wait (which has the
  1818. * risk of failing with EINTR).
  1819. *
  1820. * See also i915_gem_request_alloc() and i915_add_request().
  1821. */
  1822. GEM_BUG_ON(!req->reserved_space);
  1823. list_for_each_entry(target, &ring->request_list, ring_link) {
  1824. unsigned space;
  1825. /* Would completion of this request free enough space? */
  1826. space = __intel_ring_space(target->postfix, ring->tail,
  1827. ring->size);
  1828. if (space >= bytes)
  1829. break;
  1830. }
  1831. if (WARN_ON(&target->ring_link == &ring->request_list))
  1832. return -ENOSPC;
  1833. ret = i915_wait_request(target,
  1834. I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
  1835. NULL, NO_WAITBOOST);
  1836. if (ret)
  1837. return ret;
  1838. i915_gem_request_retire_upto(target);
  1839. intel_ring_update_space(ring);
  1840. GEM_BUG_ON(ring->space < bytes);
  1841. return 0;
  1842. }
  1843. int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
  1844. {
  1845. struct intel_ring *ring = req->ring;
  1846. int remain_actual = ring->size - ring->tail;
  1847. int remain_usable = ring->effective_size - ring->tail;
  1848. int bytes = num_dwords * sizeof(u32);
  1849. int total_bytes, wait_bytes;
  1850. bool need_wrap = false;
  1851. total_bytes = bytes + req->reserved_space;
  1852. if (unlikely(bytes > remain_usable)) {
  1853. /*
  1854. * Not enough space for the basic request. So need to flush
  1855. * out the remainder and then wait for base + reserved.
  1856. */
  1857. wait_bytes = remain_actual + total_bytes;
  1858. need_wrap = true;
  1859. } else if (unlikely(total_bytes > remain_usable)) {
  1860. /*
  1861. * The base request will fit but the reserved space
  1862. * falls off the end. So we don't need an immediate wrap
  1863. * and only need to effectively wait for the reserved
  1864. * size space from the start of ringbuffer.
  1865. */
  1866. wait_bytes = remain_actual + req->reserved_space;
  1867. } else {
  1868. /* No wrapping required, just waiting. */
  1869. wait_bytes = total_bytes;
  1870. }
  1871. if (wait_bytes > ring->space) {
  1872. int ret = wait_for_space(req, wait_bytes);
  1873. if (unlikely(ret))
  1874. return ret;
  1875. }
  1876. if (unlikely(need_wrap)) {
  1877. GEM_BUG_ON(remain_actual > ring->space);
  1878. GEM_BUG_ON(ring->tail + remain_actual > ring->size);
  1879. /* Fill the tail with MI_NOOP */
  1880. memset(ring->vaddr + ring->tail, 0, remain_actual);
  1881. ring->tail = 0;
  1882. ring->space -= remain_actual;
  1883. }
  1884. ring->space -= bytes;
  1885. GEM_BUG_ON(ring->space < 0);
  1886. return 0;
  1887. }
  1888. /* Align the ring tail to a cacheline boundary */
  1889. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  1890. {
  1891. struct intel_ring *ring = req->ring;
  1892. int num_dwords =
  1893. (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1894. int ret;
  1895. if (num_dwords == 0)
  1896. return 0;
  1897. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1898. ret = intel_ring_begin(req, num_dwords);
  1899. if (ret)
  1900. return ret;
  1901. while (num_dwords--)
  1902. intel_ring_emit(ring, MI_NOOP);
  1903. intel_ring_advance(ring);
  1904. return 0;
  1905. }
  1906. static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
  1907. {
  1908. struct drm_i915_private *dev_priv = request->i915;
  1909. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1910. /* Every tail move must follow the sequence below */
  1911. /* Disable notification that the ring is IDLE. The GT
  1912. * will then assume that it is busy and bring it out of rc6.
  1913. */
  1914. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1915. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1916. /* Clear the context id. Here be magic! */
  1917. I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
  1918. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1919. if (intel_wait_for_register_fw(dev_priv,
  1920. GEN6_BSD_SLEEP_PSMI_CONTROL,
  1921. GEN6_BSD_SLEEP_INDICATOR,
  1922. 0,
  1923. 50))
  1924. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1925. /* Now that the ring is fully powered up, update the tail */
  1926. i9xx_submit_request(request);
  1927. /* Let the ring send IDLE messages to the GT again,
  1928. * and so let it sleep to conserve power when idle.
  1929. */
  1930. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1931. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1932. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1933. }
  1934. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1935. {
  1936. struct intel_ring *ring = req->ring;
  1937. uint32_t cmd;
  1938. int ret;
  1939. ret = intel_ring_begin(req, 4);
  1940. if (ret)
  1941. return ret;
  1942. cmd = MI_FLUSH_DW;
  1943. if (INTEL_GEN(req->i915) >= 8)
  1944. cmd += 1;
  1945. /* We always require a command barrier so that subsequent
  1946. * commands, such as breadcrumb interrupts, are strictly ordered
  1947. * wrt the contents of the write cache being flushed to memory
  1948. * (and thus being coherent from the CPU).
  1949. */
  1950. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1951. /*
  1952. * Bspec vol 1c.5 - video engine command streamer:
  1953. * "If ENABLED, all TLBs will be invalidated once the flush
  1954. * operation is complete. This bit is only valid when the
  1955. * Post-Sync Operation field is a value of 1h or 3h."
  1956. */
  1957. if (mode & EMIT_INVALIDATE)
  1958. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1959. intel_ring_emit(ring, cmd);
  1960. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1961. if (INTEL_GEN(req->i915) >= 8) {
  1962. intel_ring_emit(ring, 0); /* upper addr */
  1963. intel_ring_emit(ring, 0); /* value */
  1964. } else {
  1965. intel_ring_emit(ring, 0);
  1966. intel_ring_emit(ring, MI_NOOP);
  1967. }
  1968. intel_ring_advance(ring);
  1969. return 0;
  1970. }
  1971. static int
  1972. gen8_emit_bb_start(struct drm_i915_gem_request *req,
  1973. u64 offset, u32 len,
  1974. unsigned int dispatch_flags)
  1975. {
  1976. struct intel_ring *ring = req->ring;
  1977. bool ppgtt = USES_PPGTT(req->i915) &&
  1978. !(dispatch_flags & I915_DISPATCH_SECURE);
  1979. int ret;
  1980. ret = intel_ring_begin(req, 4);
  1981. if (ret)
  1982. return ret;
  1983. /* FIXME(BDW): Address space and security selectors. */
  1984. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  1985. (dispatch_flags & I915_DISPATCH_RS ?
  1986. MI_BATCH_RESOURCE_STREAMER : 0));
  1987. intel_ring_emit(ring, lower_32_bits(offset));
  1988. intel_ring_emit(ring, upper_32_bits(offset));
  1989. intel_ring_emit(ring, MI_NOOP);
  1990. intel_ring_advance(ring);
  1991. return 0;
  1992. }
  1993. static int
  1994. hsw_emit_bb_start(struct drm_i915_gem_request *req,
  1995. u64 offset, u32 len,
  1996. unsigned int dispatch_flags)
  1997. {
  1998. struct intel_ring *ring = req->ring;
  1999. int ret;
  2000. ret = intel_ring_begin(req, 2);
  2001. if (ret)
  2002. return ret;
  2003. intel_ring_emit(ring,
  2004. MI_BATCH_BUFFER_START |
  2005. (dispatch_flags & I915_DISPATCH_SECURE ?
  2006. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  2007. (dispatch_flags & I915_DISPATCH_RS ?
  2008. MI_BATCH_RESOURCE_STREAMER : 0));
  2009. /* bit0-7 is the length on GEN6+ */
  2010. intel_ring_emit(ring, offset);
  2011. intel_ring_advance(ring);
  2012. return 0;
  2013. }
  2014. static int
  2015. gen6_emit_bb_start(struct drm_i915_gem_request *req,
  2016. u64 offset, u32 len,
  2017. unsigned int dispatch_flags)
  2018. {
  2019. struct intel_ring *ring = req->ring;
  2020. int ret;
  2021. ret = intel_ring_begin(req, 2);
  2022. if (ret)
  2023. return ret;
  2024. intel_ring_emit(ring,
  2025. MI_BATCH_BUFFER_START |
  2026. (dispatch_flags & I915_DISPATCH_SECURE ?
  2027. 0 : MI_BATCH_NON_SECURE_I965));
  2028. /* bit0-7 is the length on GEN6+ */
  2029. intel_ring_emit(ring, offset);
  2030. intel_ring_advance(ring);
  2031. return 0;
  2032. }
  2033. /* Blitter support (SandyBridge+) */
  2034. static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  2035. {
  2036. struct intel_ring *ring = req->ring;
  2037. uint32_t cmd;
  2038. int ret;
  2039. ret = intel_ring_begin(req, 4);
  2040. if (ret)
  2041. return ret;
  2042. cmd = MI_FLUSH_DW;
  2043. if (INTEL_GEN(req->i915) >= 8)
  2044. cmd += 1;
  2045. /* We always require a command barrier so that subsequent
  2046. * commands, such as breadcrumb interrupts, are strictly ordered
  2047. * wrt the contents of the write cache being flushed to memory
  2048. * (and thus being coherent from the CPU).
  2049. */
  2050. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2051. /*
  2052. * Bspec vol 1c.3 - blitter engine command streamer:
  2053. * "If ENABLED, all TLBs will be invalidated once the flush
  2054. * operation is complete. This bit is only valid when the
  2055. * Post-Sync Operation field is a value of 1h or 3h."
  2056. */
  2057. if (mode & EMIT_INVALIDATE)
  2058. cmd |= MI_INVALIDATE_TLB;
  2059. intel_ring_emit(ring, cmd);
  2060. intel_ring_emit(ring,
  2061. I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2062. if (INTEL_GEN(req->i915) >= 8) {
  2063. intel_ring_emit(ring, 0); /* upper addr */
  2064. intel_ring_emit(ring, 0); /* value */
  2065. } else {
  2066. intel_ring_emit(ring, 0);
  2067. intel_ring_emit(ring, MI_NOOP);
  2068. }
  2069. intel_ring_advance(ring);
  2070. return 0;
  2071. }
  2072. static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
  2073. struct intel_engine_cs *engine)
  2074. {
  2075. struct drm_i915_gem_object *obj;
  2076. int ret, i;
  2077. if (!i915.semaphores)
  2078. return;
  2079. if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore) {
  2080. struct i915_vma *vma;
  2081. obj = i915_gem_object_create(&dev_priv->drm, 4096);
  2082. if (IS_ERR(obj))
  2083. goto err;
  2084. vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
  2085. if (IS_ERR(vma))
  2086. goto err_obj;
  2087. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  2088. if (ret)
  2089. goto err_obj;
  2090. ret = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
  2091. if (ret)
  2092. goto err_obj;
  2093. dev_priv->semaphore = vma;
  2094. }
  2095. if (INTEL_GEN(dev_priv) >= 8) {
  2096. u32 offset = i915_ggtt_offset(dev_priv->semaphore);
  2097. engine->semaphore.sync_to = gen8_ring_sync_to;
  2098. engine->semaphore.signal = gen8_xcs_signal;
  2099. for (i = 0; i < I915_NUM_ENGINES; i++) {
  2100. u32 ring_offset;
  2101. if (i != engine->id)
  2102. ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
  2103. else
  2104. ring_offset = MI_SEMAPHORE_SYNC_INVALID;
  2105. engine->semaphore.signal_ggtt[i] = ring_offset;
  2106. }
  2107. } else if (INTEL_GEN(dev_priv) >= 6) {
  2108. engine->semaphore.sync_to = gen6_ring_sync_to;
  2109. engine->semaphore.signal = gen6_signal;
  2110. /*
  2111. * The current semaphore is only applied on pre-gen8
  2112. * platform. And there is no VCS2 ring on the pre-gen8
  2113. * platform. So the semaphore between RCS and VCS2 is
  2114. * initialized as INVALID. Gen8 will initialize the
  2115. * sema between VCS2 and RCS later.
  2116. */
  2117. for (i = 0; i < GEN6_NUM_SEMAPHORES; i++) {
  2118. static const struct {
  2119. u32 wait_mbox;
  2120. i915_reg_t mbox_reg;
  2121. } sem_data[GEN6_NUM_SEMAPHORES][GEN6_NUM_SEMAPHORES] = {
  2122. [RCS_HW] = {
  2123. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
  2124. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
  2125. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
  2126. },
  2127. [VCS_HW] = {
  2128. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
  2129. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
  2130. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
  2131. },
  2132. [BCS_HW] = {
  2133. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
  2134. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
  2135. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
  2136. },
  2137. [VECS_HW] = {
  2138. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
  2139. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
  2140. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
  2141. },
  2142. };
  2143. u32 wait_mbox;
  2144. i915_reg_t mbox_reg;
  2145. if (i == engine->hw_id) {
  2146. wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
  2147. mbox_reg = GEN6_NOSYNC;
  2148. } else {
  2149. wait_mbox = sem_data[engine->hw_id][i].wait_mbox;
  2150. mbox_reg = sem_data[engine->hw_id][i].mbox_reg;
  2151. }
  2152. engine->semaphore.mbox.wait[i] = wait_mbox;
  2153. engine->semaphore.mbox.signal[i] = mbox_reg;
  2154. }
  2155. }
  2156. return;
  2157. err_obj:
  2158. i915_gem_object_put(obj);
  2159. err:
  2160. DRM_DEBUG_DRIVER("Failed to allocate space for semaphores, disabling\n");
  2161. i915.semaphores = 0;
  2162. }
  2163. static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
  2164. struct intel_engine_cs *engine)
  2165. {
  2166. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;
  2167. if (INTEL_GEN(dev_priv) >= 8) {
  2168. engine->irq_enable = gen8_irq_enable;
  2169. engine->irq_disable = gen8_irq_disable;
  2170. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2171. } else if (INTEL_GEN(dev_priv) >= 6) {
  2172. engine->irq_enable = gen6_irq_enable;
  2173. engine->irq_disable = gen6_irq_disable;
  2174. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2175. } else if (INTEL_GEN(dev_priv) >= 5) {
  2176. engine->irq_enable = gen5_irq_enable;
  2177. engine->irq_disable = gen5_irq_disable;
  2178. engine->irq_seqno_barrier = gen5_seqno_barrier;
  2179. } else if (INTEL_GEN(dev_priv) >= 3) {
  2180. engine->irq_enable = i9xx_irq_enable;
  2181. engine->irq_disable = i9xx_irq_disable;
  2182. } else {
  2183. engine->irq_enable = i8xx_irq_enable;
  2184. engine->irq_disable = i8xx_irq_disable;
  2185. }
  2186. }
  2187. static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
  2188. struct intel_engine_cs *engine)
  2189. {
  2190. intel_ring_init_irq(dev_priv, engine);
  2191. intel_ring_init_semaphores(dev_priv, engine);
  2192. engine->init_hw = init_ring_common;
  2193. engine->reset_hw = reset_ring_common;
  2194. engine->emit_request = i9xx_emit_request;
  2195. if (i915.semaphores)
  2196. engine->emit_request = gen6_sema_emit_request;
  2197. engine->submit_request = i9xx_submit_request;
  2198. if (INTEL_GEN(dev_priv) >= 8)
  2199. engine->emit_bb_start = gen8_emit_bb_start;
  2200. else if (INTEL_GEN(dev_priv) >= 6)
  2201. engine->emit_bb_start = gen6_emit_bb_start;
  2202. else if (INTEL_GEN(dev_priv) >= 4)
  2203. engine->emit_bb_start = i965_emit_bb_start;
  2204. else if (IS_I830(dev_priv) || IS_845G(dev_priv))
  2205. engine->emit_bb_start = i830_emit_bb_start;
  2206. else
  2207. engine->emit_bb_start = i915_emit_bb_start;
  2208. }
  2209. int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
  2210. {
  2211. struct drm_i915_private *dev_priv = engine->i915;
  2212. int ret;
  2213. intel_ring_default_vfuncs(dev_priv, engine);
  2214. if (HAS_L3_DPF(dev_priv))
  2215. engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2216. if (INTEL_GEN(dev_priv) >= 8) {
  2217. engine->init_context = intel_rcs_ctx_init;
  2218. engine->emit_request = gen8_render_emit_request;
  2219. engine->emit_flush = gen8_render_ring_flush;
  2220. if (i915.semaphores)
  2221. engine->semaphore.signal = gen8_rcs_signal;
  2222. } else if (INTEL_GEN(dev_priv) >= 6) {
  2223. engine->init_context = intel_rcs_ctx_init;
  2224. engine->emit_flush = gen7_render_ring_flush;
  2225. if (IS_GEN6(dev_priv))
  2226. engine->emit_flush = gen6_render_ring_flush;
  2227. } else if (IS_GEN5(dev_priv)) {
  2228. engine->emit_flush = gen4_render_ring_flush;
  2229. } else {
  2230. if (INTEL_GEN(dev_priv) < 4)
  2231. engine->emit_flush = gen2_render_ring_flush;
  2232. else
  2233. engine->emit_flush = gen4_render_ring_flush;
  2234. engine->irq_enable_mask = I915_USER_INTERRUPT;
  2235. }
  2236. if (IS_HASWELL(dev_priv))
  2237. engine->emit_bb_start = hsw_emit_bb_start;
  2238. engine->init_hw = init_render_ring;
  2239. engine->cleanup = render_ring_cleanup;
  2240. ret = intel_init_ring_buffer(engine);
  2241. if (ret)
  2242. return ret;
  2243. if (INTEL_GEN(dev_priv) >= 6) {
  2244. ret = intel_engine_create_scratch(engine, 4096);
  2245. if (ret)
  2246. return ret;
  2247. } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
  2248. ret = intel_engine_create_scratch(engine, I830_WA_SIZE);
  2249. if (ret)
  2250. return ret;
  2251. }
  2252. return 0;
  2253. }
  2254. int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
  2255. {
  2256. struct drm_i915_private *dev_priv = engine->i915;
  2257. intel_ring_default_vfuncs(dev_priv, engine);
  2258. if (INTEL_GEN(dev_priv) >= 6) {
  2259. /* gen6 bsd needs a special wa for tail updates */
  2260. if (IS_GEN6(dev_priv))
  2261. engine->submit_request = gen6_bsd_submit_request;
  2262. engine->emit_flush = gen6_bsd_ring_flush;
  2263. if (INTEL_GEN(dev_priv) < 8)
  2264. engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2265. } else {
  2266. engine->mmio_base = BSD_RING_BASE;
  2267. engine->emit_flush = bsd_ring_flush;
  2268. if (IS_GEN5(dev_priv))
  2269. engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2270. else
  2271. engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2272. }
  2273. return intel_init_ring_buffer(engine);
  2274. }
  2275. /**
  2276. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2277. */
  2278. int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine)
  2279. {
  2280. struct drm_i915_private *dev_priv = engine->i915;
  2281. intel_ring_default_vfuncs(dev_priv, engine);
  2282. engine->emit_flush = gen6_bsd_ring_flush;
  2283. return intel_init_ring_buffer(engine);
  2284. }
  2285. int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
  2286. {
  2287. struct drm_i915_private *dev_priv = engine->i915;
  2288. intel_ring_default_vfuncs(dev_priv, engine);
  2289. engine->emit_flush = gen6_ring_flush;
  2290. if (INTEL_GEN(dev_priv) < 8)
  2291. engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2292. return intel_init_ring_buffer(engine);
  2293. }
  2294. int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
  2295. {
  2296. struct drm_i915_private *dev_priv = engine->i915;
  2297. intel_ring_default_vfuncs(dev_priv, engine);
  2298. engine->emit_flush = gen6_ring_flush;
  2299. if (INTEL_GEN(dev_priv) < 8) {
  2300. engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2301. engine->irq_enable = hsw_vebox_irq_enable;
  2302. engine->irq_disable = hsw_vebox_irq_disable;
  2303. }
  2304. return intel_init_ring_buffer(engine);
  2305. }