intel_mocs.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * Copyright (c) 2015 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions: *
  10. * The above copyright notice and this permission notice (including the next
  11. * paragraph) shall be included in all copies or substantial portions of the
  12. * Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  18. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  19. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  20. * SOFTWARE.
  21. */
  22. #include "intel_mocs.h"
  23. #include "intel_lrc.h"
  24. #include "intel_ringbuffer.h"
  25. /* structures required */
  26. struct drm_i915_mocs_entry {
  27. u32 control_value;
  28. u16 l3cc_value;
  29. };
  30. struct drm_i915_mocs_table {
  31. u32 size;
  32. const struct drm_i915_mocs_entry *table;
  33. };
  34. /* Defines for the tables (XXX_MOCS_0 - XXX_MOCS_63) */
  35. #define LE_CACHEABILITY(value) ((value) << 0)
  36. #define LE_TGT_CACHE(value) ((value) << 2)
  37. #define LE_LRUM(value) ((value) << 4)
  38. #define LE_AOM(value) ((value) << 6)
  39. #define LE_RSC(value) ((value) << 7)
  40. #define LE_SCC(value) ((value) << 8)
  41. #define LE_PFM(value) ((value) << 11)
  42. #define LE_SCF(value) ((value) << 14)
  43. /* Defines for the tables (LNCFMOCS0 - LNCFMOCS31) - two entries per word */
  44. #define L3_ESC(value) ((value) << 0)
  45. #define L3_SCC(value) ((value) << 1)
  46. #define L3_CACHEABILITY(value) ((value) << 4)
  47. /* Helper defines */
  48. #define GEN9_NUM_MOCS_ENTRIES 62 /* 62 out of 64 - 63 & 64 are reserved. */
  49. /* (e)LLC caching options */
  50. #define LE_PAGETABLE 0
  51. #define LE_UC 1
  52. #define LE_WT 2
  53. #define LE_WB 3
  54. /* L3 caching options */
  55. #define L3_DIRECT 0
  56. #define L3_UC 1
  57. #define L3_RESERVED 2
  58. #define L3_WB 3
  59. /* Target cache */
  60. #define LE_TC_PAGETABLE 0
  61. #define LE_TC_LLC 1
  62. #define LE_TC_LLC_ELLC 2
  63. #define LE_TC_LLC_ELLC_ALT 3
  64. /*
  65. * MOCS tables
  66. *
  67. * These are the MOCS tables that are programmed across all the rings.
  68. * The control value is programmed to all the rings that support the
  69. * MOCS registers. While the l3cc_values are only programmed to the
  70. * LNCFCMOCS0 - LNCFCMOCS32 registers.
  71. *
  72. * These tables are intended to be kept reasonably consistent across
  73. * platforms. However some of the fields are not applicable to all of
  74. * them.
  75. *
  76. * Entries not part of the following tables are undefined as far as
  77. * userspace is concerned and shouldn't be relied upon. For the time
  78. * being they will be implicitly initialized to the strictest caching
  79. * configuration (uncached) to guarantee forwards compatibility with
  80. * userspace programs written against more recent kernels providing
  81. * additional MOCS entries.
  82. *
  83. * NOTE: These tables MUST start with being uncached and the length
  84. * MUST be less than 63 as the last two registers are reserved
  85. * by the hardware. These tables are part of the kernel ABI and
  86. * may only be updated incrementally by adding entries at the
  87. * end.
  88. */
  89. static const struct drm_i915_mocs_entry skylake_mocs_table[] = {
  90. [I915_MOCS_UNCACHED] = {
  91. /* 0x00000009 */
  92. .control_value = LE_CACHEABILITY(LE_UC) |
  93. LE_TGT_CACHE(LE_TC_LLC_ELLC) |
  94. LE_LRUM(0) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
  95. LE_PFM(0) | LE_SCF(0),
  96. /* 0x0010 */
  97. .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_UC),
  98. },
  99. [I915_MOCS_PTE] = {
  100. /* 0x00000038 */
  101. .control_value = LE_CACHEABILITY(LE_PAGETABLE) |
  102. LE_TGT_CACHE(LE_TC_LLC_ELLC) |
  103. LE_LRUM(3) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
  104. LE_PFM(0) | LE_SCF(0),
  105. /* 0x0030 */
  106. .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB),
  107. },
  108. [I915_MOCS_CACHED] = {
  109. /* 0x0000003b */
  110. .control_value = LE_CACHEABILITY(LE_WB) |
  111. LE_TGT_CACHE(LE_TC_LLC_ELLC) |
  112. LE_LRUM(3) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
  113. LE_PFM(0) | LE_SCF(0),
  114. /* 0x0030 */
  115. .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB),
  116. },
  117. };
  118. /* NOTE: the LE_TGT_CACHE is not used on Broxton */
  119. static const struct drm_i915_mocs_entry broxton_mocs_table[] = {
  120. [I915_MOCS_UNCACHED] = {
  121. /* 0x00000009 */
  122. .control_value = LE_CACHEABILITY(LE_UC) |
  123. LE_TGT_CACHE(LE_TC_LLC_ELLC) |
  124. LE_LRUM(0) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
  125. LE_PFM(0) | LE_SCF(0),
  126. /* 0x0010 */
  127. .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_UC),
  128. },
  129. [I915_MOCS_PTE] = {
  130. /* 0x00000038 */
  131. .control_value = LE_CACHEABILITY(LE_PAGETABLE) |
  132. LE_TGT_CACHE(LE_TC_LLC_ELLC) |
  133. LE_LRUM(3) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
  134. LE_PFM(0) | LE_SCF(0),
  135. /* 0x0030 */
  136. .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB),
  137. },
  138. [I915_MOCS_CACHED] = {
  139. /* 0x00000039 */
  140. .control_value = LE_CACHEABILITY(LE_UC) |
  141. LE_TGT_CACHE(LE_TC_LLC_ELLC) |
  142. LE_LRUM(3) | LE_AOM(0) | LE_RSC(0) | LE_SCC(0) |
  143. LE_PFM(0) | LE_SCF(0),
  144. /* 0x0030 */
  145. .l3cc_value = L3_ESC(0) | L3_SCC(0) | L3_CACHEABILITY(L3_WB),
  146. },
  147. };
  148. /**
  149. * get_mocs_settings()
  150. * @dev_priv: i915 device.
  151. * @table: Output table that will be made to point at appropriate
  152. * MOCS values for the device.
  153. *
  154. * This function will return the values of the MOCS table that needs to
  155. * be programmed for the platform. It will return the values that need
  156. * to be programmed and if they need to be programmed.
  157. *
  158. * Return: true if there are applicable MOCS settings for the device.
  159. */
  160. static bool get_mocs_settings(struct drm_i915_private *dev_priv,
  161. struct drm_i915_mocs_table *table)
  162. {
  163. bool result = false;
  164. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  165. table->size = ARRAY_SIZE(skylake_mocs_table);
  166. table->table = skylake_mocs_table;
  167. result = true;
  168. } else if (IS_BROXTON(dev_priv)) {
  169. table->size = ARRAY_SIZE(broxton_mocs_table);
  170. table->table = broxton_mocs_table;
  171. result = true;
  172. } else {
  173. WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
  174. "Platform that should have a MOCS table does not.\n");
  175. }
  176. /* WaDisableSkipCaching:skl,bxt,kbl */
  177. if (IS_GEN9(dev_priv)) {
  178. int i;
  179. for (i = 0; i < table->size; i++)
  180. if (WARN_ON(table->table[i].l3cc_value &
  181. (L3_ESC(1) | L3_SCC(0x7))))
  182. return false;
  183. }
  184. return result;
  185. }
  186. static i915_reg_t mocs_register(enum intel_engine_id engine_id, int index)
  187. {
  188. switch (engine_id) {
  189. case RCS:
  190. return GEN9_GFX_MOCS(index);
  191. case VCS:
  192. return GEN9_MFX0_MOCS(index);
  193. case BCS:
  194. return GEN9_BLT_MOCS(index);
  195. case VECS:
  196. return GEN9_VEBOX_MOCS(index);
  197. case VCS2:
  198. return GEN9_MFX1_MOCS(index);
  199. default:
  200. MISSING_CASE(engine_id);
  201. return INVALID_MMIO_REG;
  202. }
  203. }
  204. /**
  205. * intel_mocs_init_engine() - emit the mocs control table
  206. * @engine: The engine for whom to emit the registers.
  207. *
  208. * This function simply emits a MI_LOAD_REGISTER_IMM command for the
  209. * given table starting at the given address.
  210. *
  211. * Return: 0 on success, otherwise the error status.
  212. */
  213. int intel_mocs_init_engine(struct intel_engine_cs *engine)
  214. {
  215. struct drm_i915_private *dev_priv = engine->i915;
  216. struct drm_i915_mocs_table table;
  217. unsigned int index;
  218. if (!get_mocs_settings(dev_priv, &table))
  219. return 0;
  220. if (WARN_ON(table.size > GEN9_NUM_MOCS_ENTRIES))
  221. return -ENODEV;
  222. for (index = 0; index < table.size; index++)
  223. I915_WRITE(mocs_register(engine->id, index),
  224. table.table[index].control_value);
  225. /*
  226. * Ok, now set the unused entries to uncached. These entries
  227. * are officially undefined and no contract for the contents
  228. * and settings is given for these entries.
  229. *
  230. * Entry 0 in the table is uncached - so we are just writing
  231. * that value to all the used entries.
  232. */
  233. for (; index < GEN9_NUM_MOCS_ENTRIES; index++)
  234. I915_WRITE(mocs_register(engine->id, index),
  235. table.table[0].control_value);
  236. return 0;
  237. }
  238. /**
  239. * emit_mocs_control_table() - emit the mocs control table
  240. * @req: Request to set up the MOCS table for.
  241. * @table: The values to program into the control regs.
  242. *
  243. * This function simply emits a MI_LOAD_REGISTER_IMM command for the
  244. * given table starting at the given address.
  245. *
  246. * Return: 0 on success, otherwise the error status.
  247. */
  248. static int emit_mocs_control_table(struct drm_i915_gem_request *req,
  249. const struct drm_i915_mocs_table *table)
  250. {
  251. struct intel_ring *ring = req->ring;
  252. enum intel_engine_id engine = req->engine->id;
  253. unsigned int index;
  254. int ret;
  255. if (WARN_ON(table->size > GEN9_NUM_MOCS_ENTRIES))
  256. return -ENODEV;
  257. ret = intel_ring_begin(req, 2 + 2 * GEN9_NUM_MOCS_ENTRIES);
  258. if (ret)
  259. return ret;
  260. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN9_NUM_MOCS_ENTRIES));
  261. for (index = 0; index < table->size; index++) {
  262. intel_ring_emit_reg(ring, mocs_register(engine, index));
  263. intel_ring_emit(ring, table->table[index].control_value);
  264. }
  265. /*
  266. * Ok, now set the unused entries to uncached. These entries
  267. * are officially undefined and no contract for the contents
  268. * and settings is given for these entries.
  269. *
  270. * Entry 0 in the table is uncached - so we are just writing
  271. * that value to all the used entries.
  272. */
  273. for (; index < GEN9_NUM_MOCS_ENTRIES; index++) {
  274. intel_ring_emit_reg(ring, mocs_register(engine, index));
  275. intel_ring_emit(ring, table->table[0].control_value);
  276. }
  277. intel_ring_emit(ring, MI_NOOP);
  278. intel_ring_advance(ring);
  279. return 0;
  280. }
  281. static inline u32 l3cc_combine(const struct drm_i915_mocs_table *table,
  282. u16 low,
  283. u16 high)
  284. {
  285. return table->table[low].l3cc_value |
  286. table->table[high].l3cc_value << 16;
  287. }
  288. /**
  289. * emit_mocs_l3cc_table() - emit the mocs control table
  290. * @req: Request to set up the MOCS table for.
  291. * @table: The values to program into the control regs.
  292. *
  293. * This function simply emits a MI_LOAD_REGISTER_IMM command for the
  294. * given table starting at the given address. This register set is
  295. * programmed in pairs.
  296. *
  297. * Return: 0 on success, otherwise the error status.
  298. */
  299. static int emit_mocs_l3cc_table(struct drm_i915_gem_request *req,
  300. const struct drm_i915_mocs_table *table)
  301. {
  302. struct intel_ring *ring = req->ring;
  303. unsigned int i;
  304. int ret;
  305. if (WARN_ON(table->size > GEN9_NUM_MOCS_ENTRIES))
  306. return -ENODEV;
  307. ret = intel_ring_begin(req, 2 + GEN9_NUM_MOCS_ENTRIES);
  308. if (ret)
  309. return ret;
  310. intel_ring_emit(ring,
  311. MI_LOAD_REGISTER_IMM(GEN9_NUM_MOCS_ENTRIES / 2));
  312. for (i = 0; i < table->size/2; i++) {
  313. intel_ring_emit_reg(ring, GEN9_LNCFCMOCS(i));
  314. intel_ring_emit(ring, l3cc_combine(table, 2*i, 2*i+1));
  315. }
  316. if (table->size & 0x01) {
  317. /* Odd table size - 1 left over */
  318. intel_ring_emit_reg(ring, GEN9_LNCFCMOCS(i));
  319. intel_ring_emit(ring, l3cc_combine(table, 2*i, 0));
  320. i++;
  321. }
  322. /*
  323. * Now set the rest of the table to uncached - use entry 0 as
  324. * this will be uncached. Leave the last pair uninitialised as
  325. * they are reserved by the hardware.
  326. */
  327. for (; i < GEN9_NUM_MOCS_ENTRIES / 2; i++) {
  328. intel_ring_emit_reg(ring, GEN9_LNCFCMOCS(i));
  329. intel_ring_emit(ring, l3cc_combine(table, 0, 0));
  330. }
  331. intel_ring_emit(ring, MI_NOOP);
  332. intel_ring_advance(ring);
  333. return 0;
  334. }
  335. /**
  336. * intel_mocs_init_l3cc_table() - program the mocs control table
  337. * @dev: The the device to be programmed.
  338. *
  339. * This function simply programs the mocs registers for the given table
  340. * starting at the given address. This register set is programmed in pairs.
  341. *
  342. * These registers may get programmed more than once, it is simpler to
  343. * re-program 32 registers than maintain the state of when they were programmed.
  344. * We are always reprogramming with the same values and this only on context
  345. * start.
  346. *
  347. * Return: Nothing.
  348. */
  349. void intel_mocs_init_l3cc_table(struct drm_device *dev)
  350. {
  351. struct drm_i915_private *dev_priv = to_i915(dev);
  352. struct drm_i915_mocs_table table;
  353. unsigned int i;
  354. if (!get_mocs_settings(dev_priv, &table))
  355. return;
  356. for (i = 0; i < table.size/2; i++)
  357. I915_WRITE(GEN9_LNCFCMOCS(i), l3cc_combine(&table, 2*i, 2*i+1));
  358. /* Odd table size - 1 left over */
  359. if (table.size & 0x01) {
  360. I915_WRITE(GEN9_LNCFCMOCS(i), l3cc_combine(&table, 2*i, 0));
  361. i++;
  362. }
  363. /*
  364. * Now set the rest of the table to uncached - use entry 0 as
  365. * this will be uncached. Leave the last pair as initialised as
  366. * they are reserved by the hardware.
  367. */
  368. for (; i < (GEN9_NUM_MOCS_ENTRIES / 2); i++)
  369. I915_WRITE(GEN9_LNCFCMOCS(i), l3cc_combine(&table, 0, 0));
  370. }
  371. /**
  372. * intel_rcs_context_init_mocs() - program the MOCS register.
  373. * @req: Request to set up the MOCS tables for.
  374. *
  375. * This function will emit a batch buffer with the values required for
  376. * programming the MOCS register values for all the currently supported
  377. * rings.
  378. *
  379. * These registers are partially stored in the RCS context, so they are
  380. * emitted at the same time so that when a context is created these registers
  381. * are set up. These registers have to be emitted into the start of the
  382. * context as setting the ELSP will re-init some of these registers back
  383. * to the hw values.
  384. *
  385. * Return: 0 on success, otherwise the error status.
  386. */
  387. int intel_rcs_context_init_mocs(struct drm_i915_gem_request *req)
  388. {
  389. struct drm_i915_mocs_table t;
  390. int ret;
  391. if (get_mocs_settings(req->i915, &t)) {
  392. /* Program the RCS control registers */
  393. ret = emit_mocs_control_table(req, &t);
  394. if (ret)
  395. return ret;
  396. /* Now program the l3cc registers */
  397. ret = emit_mocs_l3cc_table(req, &t);
  398. if (ret)
  399. return ret;
  400. }
  401. return 0;
  402. }