i915_reg.h 328 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. typedef struct {
  27. uint32_t reg;
  28. } i915_reg_t;
  29. #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
  30. #define INVALID_MMIO_REG _MMIO(0)
  31. static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
  32. {
  33. return reg.reg;
  34. }
  35. static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
  36. {
  37. return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
  38. }
  39. static inline bool i915_mmio_reg_valid(i915_reg_t reg)
  40. {
  41. return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
  42. }
  43. #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
  44. #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
  45. #define _PLANE(plane, a, b) _PIPE(plane, a, b)
  46. #define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
  47. #define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
  48. #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
  49. #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
  50. #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
  51. #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
  52. (pipe) == PIPE_B ? (b) : (c))
  53. #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
  54. #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
  55. (port) == PORT_B ? (b) : (c))
  56. #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
  57. #define _MASKED_FIELD(mask, value) ({ \
  58. if (__builtin_constant_p(mask)) \
  59. BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
  60. if (__builtin_constant_p(value)) \
  61. BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
  62. if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
  63. BUILD_BUG_ON_MSG((value) & ~(mask), \
  64. "Incorrect value for mask"); \
  65. (mask) << 16 | (value); })
  66. #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
  67. #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
  68. /* PCI config space */
  69. #define MCHBAR_I915 0x44
  70. #define MCHBAR_I965 0x48
  71. #define MCHBAR_SIZE (4 * 4096)
  72. #define DEVEN 0x54
  73. #define DEVEN_MCHBAR_EN (1 << 28)
  74. #define BSM 0x5c
  75. #define BSM_MASK (0xFFFF << 20)
  76. #define HPLLCC 0xc0 /* 85x only */
  77. #define GC_CLOCK_CONTROL_MASK (0x7 << 0)
  78. #define GC_CLOCK_133_200 (0 << 0)
  79. #define GC_CLOCK_100_200 (1 << 0)
  80. #define GC_CLOCK_100_133 (2 << 0)
  81. #define GC_CLOCK_133_266 (3 << 0)
  82. #define GC_CLOCK_133_200_2 (4 << 0)
  83. #define GC_CLOCK_133_266_2 (5 << 0)
  84. #define GC_CLOCK_166_266 (6 << 0)
  85. #define GC_CLOCK_166_250 (7 << 0)
  86. #define I915_GDRST 0xc0 /* PCI config register */
  87. #define GRDOM_FULL (0 << 2)
  88. #define GRDOM_RENDER (1 << 2)
  89. #define GRDOM_MEDIA (3 << 2)
  90. #define GRDOM_MASK (3 << 2)
  91. #define GRDOM_RESET_STATUS (1 << 1)
  92. #define GRDOM_RESET_ENABLE (1 << 0)
  93. #define GCDGMBUS 0xcc
  94. #define GCFGC2 0xda
  95. #define GCFGC 0xf0 /* 915+ only */
  96. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  97. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  98. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  99. #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
  100. #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
  101. #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
  102. #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
  103. #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
  104. #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
  105. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  106. #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
  107. #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
  108. #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
  109. #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
  110. #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
  111. #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
  112. #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
  113. #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
  114. #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
  115. #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
  116. #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
  117. #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  118. #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  119. #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
  120. #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
  121. #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
  122. #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  123. #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  124. #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
  125. #define ASLE 0xe4
  126. #define ASLS 0xfc
  127. #define SWSCI 0xe8
  128. #define SWSCI_SCISEL (1 << 15)
  129. #define SWSCI_GSSCIE (1 << 0)
  130. #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
  131. #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
  132. #define ILK_GRDOM_FULL (0<<1)
  133. #define ILK_GRDOM_RENDER (1<<1)
  134. #define ILK_GRDOM_MEDIA (3<<1)
  135. #define ILK_GRDOM_MASK (3<<1)
  136. #define ILK_GRDOM_RESET_ENABLE (1<<0)
  137. #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
  138. #define GEN6_MBC_SNPCR_SHIFT 21
  139. #define GEN6_MBC_SNPCR_MASK (3<<21)
  140. #define GEN6_MBC_SNPCR_MAX (0<<21)
  141. #define GEN6_MBC_SNPCR_MED (1<<21)
  142. #define GEN6_MBC_SNPCR_LOW (2<<21)
  143. #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
  144. #define VLV_G3DCTL _MMIO(0x9024)
  145. #define VLV_GSCKGCTL _MMIO(0x9028)
  146. #define GEN6_MBCTL _MMIO(0x0907c)
  147. #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
  148. #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
  149. #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
  150. #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
  151. #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
  152. #define GEN6_GDRST _MMIO(0x941c)
  153. #define GEN6_GRDOM_FULL (1 << 0)
  154. #define GEN6_GRDOM_RENDER (1 << 1)
  155. #define GEN6_GRDOM_MEDIA (1 << 2)
  156. #define GEN6_GRDOM_BLT (1 << 3)
  157. #define GEN6_GRDOM_VECS (1 << 4)
  158. #define GEN9_GRDOM_GUC (1 << 5)
  159. #define GEN8_GRDOM_MEDIA2 (1 << 7)
  160. #define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
  161. #define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
  162. #define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
  163. #define PP_DIR_DCLV_2G 0xffffffff
  164. #define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
  165. #define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
  166. #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
  167. #define GEN8_RPCS_ENABLE (1 << 31)
  168. #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
  169. #define GEN8_RPCS_S_CNT_SHIFT 15
  170. #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
  171. #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
  172. #define GEN8_RPCS_SS_CNT_SHIFT 8
  173. #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
  174. #define GEN8_RPCS_EU_MAX_SHIFT 4
  175. #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
  176. #define GEN8_RPCS_EU_MIN_SHIFT 0
  177. #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
  178. #define GAM_ECOCHK _MMIO(0x4090)
  179. #define BDW_DISABLE_HDC_INVALIDATION (1<<25)
  180. #define ECOCHK_SNB_BIT (1<<10)
  181. #define ECOCHK_DIS_TLB (1<<8)
  182. #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
  183. #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
  184. #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
  185. #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
  186. #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
  187. #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
  188. #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
  189. #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
  190. #define GEN8_CONFIG0 _MMIO(0xD00)
  191. #define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
  192. #define GAC_ECO_BITS _MMIO(0x14090)
  193. #define ECOBITS_SNB_BIT (1<<13)
  194. #define ECOBITS_PPGTT_CACHE64B (3<<8)
  195. #define ECOBITS_PPGTT_CACHE4B (0<<8)
  196. #define GAB_CTL _MMIO(0x24000)
  197. #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
  198. #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
  199. #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
  200. #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
  201. #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
  202. #define GEN6_STOLEN_RESERVED_1M (0 << 4)
  203. #define GEN6_STOLEN_RESERVED_512K (1 << 4)
  204. #define GEN6_STOLEN_RESERVED_256K (2 << 4)
  205. #define GEN6_STOLEN_RESERVED_128K (3 << 4)
  206. #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
  207. #define GEN7_STOLEN_RESERVED_1M (0 << 5)
  208. #define GEN7_STOLEN_RESERVED_256K (1 << 5)
  209. #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
  210. #define GEN8_STOLEN_RESERVED_1M (0 << 7)
  211. #define GEN8_STOLEN_RESERVED_2M (1 << 7)
  212. #define GEN8_STOLEN_RESERVED_4M (2 << 7)
  213. #define GEN8_STOLEN_RESERVED_8M (3 << 7)
  214. /* VGA stuff */
  215. #define VGA_ST01_MDA 0x3ba
  216. #define VGA_ST01_CGA 0x3da
  217. #define _VGA_MSR_WRITE _MMIO(0x3c2)
  218. #define VGA_MSR_WRITE 0x3c2
  219. #define VGA_MSR_READ 0x3cc
  220. #define VGA_MSR_MEM_EN (1<<1)
  221. #define VGA_MSR_CGA_MODE (1<<0)
  222. #define VGA_SR_INDEX 0x3c4
  223. #define SR01 1
  224. #define VGA_SR_DATA 0x3c5
  225. #define VGA_AR_INDEX 0x3c0
  226. #define VGA_AR_VID_EN (1<<5)
  227. #define VGA_AR_DATA_WRITE 0x3c0
  228. #define VGA_AR_DATA_READ 0x3c1
  229. #define VGA_GR_INDEX 0x3ce
  230. #define VGA_GR_DATA 0x3cf
  231. /* GR05 */
  232. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  233. #define VGA_GR_MEM_READ_MODE_PLANE 1
  234. /* GR06 */
  235. #define VGA_GR_MEM_MODE_MASK 0xc
  236. #define VGA_GR_MEM_MODE_SHIFT 2
  237. #define VGA_GR_MEM_A0000_AFFFF 0
  238. #define VGA_GR_MEM_A0000_BFFFF 1
  239. #define VGA_GR_MEM_B0000_B7FFF 2
  240. #define VGA_GR_MEM_B0000_BFFFF 3
  241. #define VGA_DACMASK 0x3c6
  242. #define VGA_DACRX 0x3c7
  243. #define VGA_DACWX 0x3c8
  244. #define VGA_DACDATA 0x3c9
  245. #define VGA_CR_INDEX_MDA 0x3b4
  246. #define VGA_CR_DATA_MDA 0x3b5
  247. #define VGA_CR_INDEX_CGA 0x3d4
  248. #define VGA_CR_DATA_CGA 0x3d5
  249. /*
  250. * Instruction field definitions used by the command parser
  251. */
  252. #define INSTR_CLIENT_SHIFT 29
  253. #define INSTR_CLIENT_MASK 0xE0000000
  254. #define INSTR_MI_CLIENT 0x0
  255. #define INSTR_BC_CLIENT 0x2
  256. #define INSTR_RC_CLIENT 0x3
  257. #define INSTR_SUBCLIENT_SHIFT 27
  258. #define INSTR_SUBCLIENT_MASK 0x18000000
  259. #define INSTR_MEDIA_SUBCLIENT 0x2
  260. #define INSTR_26_TO_24_MASK 0x7000000
  261. #define INSTR_26_TO_24_SHIFT 24
  262. /*
  263. * Memory interface instructions used by the kernel
  264. */
  265. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  266. /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
  267. #define MI_GLOBAL_GTT (1<<22)
  268. #define MI_NOOP MI_INSTR(0, 0)
  269. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  270. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  271. #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
  272. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  273. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  274. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  275. #define MI_FLUSH MI_INSTR(0x04, 0)
  276. #define MI_READ_FLUSH (1 << 0)
  277. #define MI_EXE_FLUSH (1 << 1)
  278. #define MI_NO_WRITE_FLUSH (1 << 2)
  279. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  280. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  281. #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
  282. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  283. #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
  284. #define MI_ARB_ENABLE (1<<0)
  285. #define MI_ARB_DISABLE (0<<0)
  286. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  287. #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
  288. #define MI_SUSPEND_FLUSH_EN (1<<0)
  289. #define MI_SET_APPID MI_INSTR(0x0e, 0)
  290. #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
  291. #define MI_OVERLAY_CONTINUE (0x0<<21)
  292. #define MI_OVERLAY_ON (0x1<<21)
  293. #define MI_OVERLAY_OFF (0x2<<21)
  294. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  295. #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
  296. #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
  297. #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
  298. /* IVB has funny definitions for which plane to flip. */
  299. #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
  300. #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
  301. #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
  302. #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
  303. #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
  304. #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
  305. /* SKL ones */
  306. #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
  307. #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
  308. #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
  309. #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
  310. #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
  311. #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
  312. #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
  313. #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
  314. #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
  315. #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
  316. #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
  317. #define MI_SEMAPHORE_UPDATE (1<<21)
  318. #define MI_SEMAPHORE_COMPARE (1<<20)
  319. #define MI_SEMAPHORE_REGISTER (1<<18)
  320. #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
  321. #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
  322. #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
  323. #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
  324. #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
  325. #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
  326. #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
  327. #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
  328. #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
  329. #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
  330. #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
  331. #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
  332. #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
  333. #define MI_SEMAPHORE_SYNC_MASK (3<<16)
  334. #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
  335. #define MI_MM_SPACE_GTT (1<<8)
  336. #define MI_MM_SPACE_PHYSICAL (0<<8)
  337. #define MI_SAVE_EXT_STATE_EN (1<<3)
  338. #define MI_RESTORE_EXT_STATE_EN (1<<2)
  339. #define MI_FORCE_RESTORE (1<<1)
  340. #define MI_RESTORE_INHIBIT (1<<0)
  341. #define HSW_MI_RS_SAVE_STATE_EN (1<<3)
  342. #define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
  343. #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
  344. #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
  345. #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
  346. #define MI_SEMAPHORE_POLL (1<<15)
  347. #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
  348. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  349. #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
  350. #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
  351. #define MI_USE_GGTT (1 << 22) /* g4x+ */
  352. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  353. #define MI_STORE_DWORD_INDEX_SHIFT 2
  354. /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
  355. * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
  356. * simply ignores the register load under certain conditions.
  357. * - One can actually load arbitrary many arbitrary registers: Simply issue x
  358. * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
  359. */
  360. #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
  361. #define MI_LRI_FORCE_POSTED (1<<12)
  362. #define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
  363. #define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
  364. #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
  365. #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
  366. #define MI_FLUSH_DW_STORE_INDEX (1<<21)
  367. #define MI_INVALIDATE_TLB (1<<18)
  368. #define MI_FLUSH_DW_OP_STOREDW (1<<14)
  369. #define MI_FLUSH_DW_OP_MASK (3<<14)
  370. #define MI_FLUSH_DW_NOTIFY (1<<8)
  371. #define MI_INVALIDATE_BSD (1<<7)
  372. #define MI_FLUSH_DW_USE_GTT (1<<2)
  373. #define MI_FLUSH_DW_USE_PPGTT (0<<2)
  374. #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
  375. #define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
  376. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  377. #define MI_BATCH_NON_SECURE (1)
  378. /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
  379. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  380. #define MI_BATCH_PPGTT_HSW (1<<8)
  381. #define MI_BATCH_NON_SECURE_HSW (1<<13)
  382. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  383. #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
  384. #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
  385. #define MI_BATCH_RESOURCE_STREAMER (1<<10)
  386. #define MI_PREDICATE_SRC0 _MMIO(0x2400)
  387. #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
  388. #define MI_PREDICATE_SRC1 _MMIO(0x2408)
  389. #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
  390. #define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
  391. #define LOWER_SLICE_ENABLED (1<<0)
  392. #define LOWER_SLICE_DISABLED (0<<0)
  393. /*
  394. * 3D instructions used by the kernel
  395. */
  396. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  397. #define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
  398. #define GEN9_MEDIA_POOL_ENABLE (1 << 31)
  399. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  400. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  401. #define SC_UPDATE_SCISSOR (0x1<<1)
  402. #define SC_ENABLE_MASK (0x1<<0)
  403. #define SC_ENABLE (0x1<<0)
  404. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  405. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  406. #define SCI_YMIN_MASK (0xffff<<16)
  407. #define SCI_XMIN_MASK (0xffff<<0)
  408. #define SCI_YMAX_MASK (0xffff<<16)
  409. #define SCI_XMAX_MASK (0xffff<<0)
  410. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  411. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  412. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  413. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  414. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  415. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  416. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  417. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  418. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  419. #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
  420. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  421. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  422. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  423. #define BLT_WRITE_A (2<<20)
  424. #define BLT_WRITE_RGB (1<<20)
  425. #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
  426. #define BLT_DEPTH_8 (0<<24)
  427. #define BLT_DEPTH_16_565 (1<<24)
  428. #define BLT_DEPTH_16_1555 (2<<24)
  429. #define BLT_DEPTH_32 (3<<24)
  430. #define BLT_ROP_SRC_COPY (0xcc<<16)
  431. #define BLT_ROP_COLOR_COPY (0xf0<<16)
  432. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  433. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  434. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  435. #define ASYNC_FLIP (1<<22)
  436. #define DISPLAY_PLANE_A (0<<20)
  437. #define DISPLAY_PLANE_B (1<<20)
  438. #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
  439. #define PIPE_CONTROL_FLUSH_L3 (1<<27)
  440. #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
  441. #define PIPE_CONTROL_MMIO_WRITE (1<<23)
  442. #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
  443. #define PIPE_CONTROL_CS_STALL (1<<20)
  444. #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
  445. #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
  446. #define PIPE_CONTROL_QW_WRITE (1<<14)
  447. #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
  448. #define PIPE_CONTROL_DEPTH_STALL (1<<13)
  449. #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
  450. #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
  451. #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
  452. #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
  453. #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
  454. #define PIPE_CONTROL_NOTIFY (1<<8)
  455. #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
  456. #define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
  457. #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
  458. #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
  459. #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
  460. #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
  461. #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
  462. #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
  463. /*
  464. * Commands used only by the command parser
  465. */
  466. #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
  467. #define MI_ARB_CHECK MI_INSTR(0x05, 0)
  468. #define MI_RS_CONTROL MI_INSTR(0x06, 0)
  469. #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
  470. #define MI_PREDICATE MI_INSTR(0x0C, 0)
  471. #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
  472. #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
  473. #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
  474. #define MI_URB_CLEAR MI_INSTR(0x19, 0)
  475. #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
  476. #define MI_CLFLUSH MI_INSTR(0x27, 0)
  477. #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
  478. #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
  479. #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
  480. #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
  481. #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
  482. #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
  483. #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
  484. #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
  485. #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
  486. #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
  487. #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
  488. #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
  489. #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
  490. #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
  491. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
  492. #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
  493. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
  494. #define GFX_OP_3DSTATE_SO_DECL_LIST \
  495. ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
  496. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
  497. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
  498. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
  499. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
  500. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
  501. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
  502. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
  503. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
  504. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
  505. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
  506. #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
  507. #define COLOR_BLT ((0x2<<29)|(0x40<<22))
  508. #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
  509. /*
  510. * Registers used only by the command parser
  511. */
  512. #define BCS_SWCTRL _MMIO(0x22200)
  513. #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
  514. #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
  515. #define HS_INVOCATION_COUNT _MMIO(0x2300)
  516. #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
  517. #define DS_INVOCATION_COUNT _MMIO(0x2308)
  518. #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
  519. #define IA_VERTICES_COUNT _MMIO(0x2310)
  520. #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
  521. #define IA_PRIMITIVES_COUNT _MMIO(0x2318)
  522. #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
  523. #define VS_INVOCATION_COUNT _MMIO(0x2320)
  524. #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
  525. #define GS_INVOCATION_COUNT _MMIO(0x2328)
  526. #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
  527. #define GS_PRIMITIVES_COUNT _MMIO(0x2330)
  528. #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
  529. #define CL_INVOCATION_COUNT _MMIO(0x2338)
  530. #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
  531. #define CL_PRIMITIVES_COUNT _MMIO(0x2340)
  532. #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
  533. #define PS_INVOCATION_COUNT _MMIO(0x2348)
  534. #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
  535. #define PS_DEPTH_COUNT _MMIO(0x2350)
  536. #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
  537. /* There are the 4 64-bit counter registers, one for each stream output */
  538. #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
  539. #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
  540. #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
  541. #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
  542. #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
  543. #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
  544. #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
  545. #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
  546. #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
  547. #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
  548. #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
  549. #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
  550. #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
  551. /* There are the 16 64-bit CS General Purpose Registers */
  552. #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
  553. #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
  554. #define OACONTROL _MMIO(0x2360)
  555. #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
  556. #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
  557. #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
  558. /*
  559. * Reset registers
  560. */
  561. #define DEBUG_RESET_I830 _MMIO(0x6070)
  562. #define DEBUG_RESET_FULL (1<<7)
  563. #define DEBUG_RESET_RENDER (1<<8)
  564. #define DEBUG_RESET_DISPLAY (1<<9)
  565. /*
  566. * IOSF sideband
  567. */
  568. #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
  569. #define IOSF_DEVFN_SHIFT 24
  570. #define IOSF_OPCODE_SHIFT 16
  571. #define IOSF_PORT_SHIFT 8
  572. #define IOSF_BYTE_ENABLES_SHIFT 4
  573. #define IOSF_BAR_SHIFT 1
  574. #define IOSF_SB_BUSY (1<<0)
  575. #define IOSF_PORT_BUNIT 0x03
  576. #define IOSF_PORT_PUNIT 0x04
  577. #define IOSF_PORT_NC 0x11
  578. #define IOSF_PORT_DPIO 0x12
  579. #define IOSF_PORT_GPIO_NC 0x13
  580. #define IOSF_PORT_CCK 0x14
  581. #define IOSF_PORT_DPIO_2 0x1a
  582. #define IOSF_PORT_FLISDSI 0x1b
  583. #define IOSF_PORT_GPIO_SC 0x48
  584. #define IOSF_PORT_GPIO_SUS 0xa8
  585. #define IOSF_PORT_CCU 0xa9
  586. #define CHV_IOSF_PORT_GPIO_N 0x13
  587. #define CHV_IOSF_PORT_GPIO_SE 0x48
  588. #define CHV_IOSF_PORT_GPIO_E 0xa8
  589. #define CHV_IOSF_PORT_GPIO_SW 0xb2
  590. #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
  591. #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
  592. /* See configdb bunit SB addr map */
  593. #define BUNIT_REG_BISOC 0x11
  594. #define PUNIT_REG_DSPFREQ 0x36
  595. #define DSPFREQSTAT_SHIFT_CHV 24
  596. #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
  597. #define DSPFREQGUAR_SHIFT_CHV 8
  598. #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
  599. #define DSPFREQSTAT_SHIFT 30
  600. #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
  601. #define DSPFREQGUAR_SHIFT 14
  602. #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
  603. #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
  604. #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
  605. #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
  606. #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
  607. #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
  608. #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
  609. #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
  610. #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
  611. #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
  612. #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
  613. #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
  614. #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
  615. #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
  616. #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
  617. #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
  618. /* See the PUNIT HAS v0.8 for the below bits */
  619. enum punit_power_well {
  620. /* These numbers are fixed and must match the position of the pw bits */
  621. PUNIT_POWER_WELL_RENDER = 0,
  622. PUNIT_POWER_WELL_MEDIA = 1,
  623. PUNIT_POWER_WELL_DISP2D = 3,
  624. PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
  625. PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
  626. PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
  627. PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
  628. PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
  629. PUNIT_POWER_WELL_DPIO_RX0 = 10,
  630. PUNIT_POWER_WELL_DPIO_RX1 = 11,
  631. PUNIT_POWER_WELL_DPIO_CMN_D = 12,
  632. /* Not actual bit groups. Used as IDs for lookup_power_well() */
  633. PUNIT_POWER_WELL_ALWAYS_ON,
  634. };
  635. enum skl_disp_power_wells {
  636. /* These numbers are fixed and must match the position of the pw bits */
  637. SKL_DISP_PW_MISC_IO,
  638. SKL_DISP_PW_DDI_A_E,
  639. SKL_DISP_PW_DDI_B,
  640. SKL_DISP_PW_DDI_C,
  641. SKL_DISP_PW_DDI_D,
  642. SKL_DISP_PW_1 = 14,
  643. SKL_DISP_PW_2,
  644. /* Not actual bit groups. Used as IDs for lookup_power_well() */
  645. SKL_DISP_PW_ALWAYS_ON,
  646. SKL_DISP_PW_DC_OFF,
  647. BXT_DPIO_CMN_A,
  648. BXT_DPIO_CMN_BC,
  649. };
  650. #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
  651. #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
  652. #define PUNIT_REG_PWRGT_CTRL 0x60
  653. #define PUNIT_REG_PWRGT_STATUS 0x61
  654. #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
  655. #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
  656. #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
  657. #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
  658. #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
  659. #define PUNIT_REG_GPU_LFM 0xd3
  660. #define PUNIT_REG_GPU_FREQ_REQ 0xd4
  661. #define PUNIT_REG_GPU_FREQ_STS 0xd8
  662. #define GPLLENABLE (1<<4)
  663. #define GENFREQSTATUS (1<<0)
  664. #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
  665. #define PUNIT_REG_CZ_TIMESTAMP 0xce
  666. #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
  667. #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
  668. #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
  669. #define FB_GFX_FREQ_FUSE_MASK 0xff
  670. #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
  671. #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
  672. #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
  673. #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
  674. #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
  675. #define PUNIT_REG_DDR_SETUP2 0x139
  676. #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
  677. #define FORCE_DDR_LOW_FREQ (1 << 1)
  678. #define FORCE_DDR_HIGH_FREQ (1 << 0)
  679. #define PUNIT_GPU_STATUS_REG 0xdb
  680. #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
  681. #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
  682. #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
  683. #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
  684. #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
  685. #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
  686. #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
  687. #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
  688. #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
  689. #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
  690. #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
  691. #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
  692. #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
  693. #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
  694. #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
  695. #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
  696. #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
  697. #define VLV_TURBO_SOC_OVERRIDE 0x04
  698. #define VLV_OVERRIDE_EN 1
  699. #define VLV_SOC_TDP_EN (1 << 1)
  700. #define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
  701. #define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
  702. #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
  703. /* vlv2 north clock has */
  704. #define CCK_FUSE_REG 0x8
  705. #define CCK_FUSE_HPLL_FREQ_MASK 0x3
  706. #define CCK_REG_DSI_PLL_FUSE 0x44
  707. #define CCK_REG_DSI_PLL_CONTROL 0x48
  708. #define DSI_PLL_VCO_EN (1 << 31)
  709. #define DSI_PLL_LDO_GATE (1 << 30)
  710. #define DSI_PLL_P1_POST_DIV_SHIFT 17
  711. #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
  712. #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
  713. #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
  714. #define DSI_PLL_MUX_MASK (3 << 9)
  715. #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
  716. #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
  717. #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
  718. #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
  719. #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
  720. #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
  721. #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
  722. #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
  723. #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
  724. #define DSI_PLL_LOCK (1 << 0)
  725. #define CCK_REG_DSI_PLL_DIVIDER 0x4c
  726. #define DSI_PLL_LFSR (1 << 31)
  727. #define DSI_PLL_FRACTION_EN (1 << 30)
  728. #define DSI_PLL_FRAC_COUNTER_SHIFT 27
  729. #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
  730. #define DSI_PLL_USYNC_CNT_SHIFT 18
  731. #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
  732. #define DSI_PLL_N1_DIV_SHIFT 16
  733. #define DSI_PLL_N1_DIV_MASK (3 << 16)
  734. #define DSI_PLL_M1_DIV_SHIFT 0
  735. #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
  736. #define CCK_CZ_CLOCK_CONTROL 0x62
  737. #define CCK_GPLL_CLOCK_CONTROL 0x67
  738. #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
  739. #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
  740. #define CCK_TRUNK_FORCE_ON (1 << 17)
  741. #define CCK_TRUNK_FORCE_OFF (1 << 16)
  742. #define CCK_FREQUENCY_STATUS (0x1f << 8)
  743. #define CCK_FREQUENCY_STATUS_SHIFT 8
  744. #define CCK_FREQUENCY_VALUES (0x1f << 0)
  745. /**
  746. * DOC: DPIO
  747. *
  748. * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
  749. * ports. DPIO is the name given to such a display PHY. These PHYs
  750. * don't follow the standard programming model using direct MMIO
  751. * registers, and instead their registers must be accessed trough IOSF
  752. * sideband. VLV has one such PHY for driving ports B and C, and CHV
  753. * adds another PHY for driving port D. Each PHY responds to specific
  754. * IOSF-SB port.
  755. *
  756. * Each display PHY is made up of one or two channels. Each channel
  757. * houses a common lane part which contains the PLL and other common
  758. * logic. CH0 common lane also contains the IOSF-SB logic for the
  759. * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
  760. * must be running when any DPIO registers are accessed.
  761. *
  762. * In addition to having their own registers, the PHYs are also
  763. * controlled through some dedicated signals from the display
  764. * controller. These include PLL reference clock enable, PLL enable,
  765. * and CRI clock selection, for example.
  766. *
  767. * Eeach channel also has two splines (also called data lanes), and
  768. * each spline is made up of one Physical Access Coding Sub-Layer
  769. * (PCS) block and two TX lanes. So each channel has two PCS blocks
  770. * and four TX lanes. The TX lanes are used as DP lanes or TMDS
  771. * data/clock pairs depending on the output type.
  772. *
  773. * Additionally the PHY also contains an AUX lane with AUX blocks
  774. * for each channel. This is used for DP AUX communication, but
  775. * this fact isn't really relevant for the driver since AUX is
  776. * controlled from the display controller side. No DPIO registers
  777. * need to be accessed during AUX communication,
  778. *
  779. * Generally on VLV/CHV the common lane corresponds to the pipe and
  780. * the spline (PCS/TX) corresponds to the port.
  781. *
  782. * For dual channel PHY (VLV/CHV):
  783. *
  784. * pipe A == CMN/PLL/REF CH0
  785. *
  786. * pipe B == CMN/PLL/REF CH1
  787. *
  788. * port B == PCS/TX CH0
  789. *
  790. * port C == PCS/TX CH1
  791. *
  792. * This is especially important when we cross the streams
  793. * ie. drive port B with pipe B, or port C with pipe A.
  794. *
  795. * For single channel PHY (CHV):
  796. *
  797. * pipe C == CMN/PLL/REF CH0
  798. *
  799. * port D == PCS/TX CH0
  800. *
  801. * On BXT the entire PHY channel corresponds to the port. That means
  802. * the PLL is also now associated with the port rather than the pipe,
  803. * and so the clock needs to be routed to the appropriate transcoder.
  804. * Port A PLL is directly connected to transcoder EDP and port B/C
  805. * PLLs can be routed to any transcoder A/B/C.
  806. *
  807. * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
  808. * digital port D (CHV) or port A (BXT). ::
  809. *
  810. *
  811. * Dual channel PHY (VLV/CHV/BXT)
  812. * ---------------------------------
  813. * | CH0 | CH1 |
  814. * | CMN/PLL/REF | CMN/PLL/REF |
  815. * |---------------|---------------| Display PHY
  816. * | PCS01 | PCS23 | PCS01 | PCS23 |
  817. * |-------|-------|-------|-------|
  818. * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
  819. * ---------------------------------
  820. * | DDI0 | DDI1 | DP/HDMI ports
  821. * ---------------------------------
  822. *
  823. * Single channel PHY (CHV/BXT)
  824. * -----------------
  825. * | CH0 |
  826. * | CMN/PLL/REF |
  827. * |---------------| Display PHY
  828. * | PCS01 | PCS23 |
  829. * |-------|-------|
  830. * |TX0|TX1|TX2|TX3|
  831. * -----------------
  832. * | DDI2 | DP/HDMI port
  833. * -----------------
  834. */
  835. #define DPIO_DEVFN 0
  836. #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
  837. #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
  838. #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
  839. #define DPIO_SFR_BYPASS (1<<1)
  840. #define DPIO_CMNRST (1<<0)
  841. #define DPIO_PHY(pipe) ((pipe) >> 1)
  842. #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
  843. /*
  844. * Per pipe/PLL DPIO regs
  845. */
  846. #define _VLV_PLL_DW3_CH0 0x800c
  847. #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
  848. #define DPIO_POST_DIV_DAC 0
  849. #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
  850. #define DPIO_POST_DIV_LVDS1 2
  851. #define DPIO_POST_DIV_LVDS2 3
  852. #define DPIO_K_SHIFT (24) /* 4 bits */
  853. #define DPIO_P1_SHIFT (21) /* 3 bits */
  854. #define DPIO_P2_SHIFT (16) /* 5 bits */
  855. #define DPIO_N_SHIFT (12) /* 4 bits */
  856. #define DPIO_ENABLE_CALIBRATION (1<<11)
  857. #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
  858. #define DPIO_M2DIV_MASK 0xff
  859. #define _VLV_PLL_DW3_CH1 0x802c
  860. #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
  861. #define _VLV_PLL_DW5_CH0 0x8014
  862. #define DPIO_REFSEL_OVERRIDE 27
  863. #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
  864. #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
  865. #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
  866. #define DPIO_PLL_REFCLK_SEL_MASK 3
  867. #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
  868. #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
  869. #define _VLV_PLL_DW5_CH1 0x8034
  870. #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
  871. #define _VLV_PLL_DW7_CH0 0x801c
  872. #define _VLV_PLL_DW7_CH1 0x803c
  873. #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
  874. #define _VLV_PLL_DW8_CH0 0x8040
  875. #define _VLV_PLL_DW8_CH1 0x8060
  876. #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
  877. #define VLV_PLL_DW9_BCAST 0xc044
  878. #define _VLV_PLL_DW9_CH0 0x8044
  879. #define _VLV_PLL_DW9_CH1 0x8064
  880. #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
  881. #define _VLV_PLL_DW10_CH0 0x8048
  882. #define _VLV_PLL_DW10_CH1 0x8068
  883. #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
  884. #define _VLV_PLL_DW11_CH0 0x804c
  885. #define _VLV_PLL_DW11_CH1 0x806c
  886. #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
  887. /* Spec for ref block start counts at DW10 */
  888. #define VLV_REF_DW13 0x80ac
  889. #define VLV_CMN_DW0 0x8100
  890. /*
  891. * Per DDI channel DPIO regs
  892. */
  893. #define _VLV_PCS_DW0_CH0 0x8200
  894. #define _VLV_PCS_DW0_CH1 0x8400
  895. #define DPIO_PCS_TX_LANE2_RESET (1<<16)
  896. #define DPIO_PCS_TX_LANE1_RESET (1<<7)
  897. #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
  898. #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
  899. #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
  900. #define _VLV_PCS01_DW0_CH0 0x200
  901. #define _VLV_PCS23_DW0_CH0 0x400
  902. #define _VLV_PCS01_DW0_CH1 0x2600
  903. #define _VLV_PCS23_DW0_CH1 0x2800
  904. #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
  905. #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
  906. #define _VLV_PCS_DW1_CH0 0x8204
  907. #define _VLV_PCS_DW1_CH1 0x8404
  908. #define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
  909. #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
  910. #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
  911. #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
  912. #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
  913. #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
  914. #define _VLV_PCS01_DW1_CH0 0x204
  915. #define _VLV_PCS23_DW1_CH0 0x404
  916. #define _VLV_PCS01_DW1_CH1 0x2604
  917. #define _VLV_PCS23_DW1_CH1 0x2804
  918. #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
  919. #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
  920. #define _VLV_PCS_DW8_CH0 0x8220
  921. #define _VLV_PCS_DW8_CH1 0x8420
  922. #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
  923. #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
  924. #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
  925. #define _VLV_PCS01_DW8_CH0 0x0220
  926. #define _VLV_PCS23_DW8_CH0 0x0420
  927. #define _VLV_PCS01_DW8_CH1 0x2620
  928. #define _VLV_PCS23_DW8_CH1 0x2820
  929. #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
  930. #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
  931. #define _VLV_PCS_DW9_CH0 0x8224
  932. #define _VLV_PCS_DW9_CH1 0x8424
  933. #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
  934. #define DPIO_PCS_TX2MARGIN_000 (0<<13)
  935. #define DPIO_PCS_TX2MARGIN_101 (1<<13)
  936. #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
  937. #define DPIO_PCS_TX1MARGIN_000 (0<<10)
  938. #define DPIO_PCS_TX1MARGIN_101 (1<<10)
  939. #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
  940. #define _VLV_PCS01_DW9_CH0 0x224
  941. #define _VLV_PCS23_DW9_CH0 0x424
  942. #define _VLV_PCS01_DW9_CH1 0x2624
  943. #define _VLV_PCS23_DW9_CH1 0x2824
  944. #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
  945. #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
  946. #define _CHV_PCS_DW10_CH0 0x8228
  947. #define _CHV_PCS_DW10_CH1 0x8428
  948. #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
  949. #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
  950. #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
  951. #define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
  952. #define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
  953. #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
  954. #define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
  955. #define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
  956. #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
  957. #define _VLV_PCS01_DW10_CH0 0x0228
  958. #define _VLV_PCS23_DW10_CH0 0x0428
  959. #define _VLV_PCS01_DW10_CH1 0x2628
  960. #define _VLV_PCS23_DW10_CH1 0x2828
  961. #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
  962. #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
  963. #define _VLV_PCS_DW11_CH0 0x822c
  964. #define _VLV_PCS_DW11_CH1 0x842c
  965. #define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
  966. #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
  967. #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
  968. #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
  969. #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
  970. #define _VLV_PCS01_DW11_CH0 0x022c
  971. #define _VLV_PCS23_DW11_CH0 0x042c
  972. #define _VLV_PCS01_DW11_CH1 0x262c
  973. #define _VLV_PCS23_DW11_CH1 0x282c
  974. #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
  975. #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
  976. #define _VLV_PCS01_DW12_CH0 0x0230
  977. #define _VLV_PCS23_DW12_CH0 0x0430
  978. #define _VLV_PCS01_DW12_CH1 0x2630
  979. #define _VLV_PCS23_DW12_CH1 0x2830
  980. #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
  981. #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
  982. #define _VLV_PCS_DW12_CH0 0x8230
  983. #define _VLV_PCS_DW12_CH1 0x8430
  984. #define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
  985. #define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
  986. #define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
  987. #define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
  988. #define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
  989. #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
  990. #define _VLV_PCS_DW14_CH0 0x8238
  991. #define _VLV_PCS_DW14_CH1 0x8438
  992. #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
  993. #define _VLV_PCS_DW23_CH0 0x825c
  994. #define _VLV_PCS_DW23_CH1 0x845c
  995. #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
  996. #define _VLV_TX_DW2_CH0 0x8288
  997. #define _VLV_TX_DW2_CH1 0x8488
  998. #define DPIO_SWING_MARGIN000_SHIFT 16
  999. #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
  1000. #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
  1001. #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
  1002. #define _VLV_TX_DW3_CH0 0x828c
  1003. #define _VLV_TX_DW3_CH1 0x848c
  1004. /* The following bit for CHV phy */
  1005. #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
  1006. #define DPIO_SWING_MARGIN101_SHIFT 16
  1007. #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
  1008. #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
  1009. #define _VLV_TX_DW4_CH0 0x8290
  1010. #define _VLV_TX_DW4_CH1 0x8490
  1011. #define DPIO_SWING_DEEMPH9P5_SHIFT 24
  1012. #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
  1013. #define DPIO_SWING_DEEMPH6P0_SHIFT 16
  1014. #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
  1015. #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
  1016. #define _VLV_TX3_DW4_CH0 0x690
  1017. #define _VLV_TX3_DW4_CH1 0x2a90
  1018. #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
  1019. #define _VLV_TX_DW5_CH0 0x8294
  1020. #define _VLV_TX_DW5_CH1 0x8494
  1021. #define DPIO_TX_OCALINIT_EN (1<<31)
  1022. #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
  1023. #define _VLV_TX_DW11_CH0 0x82ac
  1024. #define _VLV_TX_DW11_CH1 0x84ac
  1025. #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
  1026. #define _VLV_TX_DW14_CH0 0x82b8
  1027. #define _VLV_TX_DW14_CH1 0x84b8
  1028. #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
  1029. /* CHV dpPhy registers */
  1030. #define _CHV_PLL_DW0_CH0 0x8000
  1031. #define _CHV_PLL_DW0_CH1 0x8180
  1032. #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
  1033. #define _CHV_PLL_DW1_CH0 0x8004
  1034. #define _CHV_PLL_DW1_CH1 0x8184
  1035. #define DPIO_CHV_N_DIV_SHIFT 8
  1036. #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
  1037. #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
  1038. #define _CHV_PLL_DW2_CH0 0x8008
  1039. #define _CHV_PLL_DW2_CH1 0x8188
  1040. #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
  1041. #define _CHV_PLL_DW3_CH0 0x800c
  1042. #define _CHV_PLL_DW3_CH1 0x818c
  1043. #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
  1044. #define DPIO_CHV_FIRST_MOD (0 << 8)
  1045. #define DPIO_CHV_SECOND_MOD (1 << 8)
  1046. #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
  1047. #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
  1048. #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
  1049. #define _CHV_PLL_DW6_CH0 0x8018
  1050. #define _CHV_PLL_DW6_CH1 0x8198
  1051. #define DPIO_CHV_GAIN_CTRL_SHIFT 16
  1052. #define DPIO_CHV_INT_COEFF_SHIFT 8
  1053. #define DPIO_CHV_PROP_COEFF_SHIFT 0
  1054. #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
  1055. #define _CHV_PLL_DW8_CH0 0x8020
  1056. #define _CHV_PLL_DW8_CH1 0x81A0
  1057. #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
  1058. #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
  1059. #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
  1060. #define _CHV_PLL_DW9_CH0 0x8024
  1061. #define _CHV_PLL_DW9_CH1 0x81A4
  1062. #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
  1063. #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
  1064. #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
  1065. #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
  1066. #define _CHV_CMN_DW0_CH0 0x8100
  1067. #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
  1068. #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
  1069. #define DPIO_ALLDL_POWERDOWN (1 << 1)
  1070. #define DPIO_ANYDL_POWERDOWN (1 << 0)
  1071. #define _CHV_CMN_DW5_CH0 0x8114
  1072. #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
  1073. #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
  1074. #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
  1075. #define CHV_BUFRIGHTENA1_MASK (3 << 20)
  1076. #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
  1077. #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
  1078. #define CHV_BUFLEFTENA1_FORCE (3 << 22)
  1079. #define CHV_BUFLEFTENA1_MASK (3 << 22)
  1080. #define _CHV_CMN_DW13_CH0 0x8134
  1081. #define _CHV_CMN_DW0_CH1 0x8080
  1082. #define DPIO_CHV_S1_DIV_SHIFT 21
  1083. #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
  1084. #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
  1085. #define DPIO_CHV_K_DIV_SHIFT 4
  1086. #define DPIO_PLL_FREQLOCK (1 << 1)
  1087. #define DPIO_PLL_LOCK (1 << 0)
  1088. #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
  1089. #define _CHV_CMN_DW14_CH0 0x8138
  1090. #define _CHV_CMN_DW1_CH1 0x8084
  1091. #define DPIO_AFC_RECAL (1 << 14)
  1092. #define DPIO_DCLKP_EN (1 << 13)
  1093. #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
  1094. #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
  1095. #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
  1096. #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
  1097. #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
  1098. #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
  1099. #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
  1100. #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
  1101. #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
  1102. #define _CHV_CMN_DW19_CH0 0x814c
  1103. #define _CHV_CMN_DW6_CH1 0x8098
  1104. #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
  1105. #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
  1106. #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
  1107. #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
  1108. #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
  1109. #define CHV_CMN_DW28 0x8170
  1110. #define DPIO_CL1POWERDOWNEN (1 << 23)
  1111. #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
  1112. #define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
  1113. #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
  1114. #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
  1115. #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
  1116. #define CHV_CMN_DW30 0x8178
  1117. #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
  1118. #define DPIO_LRC_BYPASS (1 << 3)
  1119. #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
  1120. (lane) * 0x200 + (offset))
  1121. #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
  1122. #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
  1123. #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
  1124. #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
  1125. #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
  1126. #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
  1127. #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
  1128. #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
  1129. #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
  1130. #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
  1131. #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
  1132. #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
  1133. #define DPIO_FRC_LATENCY_SHFIT 8
  1134. #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
  1135. #define DPIO_UPAR_SHIFT 30
  1136. /* BXT PHY registers */
  1137. #define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
  1138. #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
  1139. #define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
  1140. #define _BXT_PHY_CTL_DDI_A 0x64C00
  1141. #define _BXT_PHY_CTL_DDI_B 0x64C10
  1142. #define _BXT_PHY_CTL_DDI_C 0x64C20
  1143. #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
  1144. #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
  1145. #define BXT_PHY_LANE_ENABLED (1 << 8)
  1146. #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
  1147. _BXT_PHY_CTL_DDI_B)
  1148. #define _PHY_CTL_FAMILY_EDP 0x64C80
  1149. #define _PHY_CTL_FAMILY_DDI 0x64C90
  1150. #define COMMON_RESET_DIS (1 << 31)
  1151. #define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
  1152. _PHY_CTL_FAMILY_EDP)
  1153. /* BXT PHY PLL registers */
  1154. #define _PORT_PLL_A 0x46074
  1155. #define _PORT_PLL_B 0x46078
  1156. #define _PORT_PLL_C 0x4607c
  1157. #define PORT_PLL_ENABLE (1 << 31)
  1158. #define PORT_PLL_LOCK (1 << 30)
  1159. #define PORT_PLL_REF_SEL (1 << 27)
  1160. #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
  1161. #define _PORT_PLL_EBB_0_A 0x162034
  1162. #define _PORT_PLL_EBB_0_B 0x6C034
  1163. #define _PORT_PLL_EBB_0_C 0x6C340
  1164. #define PORT_PLL_P1_SHIFT 13
  1165. #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
  1166. #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
  1167. #define PORT_PLL_P2_SHIFT 8
  1168. #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
  1169. #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
  1170. #define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
  1171. _PORT_PLL_EBB_0_B, \
  1172. _PORT_PLL_EBB_0_C)
  1173. #define _PORT_PLL_EBB_4_A 0x162038
  1174. #define _PORT_PLL_EBB_4_B 0x6C038
  1175. #define _PORT_PLL_EBB_4_C 0x6C344
  1176. #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
  1177. #define PORT_PLL_RECALIBRATE (1 << 14)
  1178. #define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
  1179. _PORT_PLL_EBB_4_B, \
  1180. _PORT_PLL_EBB_4_C)
  1181. #define _PORT_PLL_0_A 0x162100
  1182. #define _PORT_PLL_0_B 0x6C100
  1183. #define _PORT_PLL_0_C 0x6C380
  1184. /* PORT_PLL_0_A */
  1185. #define PORT_PLL_M2_MASK 0xFF
  1186. /* PORT_PLL_1_A */
  1187. #define PORT_PLL_N_SHIFT 8
  1188. #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
  1189. #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
  1190. /* PORT_PLL_2_A */
  1191. #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
  1192. /* PORT_PLL_3_A */
  1193. #define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
  1194. /* PORT_PLL_6_A */
  1195. #define PORT_PLL_PROP_COEFF_MASK 0xF
  1196. #define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
  1197. #define PORT_PLL_INT_COEFF(x) ((x) << 8)
  1198. #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
  1199. #define PORT_PLL_GAIN_CTL(x) ((x) << 16)
  1200. /* PORT_PLL_8_A */
  1201. #define PORT_PLL_TARGET_CNT_MASK 0x3FF
  1202. /* PORT_PLL_9_A */
  1203. #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
  1204. #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
  1205. /* PORT_PLL_10_A */
  1206. #define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
  1207. #define PORT_PLL_DCO_AMP_DEFAULT 15
  1208. #define PORT_PLL_DCO_AMP_MASK 0x3c00
  1209. #define PORT_PLL_DCO_AMP(x) ((x)<<10)
  1210. #define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
  1211. _PORT_PLL_0_B, \
  1212. _PORT_PLL_0_C)
  1213. #define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
  1214. /* BXT PHY common lane registers */
  1215. #define _PORT_CL1CM_DW0_A 0x162000
  1216. #define _PORT_CL1CM_DW0_BC 0x6C000
  1217. #define PHY_POWER_GOOD (1 << 16)
  1218. #define PHY_RESERVED (1 << 7)
  1219. #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
  1220. _PORT_CL1CM_DW0_A)
  1221. #define _PORT_CL1CM_DW9_A 0x162024
  1222. #define _PORT_CL1CM_DW9_BC 0x6C024
  1223. #define IREF0RC_OFFSET_SHIFT 8
  1224. #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
  1225. #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
  1226. _PORT_CL1CM_DW9_A)
  1227. #define _PORT_CL1CM_DW10_A 0x162028
  1228. #define _PORT_CL1CM_DW10_BC 0x6C028
  1229. #define IREF1RC_OFFSET_SHIFT 8
  1230. #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
  1231. #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
  1232. _PORT_CL1CM_DW10_A)
  1233. #define _PORT_CL1CM_DW28_A 0x162070
  1234. #define _PORT_CL1CM_DW28_BC 0x6C070
  1235. #define OCL1_POWER_DOWN_EN (1 << 23)
  1236. #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
  1237. #define SUS_CLK_CONFIG 0x3
  1238. #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
  1239. _PORT_CL1CM_DW28_A)
  1240. #define _PORT_CL1CM_DW30_A 0x162078
  1241. #define _PORT_CL1CM_DW30_BC 0x6C078
  1242. #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
  1243. #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
  1244. _PORT_CL1CM_DW30_A)
  1245. /* Defined for PHY0 only */
  1246. #define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
  1247. #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
  1248. /* BXT PHY Ref registers */
  1249. #define _PORT_REF_DW3_A 0x16218C
  1250. #define _PORT_REF_DW3_BC 0x6C18C
  1251. #define GRC_DONE (1 << 22)
  1252. #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
  1253. _PORT_REF_DW3_A)
  1254. #define _PORT_REF_DW6_A 0x162198
  1255. #define _PORT_REF_DW6_BC 0x6C198
  1256. #define GRC_CODE_SHIFT 24
  1257. #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
  1258. #define GRC_CODE_FAST_SHIFT 16
  1259. #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
  1260. #define GRC_CODE_SLOW_SHIFT 8
  1261. #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
  1262. #define GRC_CODE_NOM_MASK 0xFF
  1263. #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
  1264. _PORT_REF_DW6_A)
  1265. #define _PORT_REF_DW8_A 0x1621A0
  1266. #define _PORT_REF_DW8_BC 0x6C1A0
  1267. #define GRC_DIS (1 << 15)
  1268. #define GRC_RDY_OVRD (1 << 1)
  1269. #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
  1270. _PORT_REF_DW8_A)
  1271. /* BXT PHY PCS registers */
  1272. #define _PORT_PCS_DW10_LN01_A 0x162428
  1273. #define _PORT_PCS_DW10_LN01_B 0x6C428
  1274. #define _PORT_PCS_DW10_LN01_C 0x6C828
  1275. #define _PORT_PCS_DW10_GRP_A 0x162C28
  1276. #define _PORT_PCS_DW10_GRP_B 0x6CC28
  1277. #define _PORT_PCS_DW10_GRP_C 0x6CE28
  1278. #define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
  1279. _PORT_PCS_DW10_LN01_B, \
  1280. _PORT_PCS_DW10_LN01_C)
  1281. #define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
  1282. _PORT_PCS_DW10_GRP_B, \
  1283. _PORT_PCS_DW10_GRP_C)
  1284. #define TX2_SWING_CALC_INIT (1 << 31)
  1285. #define TX1_SWING_CALC_INIT (1 << 30)
  1286. #define _PORT_PCS_DW12_LN01_A 0x162430
  1287. #define _PORT_PCS_DW12_LN01_B 0x6C430
  1288. #define _PORT_PCS_DW12_LN01_C 0x6C830
  1289. #define _PORT_PCS_DW12_LN23_A 0x162630
  1290. #define _PORT_PCS_DW12_LN23_B 0x6C630
  1291. #define _PORT_PCS_DW12_LN23_C 0x6CA30
  1292. #define _PORT_PCS_DW12_GRP_A 0x162c30
  1293. #define _PORT_PCS_DW12_GRP_B 0x6CC30
  1294. #define _PORT_PCS_DW12_GRP_C 0x6CE30
  1295. #define LANESTAGGER_STRAP_OVRD (1 << 6)
  1296. #define LANE_STAGGER_MASK 0x1F
  1297. #define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
  1298. _PORT_PCS_DW12_LN01_B, \
  1299. _PORT_PCS_DW12_LN01_C)
  1300. #define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
  1301. _PORT_PCS_DW12_LN23_B, \
  1302. _PORT_PCS_DW12_LN23_C)
  1303. #define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
  1304. _PORT_PCS_DW12_GRP_B, \
  1305. _PORT_PCS_DW12_GRP_C)
  1306. /* BXT PHY TX registers */
  1307. #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
  1308. ((lane) & 1) * 0x80)
  1309. #define _PORT_TX_DW2_LN0_A 0x162508
  1310. #define _PORT_TX_DW2_LN0_B 0x6C508
  1311. #define _PORT_TX_DW2_LN0_C 0x6C908
  1312. #define _PORT_TX_DW2_GRP_A 0x162D08
  1313. #define _PORT_TX_DW2_GRP_B 0x6CD08
  1314. #define _PORT_TX_DW2_GRP_C 0x6CF08
  1315. #define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
  1316. _PORT_TX_DW2_GRP_B, \
  1317. _PORT_TX_DW2_GRP_C)
  1318. #define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
  1319. _PORT_TX_DW2_LN0_B, \
  1320. _PORT_TX_DW2_LN0_C)
  1321. #define MARGIN_000_SHIFT 16
  1322. #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
  1323. #define UNIQ_TRANS_SCALE_SHIFT 8
  1324. #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
  1325. #define _PORT_TX_DW3_LN0_A 0x16250C
  1326. #define _PORT_TX_DW3_LN0_B 0x6C50C
  1327. #define _PORT_TX_DW3_LN0_C 0x6C90C
  1328. #define _PORT_TX_DW3_GRP_A 0x162D0C
  1329. #define _PORT_TX_DW3_GRP_B 0x6CD0C
  1330. #define _PORT_TX_DW3_GRP_C 0x6CF0C
  1331. #define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
  1332. _PORT_TX_DW3_GRP_B, \
  1333. _PORT_TX_DW3_GRP_C)
  1334. #define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
  1335. _PORT_TX_DW3_LN0_B, \
  1336. _PORT_TX_DW3_LN0_C)
  1337. #define SCALE_DCOMP_METHOD (1 << 26)
  1338. #define UNIQUE_TRANGE_EN_METHOD (1 << 27)
  1339. #define _PORT_TX_DW4_LN0_A 0x162510
  1340. #define _PORT_TX_DW4_LN0_B 0x6C510
  1341. #define _PORT_TX_DW4_LN0_C 0x6C910
  1342. #define _PORT_TX_DW4_GRP_A 0x162D10
  1343. #define _PORT_TX_DW4_GRP_B 0x6CD10
  1344. #define _PORT_TX_DW4_GRP_C 0x6CF10
  1345. #define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
  1346. _PORT_TX_DW4_LN0_B, \
  1347. _PORT_TX_DW4_LN0_C)
  1348. #define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
  1349. _PORT_TX_DW4_GRP_B, \
  1350. _PORT_TX_DW4_GRP_C)
  1351. #define DEEMPH_SHIFT 24
  1352. #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
  1353. #define _PORT_TX_DW14_LN0_A 0x162538
  1354. #define _PORT_TX_DW14_LN0_B 0x6C538
  1355. #define _PORT_TX_DW14_LN0_C 0x6C938
  1356. #define LATENCY_OPTIM_SHIFT 30
  1357. #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
  1358. #define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
  1359. _PORT_TX_DW14_LN0_B, \
  1360. _PORT_TX_DW14_LN0_C) + \
  1361. _BXT_LANE_OFFSET(lane))
  1362. /* UAIMI scratch pad register 1 */
  1363. #define UAIMI_SPR1 _MMIO(0x4F074)
  1364. /* SKL VccIO mask */
  1365. #define SKL_VCCIO_MASK 0x1
  1366. /* SKL balance leg register */
  1367. #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
  1368. /* I_boost values */
  1369. #define BALANCE_LEG_SHIFT(port) (8+3*(port))
  1370. #define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
  1371. /* Balance leg disable bits */
  1372. #define BALANCE_LEG_DISABLE_SHIFT 23
  1373. #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
  1374. /*
  1375. * Fence registers
  1376. * [0-7] @ 0x2000 gen2,gen3
  1377. * [8-15] @ 0x3000 945,g33,pnv
  1378. *
  1379. * [0-15] @ 0x3000 gen4,gen5
  1380. *
  1381. * [0-15] @ 0x100000 gen6,vlv,chv
  1382. * [0-31] @ 0x100000 gen7+
  1383. */
  1384. #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
  1385. #define I830_FENCE_START_MASK 0x07f80000
  1386. #define I830_FENCE_TILING_Y_SHIFT 12
  1387. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  1388. #define I830_FENCE_PITCH_SHIFT 4
  1389. #define I830_FENCE_REG_VALID (1<<0)
  1390. #define I915_FENCE_MAX_PITCH_VAL 4
  1391. #define I830_FENCE_MAX_PITCH_VAL 6
  1392. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  1393. #define I915_FENCE_START_MASK 0x0ff00000
  1394. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  1395. #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
  1396. #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
  1397. #define I965_FENCE_PITCH_SHIFT 2
  1398. #define I965_FENCE_TILING_Y_SHIFT 1
  1399. #define I965_FENCE_REG_VALID (1<<0)
  1400. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  1401. #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
  1402. #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
  1403. #define GEN6_FENCE_PITCH_SHIFT 32
  1404. #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
  1405. /* control register for cpu gtt access */
  1406. #define TILECTL _MMIO(0x101000)
  1407. #define TILECTL_SWZCTL (1 << 0)
  1408. #define TILECTL_TLBPF (1 << 1)
  1409. #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
  1410. #define TILECTL_BACKSNOOP_DIS (1 << 3)
  1411. /*
  1412. * Instruction and interrupt control regs
  1413. */
  1414. #define PGTBL_CTL _MMIO(0x02020)
  1415. #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
  1416. #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
  1417. #define PGTBL_ER _MMIO(0x02024)
  1418. #define PRB0_BASE (0x2030-0x30)
  1419. #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
  1420. #define PRB2_BASE (0x2050-0x30) /* gen3 */
  1421. #define SRB0_BASE (0x2100-0x30) /* gen2 */
  1422. #define SRB1_BASE (0x2110-0x30) /* gen2 */
  1423. #define SRB2_BASE (0x2120-0x30) /* 830 */
  1424. #define SRB3_BASE (0x2130-0x30) /* 830 */
  1425. #define RENDER_RING_BASE 0x02000
  1426. #define BSD_RING_BASE 0x04000
  1427. #define GEN6_BSD_RING_BASE 0x12000
  1428. #define GEN8_BSD2_RING_BASE 0x1c000
  1429. #define VEBOX_RING_BASE 0x1a000
  1430. #define BLT_RING_BASE 0x22000
  1431. #define RING_TAIL(base) _MMIO((base)+0x30)
  1432. #define RING_HEAD(base) _MMIO((base)+0x34)
  1433. #define RING_START(base) _MMIO((base)+0x38)
  1434. #define RING_CTL(base) _MMIO((base)+0x3c)
  1435. #define RING_SYNC_0(base) _MMIO((base)+0x40)
  1436. #define RING_SYNC_1(base) _MMIO((base)+0x44)
  1437. #define RING_SYNC_2(base) _MMIO((base)+0x48)
  1438. #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
  1439. #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
  1440. #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
  1441. #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
  1442. #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
  1443. #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
  1444. #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
  1445. #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
  1446. #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
  1447. #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
  1448. #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
  1449. #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
  1450. #define GEN6_NOSYNC INVALID_MMIO_REG
  1451. #define RING_PSMI_CTL(base) _MMIO((base)+0x50)
  1452. #define RING_MAX_IDLE(base) _MMIO((base)+0x54)
  1453. #define RING_HWS_PGA(base) _MMIO((base)+0x80)
  1454. #define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
  1455. #define RING_RESET_CTL(base) _MMIO((base)+0xd0)
  1456. #define RESET_CTL_REQUEST_RESET (1 << 0)
  1457. #define RESET_CTL_READY_TO_RESET (1 << 1)
  1458. #define HSW_GTT_CACHE_EN _MMIO(0x4024)
  1459. #define GTT_CACHE_EN_ALL 0xF0007FFF
  1460. #define GEN7_WR_WATERMARK _MMIO(0x4028)
  1461. #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
  1462. #define ARB_MODE _MMIO(0x4030)
  1463. #define ARB_MODE_SWIZZLE_SNB (1<<4)
  1464. #define ARB_MODE_SWIZZLE_IVB (1<<5)
  1465. #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
  1466. #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
  1467. /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
  1468. #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
  1469. #define GEN7_LRA_LIMITS_REG_NUM 13
  1470. #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
  1471. #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
  1472. #define GAMTARBMODE _MMIO(0x04a08)
  1473. #define ARB_MODE_BWGTLB_DISABLE (1<<9)
  1474. #define ARB_MODE_SWIZZLE_BDW (1<<1)
  1475. #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
  1476. #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
  1477. #define RING_FAULT_GTTSEL_MASK (1<<11)
  1478. #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
  1479. #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
  1480. #define RING_FAULT_VALID (1<<0)
  1481. #define DONE_REG _MMIO(0x40b0)
  1482. #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
  1483. #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
  1484. #define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
  1485. #define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
  1486. #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
  1487. #define RING_ACTHD(base) _MMIO((base)+0x74)
  1488. #define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
  1489. #define RING_NOPID(base) _MMIO((base)+0x94)
  1490. #define RING_IMR(base) _MMIO((base)+0xa8)
  1491. #define RING_HWSTAM(base) _MMIO((base)+0x98)
  1492. #define RING_TIMESTAMP(base) _MMIO((base)+0x358)
  1493. #define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
  1494. #define TAIL_ADDR 0x001FFFF8
  1495. #define HEAD_WRAP_COUNT 0xFFE00000
  1496. #define HEAD_WRAP_ONE 0x00200000
  1497. #define HEAD_ADDR 0x001FFFFC
  1498. #define RING_NR_PAGES 0x001FF000
  1499. #define RING_REPORT_MASK 0x00000006
  1500. #define RING_REPORT_64K 0x00000002
  1501. #define RING_REPORT_128K 0x00000004
  1502. #define RING_NO_REPORT 0x00000000
  1503. #define RING_VALID_MASK 0x00000001
  1504. #define RING_VALID 0x00000001
  1505. #define RING_INVALID 0x00000000
  1506. #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
  1507. #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
  1508. #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
  1509. #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
  1510. #define RING_MAX_NONPRIV_SLOTS 12
  1511. #define GEN7_TLB_RD_ADDR _MMIO(0x4700)
  1512. #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
  1513. #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
  1514. #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
  1515. #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
  1516. #if 0
  1517. #define PRB0_TAIL _MMIO(0x2030)
  1518. #define PRB0_HEAD _MMIO(0x2034)
  1519. #define PRB0_START _MMIO(0x2038)
  1520. #define PRB0_CTL _MMIO(0x203c)
  1521. #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
  1522. #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
  1523. #define PRB1_START _MMIO(0x2048) /* 915+ only */
  1524. #define PRB1_CTL _MMIO(0x204c) /* 915+ only */
  1525. #endif
  1526. #define IPEIR_I965 _MMIO(0x2064)
  1527. #define IPEHR_I965 _MMIO(0x2068)
  1528. #define GEN7_SC_INSTDONE _MMIO(0x7100)
  1529. #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
  1530. #define GEN7_ROW_INSTDONE _MMIO(0xe164)
  1531. #define I915_NUM_INSTDONE_REG 4
  1532. #define RING_IPEIR(base) _MMIO((base)+0x64)
  1533. #define RING_IPEHR(base) _MMIO((base)+0x68)
  1534. /*
  1535. * On GEN4, only the render ring INSTDONE exists and has a different
  1536. * layout than the GEN7+ version.
  1537. * The GEN2 counterpart of this register is GEN2_INSTDONE.
  1538. */
  1539. #define RING_INSTDONE(base) _MMIO((base)+0x6c)
  1540. #define RING_INSTPS(base) _MMIO((base)+0x70)
  1541. #define RING_DMA_FADD(base) _MMIO((base)+0x78)
  1542. #define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
  1543. #define RING_INSTPM(base) _MMIO((base)+0xc0)
  1544. #define RING_MI_MODE(base) _MMIO((base)+0x9c)
  1545. #define INSTPS _MMIO(0x2070) /* 965+ only */
  1546. #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
  1547. #define ACTHD_I965 _MMIO(0x2074)
  1548. #define HWS_PGA _MMIO(0x2080)
  1549. #define HWS_ADDRESS_MASK 0xfffff000
  1550. #define HWS_START_ADDRESS_SHIFT 4
  1551. #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
  1552. #define PWRCTX_EN (1<<0)
  1553. #define IPEIR _MMIO(0x2088)
  1554. #define IPEHR _MMIO(0x208c)
  1555. #define GEN2_INSTDONE _MMIO(0x2090)
  1556. #define NOPID _MMIO(0x2094)
  1557. #define HWSTAM _MMIO(0x2098)
  1558. #define DMA_FADD_I8XX _MMIO(0x20d0)
  1559. #define RING_BBSTATE(base) _MMIO((base)+0x110)
  1560. #define RING_BB_PPGTT (1 << 5)
  1561. #define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
  1562. #define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
  1563. #define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
  1564. #define RING_BBADDR(base) _MMIO((base)+0x140)
  1565. #define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
  1566. #define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
  1567. #define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
  1568. #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
  1569. #define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
  1570. #define ERROR_GEN6 _MMIO(0x40a0)
  1571. #define GEN7_ERR_INT _MMIO(0x44040)
  1572. #define ERR_INT_POISON (1<<31)
  1573. #define ERR_INT_MMIO_UNCLAIMED (1<<13)
  1574. #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
  1575. #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
  1576. #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
  1577. #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
  1578. #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
  1579. #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
  1580. #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
  1581. #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
  1582. #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
  1583. #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
  1584. #define FPGA_DBG _MMIO(0x42300)
  1585. #define FPGA_DBG_RM_NOCLAIM (1<<31)
  1586. #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
  1587. #define CLAIM_ER_CLR (1 << 31)
  1588. #define CLAIM_ER_OVERFLOW (1 << 16)
  1589. #define CLAIM_ER_CTR_MASK 0xffff
  1590. #define DERRMR _MMIO(0x44050)
  1591. /* Note that HBLANK events are reserved on bdw+ */
  1592. #define DERRMR_PIPEA_SCANLINE (1<<0)
  1593. #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
  1594. #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
  1595. #define DERRMR_PIPEA_VBLANK (1<<3)
  1596. #define DERRMR_PIPEA_HBLANK (1<<5)
  1597. #define DERRMR_PIPEB_SCANLINE (1<<8)
  1598. #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
  1599. #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
  1600. #define DERRMR_PIPEB_VBLANK (1<<11)
  1601. #define DERRMR_PIPEB_HBLANK (1<<13)
  1602. /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
  1603. #define DERRMR_PIPEC_SCANLINE (1<<14)
  1604. #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
  1605. #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
  1606. #define DERRMR_PIPEC_VBLANK (1<<21)
  1607. #define DERRMR_PIPEC_HBLANK (1<<22)
  1608. /* GM45+ chicken bits -- debug workaround bits that may be required
  1609. * for various sorts of correct behavior. The top 16 bits of each are
  1610. * the enables for writing to the corresponding low bit.
  1611. */
  1612. #define _3D_CHICKEN _MMIO(0x2084)
  1613. #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
  1614. #define _3D_CHICKEN2 _MMIO(0x208c)
  1615. /* Disables pipelining of read flushes past the SF-WIZ interface.
  1616. * Required on all Ironlake steppings according to the B-Spec, but the
  1617. * particular danger of not doing so is not specified.
  1618. */
  1619. # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
  1620. #define _3D_CHICKEN3 _MMIO(0x2090)
  1621. #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
  1622. #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
  1623. #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
  1624. #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
  1625. #define MI_MODE _MMIO(0x209c)
  1626. # define VS_TIMER_DISPATCH (1 << 6)
  1627. # define MI_FLUSH_ENABLE (1 << 12)
  1628. # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
  1629. # define MODE_IDLE (1 << 9)
  1630. # define STOP_RING (1 << 8)
  1631. #define GEN6_GT_MODE _MMIO(0x20d0)
  1632. #define GEN7_GT_MODE _MMIO(0x7008)
  1633. #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
  1634. #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
  1635. #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
  1636. #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
  1637. #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
  1638. #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
  1639. #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
  1640. #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
  1641. /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
  1642. #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
  1643. #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
  1644. /* WaClearTdlStateAckDirtyBits */
  1645. #define GEN8_STATE_ACK _MMIO(0x20F0)
  1646. #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
  1647. #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
  1648. #define GEN9_STATE_ACK_TDL0 (1 << 12)
  1649. #define GEN9_STATE_ACK_TDL1 (1 << 13)
  1650. #define GEN9_STATE_ACK_TDL2 (1 << 14)
  1651. #define GEN9_STATE_ACK_TDL3 (1 << 15)
  1652. #define GEN9_SUBSLICE_TDL_ACK_BITS \
  1653. (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
  1654. GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
  1655. #define GFX_MODE _MMIO(0x2520)
  1656. #define GFX_MODE_GEN7 _MMIO(0x229c)
  1657. #define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
  1658. #define GFX_RUN_LIST_ENABLE (1<<15)
  1659. #define GFX_INTERRUPT_STEERING (1<<14)
  1660. #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
  1661. #define GFX_SURFACE_FAULT_ENABLE (1<<12)
  1662. #define GFX_REPLAY_MODE (1<<11)
  1663. #define GFX_PSMI_GRANULARITY (1<<10)
  1664. #define GFX_PPGTT_ENABLE (1<<9)
  1665. #define GEN8_GFX_PPGTT_48B (1<<7)
  1666. #define GFX_FORWARD_VBLANK_MASK (3<<5)
  1667. #define GFX_FORWARD_VBLANK_NEVER (0<<5)
  1668. #define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
  1669. #define GFX_FORWARD_VBLANK_COND (2<<5)
  1670. #define VLV_DISPLAY_BASE 0x180000
  1671. #define VLV_MIPI_BASE VLV_DISPLAY_BASE
  1672. #define BXT_MIPI_BASE 0x60000
  1673. #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
  1674. #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
  1675. #define SCPD0 _MMIO(0x209c) /* 915+ only */
  1676. #define IER _MMIO(0x20a0)
  1677. #define IIR _MMIO(0x20a4)
  1678. #define IMR _MMIO(0x20a8)
  1679. #define ISR _MMIO(0x20ac)
  1680. #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
  1681. #define GINT_DIS (1<<22)
  1682. #define GCFG_DIS (1<<8)
  1683. #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
  1684. #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
  1685. #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
  1686. #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
  1687. #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
  1688. #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
  1689. #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
  1690. #define VLV_PCBR_ADDR_SHIFT 12
  1691. #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
  1692. #define EIR _MMIO(0x20b0)
  1693. #define EMR _MMIO(0x20b4)
  1694. #define ESR _MMIO(0x20b8)
  1695. #define GM45_ERROR_PAGE_TABLE (1<<5)
  1696. #define GM45_ERROR_MEM_PRIV (1<<4)
  1697. #define I915_ERROR_PAGE_TABLE (1<<4)
  1698. #define GM45_ERROR_CP_PRIV (1<<3)
  1699. #define I915_ERROR_MEMORY_REFRESH (1<<1)
  1700. #define I915_ERROR_INSTRUCTION (1<<0)
  1701. #define INSTPM _MMIO(0x20c0)
  1702. #define INSTPM_SELF_EN (1<<12) /* 915GM only */
  1703. #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
  1704. will not assert AGPBUSY# and will only
  1705. be delivered when out of C3. */
  1706. #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
  1707. #define INSTPM_TLB_INVALIDATE (1<<9)
  1708. #define INSTPM_SYNC_FLUSH (1<<5)
  1709. #define ACTHD _MMIO(0x20c8)
  1710. #define MEM_MODE _MMIO(0x20cc)
  1711. #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
  1712. #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
  1713. #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
  1714. #define FW_BLC _MMIO(0x20d8)
  1715. #define FW_BLC2 _MMIO(0x20dc)
  1716. #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
  1717. #define FW_BLC_SELF_EN_MASK (1<<31)
  1718. #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
  1719. #define FW_BLC_SELF_EN (1<<15) /* 945 only */
  1720. #define MM_BURST_LENGTH 0x00700000
  1721. #define MM_FIFO_WATERMARK 0x0001F000
  1722. #define LM_BURST_LENGTH 0x00000700
  1723. #define LM_FIFO_WATERMARK 0x0000001F
  1724. #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
  1725. /* Make render/texture TLB fetches lower priorty than associated data
  1726. * fetches. This is not turned on by default
  1727. */
  1728. #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
  1729. /* Isoch request wait on GTT enable (Display A/B/C streams).
  1730. * Make isoch requests stall on the TLB update. May cause
  1731. * display underruns (test mode only)
  1732. */
  1733. #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
  1734. /* Block grant count for isoch requests when block count is
  1735. * set to a finite value.
  1736. */
  1737. #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
  1738. #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
  1739. #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
  1740. #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
  1741. #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
  1742. /* Enable render writes to complete in C2/C3/C4 power states.
  1743. * If this isn't enabled, render writes are prevented in low
  1744. * power states. That seems bad to me.
  1745. */
  1746. #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
  1747. /* This acknowledges an async flip immediately instead
  1748. * of waiting for 2TLB fetches.
  1749. */
  1750. #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
  1751. /* Enables non-sequential data reads through arbiter
  1752. */
  1753. #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
  1754. /* Disable FSB snooping of cacheable write cycles from binner/render
  1755. * command stream
  1756. */
  1757. #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
  1758. /* Arbiter time slice for non-isoch streams */
  1759. #define MI_ARB_TIME_SLICE_MASK (7 << 5)
  1760. #define MI_ARB_TIME_SLICE_1 (0 << 5)
  1761. #define MI_ARB_TIME_SLICE_2 (1 << 5)
  1762. #define MI_ARB_TIME_SLICE_4 (2 << 5)
  1763. #define MI_ARB_TIME_SLICE_6 (3 << 5)
  1764. #define MI_ARB_TIME_SLICE_8 (4 << 5)
  1765. #define MI_ARB_TIME_SLICE_10 (5 << 5)
  1766. #define MI_ARB_TIME_SLICE_14 (6 << 5)
  1767. #define MI_ARB_TIME_SLICE_16 (7 << 5)
  1768. /* Low priority grace period page size */
  1769. #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
  1770. #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
  1771. /* Disable display A/B trickle feed */
  1772. #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
  1773. /* Set display plane priority */
  1774. #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
  1775. #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
  1776. #define MI_STATE _MMIO(0x20e4) /* gen2 only */
  1777. #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
  1778. #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
  1779. #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
  1780. #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
  1781. #define CM0_IZ_OPT_DISABLE (1<<6)
  1782. #define CM0_ZR_OPT_DISABLE (1<<5)
  1783. #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
  1784. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  1785. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  1786. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  1787. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  1788. #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
  1789. #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
  1790. #define GFX_FLSH_CNTL_EN (1<<0)
  1791. #define ECOSKPD _MMIO(0x21d0)
  1792. #define ECO_GATING_CX_ONLY (1<<3)
  1793. #define ECO_FLIP_DONE (1<<0)
  1794. #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
  1795. #define RC_OP_FLUSH_ENABLE (1<<0)
  1796. #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
  1797. #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
  1798. #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
  1799. #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
  1800. #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
  1801. #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
  1802. #define GEN6_BLITTER_LOCK_SHIFT 16
  1803. #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
  1804. #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
  1805. #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
  1806. #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
  1807. #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
  1808. /* Fuse readout registers for GT */
  1809. #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
  1810. #define CHV_FGT_DISABLE_SS0 (1 << 10)
  1811. #define CHV_FGT_DISABLE_SS1 (1 << 11)
  1812. #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
  1813. #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
  1814. #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
  1815. #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
  1816. #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
  1817. #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
  1818. #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
  1819. #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
  1820. #define GEN8_FUSE2 _MMIO(0x9120)
  1821. #define GEN8_F2_SS_DIS_SHIFT 21
  1822. #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
  1823. #define GEN8_F2_S_ENA_SHIFT 25
  1824. #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
  1825. #define GEN9_F2_SS_DIS_SHIFT 20
  1826. #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
  1827. #define GEN8_EU_DISABLE0 _MMIO(0x9134)
  1828. #define GEN8_EU_DIS0_S0_MASK 0xffffff
  1829. #define GEN8_EU_DIS0_S1_SHIFT 24
  1830. #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
  1831. #define GEN8_EU_DISABLE1 _MMIO(0x9138)
  1832. #define GEN8_EU_DIS1_S1_MASK 0xffff
  1833. #define GEN8_EU_DIS1_S2_SHIFT 16
  1834. #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
  1835. #define GEN8_EU_DISABLE2 _MMIO(0x913c)
  1836. #define GEN8_EU_DIS2_S2_MASK 0xff
  1837. #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
  1838. #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
  1839. #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
  1840. #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
  1841. #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
  1842. #define GEN6_BSD_GO_INDICATOR (1 << 4)
  1843. /* On modern GEN architectures interrupt control consists of two sets
  1844. * of registers. The first set pertains to the ring generating the
  1845. * interrupt. The second control is for the functional block generating the
  1846. * interrupt. These are PM, GT, DE, etc.
  1847. *
  1848. * Luckily *knocks on wood* all the ring interrupt bits match up with the
  1849. * GT interrupt bits, so we don't need to duplicate the defines.
  1850. *
  1851. * These defines should cover us well from SNB->HSW with minor exceptions
  1852. * it can also work on ILK.
  1853. */
  1854. #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
  1855. #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
  1856. #define GT_BLT_USER_INTERRUPT (1 << 22)
  1857. #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
  1858. #define GT_BSD_USER_INTERRUPT (1 << 12)
  1859. #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
  1860. #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
  1861. #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
  1862. #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
  1863. #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
  1864. #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
  1865. #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
  1866. #define GT_RENDER_USER_INTERRUPT (1 << 0)
  1867. #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
  1868. #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
  1869. #define GT_PARITY_ERROR(dev) \
  1870. (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
  1871. (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
  1872. /* These are all the "old" interrupts */
  1873. #define ILK_BSD_USER_INTERRUPT (1<<5)
  1874. #define I915_PM_INTERRUPT (1<<31)
  1875. #define I915_ISP_INTERRUPT (1<<22)
  1876. #define I915_LPE_PIPE_B_INTERRUPT (1<<21)
  1877. #define I915_LPE_PIPE_A_INTERRUPT (1<<20)
  1878. #define I915_MIPIC_INTERRUPT (1<<19)
  1879. #define I915_MIPIA_INTERRUPT (1<<18)
  1880. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  1881. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  1882. #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
  1883. #define I915_MASTER_ERROR_INTERRUPT (1<<15)
  1884. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  1885. #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
  1886. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
  1887. #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
  1888. #define I915_HWB_OOM_INTERRUPT (1<<13)
  1889. #define I915_LPE_PIPE_C_INTERRUPT (1<<12)
  1890. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  1891. #define I915_MISC_INTERRUPT (1<<11)
  1892. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  1893. #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
  1894. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  1895. #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
  1896. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  1897. #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
  1898. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  1899. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  1900. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  1901. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  1902. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  1903. #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
  1904. #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
  1905. #define I915_DEBUG_INTERRUPT (1<<2)
  1906. #define I915_WINVALID_INTERRUPT (1<<1)
  1907. #define I915_USER_INTERRUPT (1<<1)
  1908. #define I915_ASLE_INTERRUPT (1<<0)
  1909. #define I915_BSD_USER_INTERRUPT (1<<25)
  1910. #define GEN6_BSD_RNCID _MMIO(0x12198)
  1911. #define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
  1912. #define GEN7_FF_SCHED_MASK 0x0077070
  1913. #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
  1914. #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
  1915. #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
  1916. #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
  1917. #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
  1918. #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
  1919. #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
  1920. #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
  1921. #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
  1922. #define GEN7_FF_VS_SCHED_HW (0x0<<12)
  1923. #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
  1924. #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
  1925. #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
  1926. #define GEN7_FF_DS_SCHED_HW (0x0<<4)
  1927. /*
  1928. * Framebuffer compression (915+ only)
  1929. */
  1930. #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
  1931. #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
  1932. #define FBC_CONTROL _MMIO(0x3208)
  1933. #define FBC_CTL_EN (1<<31)
  1934. #define FBC_CTL_PERIODIC (1<<30)
  1935. #define FBC_CTL_INTERVAL_SHIFT (16)
  1936. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  1937. #define FBC_CTL_C3_IDLE (1<<13)
  1938. #define FBC_CTL_STRIDE_SHIFT (5)
  1939. #define FBC_CTL_FENCENO_SHIFT (0)
  1940. #define FBC_COMMAND _MMIO(0x320c)
  1941. #define FBC_CMD_COMPRESS (1<<0)
  1942. #define FBC_STATUS _MMIO(0x3210)
  1943. #define FBC_STAT_COMPRESSING (1<<31)
  1944. #define FBC_STAT_COMPRESSED (1<<30)
  1945. #define FBC_STAT_MODIFIED (1<<29)
  1946. #define FBC_STAT_CURRENT_LINE_SHIFT (0)
  1947. #define FBC_CONTROL2 _MMIO(0x3214)
  1948. #define FBC_CTL_FENCE_DBL (0<<4)
  1949. #define FBC_CTL_IDLE_IMM (0<<2)
  1950. #define FBC_CTL_IDLE_FULL (1<<2)
  1951. #define FBC_CTL_IDLE_LINE (2<<2)
  1952. #define FBC_CTL_IDLE_DEBUG (3<<2)
  1953. #define FBC_CTL_CPU_FENCE (1<<1)
  1954. #define FBC_CTL_PLANE(plane) ((plane)<<0)
  1955. #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
  1956. #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
  1957. #define FBC_STATUS2 _MMIO(0x43214)
  1958. #define FBC_COMPRESSION_MASK 0x7ff
  1959. #define FBC_LL_SIZE (1536)
  1960. #define FBC_LLC_READ_CTRL _MMIO(0x9044)
  1961. #define FBC_LLC_FULLY_OPEN (1<<30)
  1962. /* Framebuffer compression for GM45+ */
  1963. #define DPFC_CB_BASE _MMIO(0x3200)
  1964. #define DPFC_CONTROL _MMIO(0x3208)
  1965. #define DPFC_CTL_EN (1<<31)
  1966. #define DPFC_CTL_PLANE(plane) ((plane)<<30)
  1967. #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
  1968. #define DPFC_CTL_FENCE_EN (1<<29)
  1969. #define IVB_DPFC_CTL_FENCE_EN (1<<28)
  1970. #define DPFC_CTL_PERSISTENT_MODE (1<<25)
  1971. #define DPFC_SR_EN (1<<10)
  1972. #define DPFC_CTL_LIMIT_1X (0<<6)
  1973. #define DPFC_CTL_LIMIT_2X (1<<6)
  1974. #define DPFC_CTL_LIMIT_4X (2<<6)
  1975. #define DPFC_RECOMP_CTL _MMIO(0x320c)
  1976. #define DPFC_RECOMP_STALL_EN (1<<27)
  1977. #define DPFC_RECOMP_STALL_WM_SHIFT (16)
  1978. #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
  1979. #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
  1980. #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
  1981. #define DPFC_STATUS _MMIO(0x3210)
  1982. #define DPFC_INVAL_SEG_SHIFT (16)
  1983. #define DPFC_INVAL_SEG_MASK (0x07ff0000)
  1984. #define DPFC_COMP_SEG_SHIFT (0)
  1985. #define DPFC_COMP_SEG_MASK (0x000003ff)
  1986. #define DPFC_STATUS2 _MMIO(0x3214)
  1987. #define DPFC_FENCE_YOFF _MMIO(0x3218)
  1988. #define DPFC_CHICKEN _MMIO(0x3224)
  1989. #define DPFC_HT_MODIFY (1<<31)
  1990. /* Framebuffer compression for Ironlake */
  1991. #define ILK_DPFC_CB_BASE _MMIO(0x43200)
  1992. #define ILK_DPFC_CONTROL _MMIO(0x43208)
  1993. #define FBC_CTL_FALSE_COLOR (1<<10)
  1994. /* The bit 28-8 is reserved */
  1995. #define DPFC_RESERVED (0x1FFFFF00)
  1996. #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
  1997. #define ILK_DPFC_STATUS _MMIO(0x43210)
  1998. #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
  1999. #define ILK_DPFC_CHICKEN _MMIO(0x43224)
  2000. #define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
  2001. #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
  2002. #define ILK_FBC_RT_BASE _MMIO(0x2128)
  2003. #define ILK_FBC_RT_VALID (1<<0)
  2004. #define SNB_FBC_FRONT_BUFFER (1<<1)
  2005. #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
  2006. #define ILK_FBCQ_DIS (1<<22)
  2007. #define ILK_PABSTRETCH_DIS (1<<21)
  2008. /*
  2009. * Framebuffer compression for Sandybridge
  2010. *
  2011. * The following two registers are of type GTTMMADR
  2012. */
  2013. #define SNB_DPFC_CTL_SA _MMIO(0x100100)
  2014. #define SNB_CPU_FENCE_ENABLE (1<<29)
  2015. #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
  2016. /* Framebuffer compression for Ivybridge */
  2017. #define IVB_FBC_RT_BASE _MMIO(0x7020)
  2018. #define IPS_CTL _MMIO(0x43408)
  2019. #define IPS_ENABLE (1 << 31)
  2020. #define MSG_FBC_REND_STATE _MMIO(0x50380)
  2021. #define FBC_REND_NUKE (1<<2)
  2022. #define FBC_REND_CACHE_CLEAN (1<<1)
  2023. /*
  2024. * GPIO regs
  2025. */
  2026. #define GPIOA _MMIO(0x5010)
  2027. #define GPIOB _MMIO(0x5014)
  2028. #define GPIOC _MMIO(0x5018)
  2029. #define GPIOD _MMIO(0x501c)
  2030. #define GPIOE _MMIO(0x5020)
  2031. #define GPIOF _MMIO(0x5024)
  2032. #define GPIOG _MMIO(0x5028)
  2033. #define GPIOH _MMIO(0x502c)
  2034. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  2035. # define GPIO_CLOCK_DIR_IN (0 << 1)
  2036. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  2037. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  2038. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  2039. # define GPIO_CLOCK_VAL_IN (1 << 4)
  2040. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  2041. # define GPIO_DATA_DIR_MASK (1 << 8)
  2042. # define GPIO_DATA_DIR_IN (0 << 9)
  2043. # define GPIO_DATA_DIR_OUT (1 << 9)
  2044. # define GPIO_DATA_VAL_MASK (1 << 10)
  2045. # define GPIO_DATA_VAL_OUT (1 << 11)
  2046. # define GPIO_DATA_VAL_IN (1 << 12)
  2047. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  2048. #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
  2049. #define GMBUS_RATE_100KHZ (0<<8)
  2050. #define GMBUS_RATE_50KHZ (1<<8)
  2051. #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
  2052. #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
  2053. #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
  2054. #define GMBUS_PIN_DISABLED 0
  2055. #define GMBUS_PIN_SSC 1
  2056. #define GMBUS_PIN_VGADDC 2
  2057. #define GMBUS_PIN_PANEL 3
  2058. #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
  2059. #define GMBUS_PIN_DPC 4 /* HDMIC */
  2060. #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
  2061. #define GMBUS_PIN_DPD 6 /* HDMID */
  2062. #define GMBUS_PIN_RESERVED 7 /* 7 reserved */
  2063. #define GMBUS_PIN_1_BXT 1
  2064. #define GMBUS_PIN_2_BXT 2
  2065. #define GMBUS_PIN_3_BXT 3
  2066. #define GMBUS_NUM_PINS 7 /* including 0 */
  2067. #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
  2068. #define GMBUS_SW_CLR_INT (1<<31)
  2069. #define GMBUS_SW_RDY (1<<30)
  2070. #define GMBUS_ENT (1<<29) /* enable timeout */
  2071. #define GMBUS_CYCLE_NONE (0<<25)
  2072. #define GMBUS_CYCLE_WAIT (1<<25)
  2073. #define GMBUS_CYCLE_INDEX (2<<25)
  2074. #define GMBUS_CYCLE_STOP (4<<25)
  2075. #define GMBUS_BYTE_COUNT_SHIFT 16
  2076. #define GMBUS_BYTE_COUNT_MAX 256U
  2077. #define GMBUS_SLAVE_INDEX_SHIFT 8
  2078. #define GMBUS_SLAVE_ADDR_SHIFT 1
  2079. #define GMBUS_SLAVE_READ (1<<0)
  2080. #define GMBUS_SLAVE_WRITE (0<<0)
  2081. #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
  2082. #define GMBUS_INUSE (1<<15)
  2083. #define GMBUS_HW_WAIT_PHASE (1<<14)
  2084. #define GMBUS_STALL_TIMEOUT (1<<13)
  2085. #define GMBUS_INT (1<<12)
  2086. #define GMBUS_HW_RDY (1<<11)
  2087. #define GMBUS_SATOER (1<<10)
  2088. #define GMBUS_ACTIVE (1<<9)
  2089. #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
  2090. #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
  2091. #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
  2092. #define GMBUS_NAK_EN (1<<3)
  2093. #define GMBUS_IDLE_EN (1<<2)
  2094. #define GMBUS_HW_WAIT_EN (1<<1)
  2095. #define GMBUS_HW_RDY_EN (1<<0)
  2096. #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
  2097. #define GMBUS_2BYTE_INDEX_EN (1<<31)
  2098. /*
  2099. * Clock control & power management
  2100. */
  2101. #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
  2102. #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
  2103. #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
  2104. #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
  2105. #define VGA0 _MMIO(0x6000)
  2106. #define VGA1 _MMIO(0x6004)
  2107. #define VGA_PD _MMIO(0x6010)
  2108. #define VGA0_PD_P2_DIV_4 (1 << 7)
  2109. #define VGA0_PD_P1_DIV_2 (1 << 5)
  2110. #define VGA0_PD_P1_SHIFT 0
  2111. #define VGA0_PD_P1_MASK (0x1f << 0)
  2112. #define VGA1_PD_P2_DIV_4 (1 << 15)
  2113. #define VGA1_PD_P1_DIV_2 (1 << 13)
  2114. #define VGA1_PD_P1_SHIFT 8
  2115. #define VGA1_PD_P1_MASK (0x1f << 8)
  2116. #define DPLL_VCO_ENABLE (1 << 31)
  2117. #define DPLL_SDVO_HIGH_SPEED (1 << 30)
  2118. #define DPLL_DVO_2X_MODE (1 << 30)
  2119. #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
  2120. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  2121. #define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
  2122. #define DPLL_VGA_MODE_DIS (1 << 28)
  2123. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  2124. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  2125. #define DPLL_MODE_MASK (3 << 26)
  2126. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  2127. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  2128. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  2129. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  2130. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  2131. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  2132. #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
  2133. #define DPLL_LOCK_VLV (1<<15)
  2134. #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
  2135. #define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
  2136. #define DPLL_SSC_REF_CLK_CHV (1<<13)
  2137. #define DPLL_PORTC_READY_MASK (0xf << 4)
  2138. #define DPLL_PORTB_READY_MASK (0xf)
  2139. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  2140. /* Additional CHV pll/phy registers */
  2141. #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
  2142. #define DPLL_PORTD_READY_MASK (0xf)
  2143. #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
  2144. #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
  2145. #define PHY_LDO_DELAY_0NS 0x0
  2146. #define PHY_LDO_DELAY_200NS 0x1
  2147. #define PHY_LDO_DELAY_600NS 0x2
  2148. #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
  2149. #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
  2150. #define PHY_CH_SU_PSR 0x1
  2151. #define PHY_CH_DEEP_PSR 0x7
  2152. #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
  2153. #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
  2154. #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
  2155. #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
  2156. #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
  2157. #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
  2158. /*
  2159. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  2160. * this field (only one bit may be set).
  2161. */
  2162. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  2163. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  2164. #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
  2165. /* i830, required in DVO non-gang */
  2166. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  2167. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  2168. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  2169. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  2170. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  2171. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  2172. #define PLL_REF_INPUT_MASK (3 << 13)
  2173. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  2174. /* Ironlake */
  2175. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  2176. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  2177. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  2178. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  2179. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  2180. /*
  2181. * Parallel to Serial Load Pulse phase selection.
  2182. * Selects the phase for the 10X DPLL clock for the PCIe
  2183. * digital display port. The range is 4 to 13; 10 or more
  2184. * is just a flip delay. The default is 6
  2185. */
  2186. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  2187. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  2188. /*
  2189. * SDVO multiplier for 945G/GM. Not used on 965.
  2190. */
  2191. #define SDVO_MULTIPLIER_MASK 0x000000ff
  2192. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  2193. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  2194. #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
  2195. #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
  2196. #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
  2197. #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
  2198. /*
  2199. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  2200. *
  2201. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  2202. */
  2203. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  2204. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  2205. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  2206. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  2207. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  2208. /*
  2209. * SDVO/UDI pixel multiplier.
  2210. *
  2211. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  2212. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  2213. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  2214. * dummy bytes in the datastream at an increased clock rate, with both sides of
  2215. * the link knowing how many bytes are fill.
  2216. *
  2217. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  2218. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  2219. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  2220. * through an SDVO command.
  2221. *
  2222. * This register field has values of multiplication factor minus 1, with
  2223. * a maximum multiplier of 5 for SDVO.
  2224. */
  2225. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  2226. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  2227. /*
  2228. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  2229. * This best be set to the default value (3) or the CRT won't work. No,
  2230. * I don't entirely understand what this does...
  2231. */
  2232. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  2233. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  2234. #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
  2235. #define _FPA0 0x6040
  2236. #define _FPA1 0x6044
  2237. #define _FPB0 0x6048
  2238. #define _FPB1 0x604c
  2239. #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
  2240. #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
  2241. #define FP_N_DIV_MASK 0x003f0000
  2242. #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
  2243. #define FP_N_DIV_SHIFT 16
  2244. #define FP_M1_DIV_MASK 0x00003f00
  2245. #define FP_M1_DIV_SHIFT 8
  2246. #define FP_M2_DIV_MASK 0x0000003f
  2247. #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
  2248. #define FP_M2_DIV_SHIFT 0
  2249. #define DPLL_TEST _MMIO(0x606c)
  2250. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  2251. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  2252. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  2253. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  2254. #define DPLLB_TEST_N_BYPASS (1 << 19)
  2255. #define DPLLB_TEST_M_BYPASS (1 << 18)
  2256. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  2257. #define DPLLA_TEST_N_BYPASS (1 << 3)
  2258. #define DPLLA_TEST_M_BYPASS (1 << 2)
  2259. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  2260. #define D_STATE _MMIO(0x6104)
  2261. #define DSTATE_GFX_RESET_I830 (1<<6)
  2262. #define DSTATE_PLL_D3_OFF (1<<3)
  2263. #define DSTATE_GFX_CLOCK_GATING (1<<1)
  2264. #define DSTATE_DOT_CLOCK_GATING (1<<0)
  2265. #define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
  2266. # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
  2267. # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
  2268. # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
  2269. # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
  2270. # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
  2271. # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
  2272. # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
  2273. # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
  2274. # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
  2275. # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
  2276. # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
  2277. # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
  2278. # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
  2279. # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
  2280. # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
  2281. # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
  2282. # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
  2283. # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
  2284. # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
  2285. # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
  2286. # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
  2287. # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  2288. # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
  2289. # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
  2290. # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
  2291. # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
  2292. # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
  2293. # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
  2294. /*
  2295. * This bit must be set on the 830 to prevent hangs when turning off the
  2296. * overlay scaler.
  2297. */
  2298. # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
  2299. # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
  2300. # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
  2301. # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
  2302. # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
  2303. #define RENCLK_GATE_D1 _MMIO(0x6204)
  2304. # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
  2305. # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
  2306. # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
  2307. # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
  2308. # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
  2309. # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
  2310. # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
  2311. # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
  2312. # define MAG_CLOCK_GATE_DISABLE (1 << 5)
  2313. /* This bit must be unset on 855,865 */
  2314. # define MECI_CLOCK_GATE_DISABLE (1 << 4)
  2315. # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
  2316. # define MEC_CLOCK_GATE_DISABLE (1 << 2)
  2317. # define MECO_CLOCK_GATE_DISABLE (1 << 1)
  2318. /* This bit must be set on 855,865. */
  2319. # define SV_CLOCK_GATE_DISABLE (1 << 0)
  2320. # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
  2321. # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
  2322. # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
  2323. # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
  2324. # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
  2325. # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
  2326. # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
  2327. # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
  2328. # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
  2329. # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
  2330. # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
  2331. # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
  2332. # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
  2333. # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
  2334. # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
  2335. # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
  2336. # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
  2337. # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
  2338. /* This bit must always be set on 965G/965GM */
  2339. # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
  2340. # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
  2341. # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
  2342. # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
  2343. # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
  2344. # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
  2345. /* This bit must always be set on 965G */
  2346. # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
  2347. # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
  2348. # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
  2349. # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
  2350. # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
  2351. # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
  2352. # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
  2353. # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
  2354. # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
  2355. # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
  2356. # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
  2357. # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
  2358. # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
  2359. # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
  2360. # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
  2361. # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
  2362. # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
  2363. # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
  2364. # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
  2365. #define RENCLK_GATE_D2 _MMIO(0x6208)
  2366. #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
  2367. #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
  2368. #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
  2369. #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
  2370. #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
  2371. #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
  2372. #define DEUC _MMIO(0x6214) /* CRL only */
  2373. #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
  2374. #define FW_CSPWRDWNEN (1<<15)
  2375. #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
  2376. #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
  2377. #define CDCLK_FREQ_SHIFT 4
  2378. #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
  2379. #define CZCLK_FREQ_MASK 0xf
  2380. #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
  2381. #define PFI_CREDIT_63 (9 << 28) /* chv only */
  2382. #define PFI_CREDIT_31 (8 << 28) /* chv only */
  2383. #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
  2384. #define PFI_CREDIT_RESEND (1 << 27)
  2385. #define VGA_FAST_MODE_DISABLE (1 << 14)
  2386. #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
  2387. /*
  2388. * Palette regs
  2389. */
  2390. #define PALETTE_A_OFFSET 0xa000
  2391. #define PALETTE_B_OFFSET 0xa800
  2392. #define CHV_PALETTE_C_OFFSET 0xc000
  2393. #define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
  2394. dev_priv->info.display_mmio_offset + (i) * 4)
  2395. /* MCH MMIO space */
  2396. /*
  2397. * MCHBAR mirror.
  2398. *
  2399. * This mirrors the MCHBAR MMIO space whose location is determined by
  2400. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  2401. * every way. It is not accessible from the CP register read instructions.
  2402. *
  2403. * Starting from Haswell, you can't write registers using the MCHBAR mirror,
  2404. * just read.
  2405. */
  2406. #define MCHBAR_MIRROR_BASE 0x10000
  2407. #define MCHBAR_MIRROR_BASE_SNB 0x140000
  2408. #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
  2409. #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
  2410. #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
  2411. #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
  2412. /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
  2413. #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
  2414. /* 915-945 and GM965 MCH register controlling DRAM channel access */
  2415. #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
  2416. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  2417. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  2418. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  2419. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  2420. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  2421. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  2422. #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
  2423. #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
  2424. /* Pineview MCH register contains DDR3 setting */
  2425. #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
  2426. #define CSHRDDR3CTL_DDR3 (1 << 2)
  2427. /* 965 MCH register controlling DRAM channel configuration */
  2428. #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
  2429. #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
  2430. /* snb MCH registers for reading the DRAM channel configuration */
  2431. #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
  2432. #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
  2433. #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
  2434. #define MAD_DIMM_ECC_MASK (0x3 << 24)
  2435. #define MAD_DIMM_ECC_OFF (0x0 << 24)
  2436. #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
  2437. #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
  2438. #define MAD_DIMM_ECC_ON (0x3 << 24)
  2439. #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
  2440. #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
  2441. #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
  2442. #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
  2443. #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
  2444. #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
  2445. #define MAD_DIMM_A_SELECT (0x1 << 16)
  2446. /* DIMM sizes are in multiples of 256mb. */
  2447. #define MAD_DIMM_B_SIZE_SHIFT 8
  2448. #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
  2449. #define MAD_DIMM_A_SIZE_SHIFT 0
  2450. #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
  2451. /* snb MCH registers for priority tuning */
  2452. #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
  2453. #define MCH_SSKPD_WM0_MASK 0x3f
  2454. #define MCH_SSKPD_WM0_VAL 0xc
  2455. #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
  2456. /* Clocking configuration register */
  2457. #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
  2458. #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
  2459. #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
  2460. #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
  2461. #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
  2462. #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
  2463. #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
  2464. /* Note, below two are guess */
  2465. #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
  2466. #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
  2467. #define CLKCFG_FSB_MASK (7 << 0)
  2468. #define CLKCFG_MEM_533 (1 << 4)
  2469. #define CLKCFG_MEM_667 (2 << 4)
  2470. #define CLKCFG_MEM_800 (3 << 4)
  2471. #define CLKCFG_MEM_MASK (7 << 4)
  2472. #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
  2473. #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
  2474. #define TSC1 _MMIO(0x11001)
  2475. #define TSE (1<<0)
  2476. #define TR1 _MMIO(0x11006)
  2477. #define TSFS _MMIO(0x11020)
  2478. #define TSFS_SLOPE_MASK 0x0000ff00
  2479. #define TSFS_SLOPE_SHIFT 8
  2480. #define TSFS_INTR_MASK 0x000000ff
  2481. #define CRSTANDVID _MMIO(0x11100)
  2482. #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
  2483. #define PXVFREQ_PX_MASK 0x7f000000
  2484. #define PXVFREQ_PX_SHIFT 24
  2485. #define VIDFREQ_BASE _MMIO(0x11110)
  2486. #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
  2487. #define VIDFREQ2 _MMIO(0x11114)
  2488. #define VIDFREQ3 _MMIO(0x11118)
  2489. #define VIDFREQ4 _MMIO(0x1111c)
  2490. #define VIDFREQ_P0_MASK 0x1f000000
  2491. #define VIDFREQ_P0_SHIFT 24
  2492. #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
  2493. #define VIDFREQ_P0_CSCLK_SHIFT 20
  2494. #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
  2495. #define VIDFREQ_P0_CRCLK_SHIFT 16
  2496. #define VIDFREQ_P1_MASK 0x00001f00
  2497. #define VIDFREQ_P1_SHIFT 8
  2498. #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
  2499. #define VIDFREQ_P1_CSCLK_SHIFT 4
  2500. #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
  2501. #define INTTOEXT_BASE_ILK _MMIO(0x11300)
  2502. #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
  2503. #define INTTOEXT_MAP3_SHIFT 24
  2504. #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
  2505. #define INTTOEXT_MAP2_SHIFT 16
  2506. #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
  2507. #define INTTOEXT_MAP1_SHIFT 8
  2508. #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
  2509. #define INTTOEXT_MAP0_SHIFT 0
  2510. #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
  2511. #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
  2512. #define MEMCTL_CMD_MASK 0xe000
  2513. #define MEMCTL_CMD_SHIFT 13
  2514. #define MEMCTL_CMD_RCLK_OFF 0
  2515. #define MEMCTL_CMD_RCLK_ON 1
  2516. #define MEMCTL_CMD_CHFREQ 2
  2517. #define MEMCTL_CMD_CHVID 3
  2518. #define MEMCTL_CMD_VMMOFF 4
  2519. #define MEMCTL_CMD_VMMON 5
  2520. #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
  2521. when command complete */
  2522. #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
  2523. #define MEMCTL_FREQ_SHIFT 8
  2524. #define MEMCTL_SFCAVM (1<<7)
  2525. #define MEMCTL_TGT_VID_MASK 0x007f
  2526. #define MEMIHYST _MMIO(0x1117c)
  2527. #define MEMINTREN _MMIO(0x11180) /* 16 bits */
  2528. #define MEMINT_RSEXIT_EN (1<<8)
  2529. #define MEMINT_CX_SUPR_EN (1<<7)
  2530. #define MEMINT_CONT_BUSY_EN (1<<6)
  2531. #define MEMINT_AVG_BUSY_EN (1<<5)
  2532. #define MEMINT_EVAL_CHG_EN (1<<4)
  2533. #define MEMINT_MON_IDLE_EN (1<<3)
  2534. #define MEMINT_UP_EVAL_EN (1<<2)
  2535. #define MEMINT_DOWN_EVAL_EN (1<<1)
  2536. #define MEMINT_SW_CMD_EN (1<<0)
  2537. #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
  2538. #define MEM_RSEXIT_MASK 0xc000
  2539. #define MEM_RSEXIT_SHIFT 14
  2540. #define MEM_CONT_BUSY_MASK 0x3000
  2541. #define MEM_CONT_BUSY_SHIFT 12
  2542. #define MEM_AVG_BUSY_MASK 0x0c00
  2543. #define MEM_AVG_BUSY_SHIFT 10
  2544. #define MEM_EVAL_CHG_MASK 0x0300
  2545. #define MEM_EVAL_BUSY_SHIFT 8
  2546. #define MEM_MON_IDLE_MASK 0x00c0
  2547. #define MEM_MON_IDLE_SHIFT 6
  2548. #define MEM_UP_EVAL_MASK 0x0030
  2549. #define MEM_UP_EVAL_SHIFT 4
  2550. #define MEM_DOWN_EVAL_MASK 0x000c
  2551. #define MEM_DOWN_EVAL_SHIFT 2
  2552. #define MEM_SW_CMD_MASK 0x0003
  2553. #define MEM_INT_STEER_GFX 0
  2554. #define MEM_INT_STEER_CMR 1
  2555. #define MEM_INT_STEER_SMI 2
  2556. #define MEM_INT_STEER_SCI 3
  2557. #define MEMINTRSTS _MMIO(0x11184)
  2558. #define MEMINT_RSEXIT (1<<7)
  2559. #define MEMINT_CONT_BUSY (1<<6)
  2560. #define MEMINT_AVG_BUSY (1<<5)
  2561. #define MEMINT_EVAL_CHG (1<<4)
  2562. #define MEMINT_MON_IDLE (1<<3)
  2563. #define MEMINT_UP_EVAL (1<<2)
  2564. #define MEMINT_DOWN_EVAL (1<<1)
  2565. #define MEMINT_SW_CMD (1<<0)
  2566. #define MEMMODECTL _MMIO(0x11190)
  2567. #define MEMMODE_BOOST_EN (1<<31)
  2568. #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
  2569. #define MEMMODE_BOOST_FREQ_SHIFT 24
  2570. #define MEMMODE_IDLE_MODE_MASK 0x00030000
  2571. #define MEMMODE_IDLE_MODE_SHIFT 16
  2572. #define MEMMODE_IDLE_MODE_EVAL 0
  2573. #define MEMMODE_IDLE_MODE_CONT 1
  2574. #define MEMMODE_HWIDLE_EN (1<<15)
  2575. #define MEMMODE_SWMODE_EN (1<<14)
  2576. #define MEMMODE_RCLK_GATE (1<<13)
  2577. #define MEMMODE_HW_UPDATE (1<<12)
  2578. #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
  2579. #define MEMMODE_FSTART_SHIFT 8
  2580. #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
  2581. #define MEMMODE_FMAX_SHIFT 4
  2582. #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
  2583. #define RCBMAXAVG _MMIO(0x1119c)
  2584. #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
  2585. #define SWMEMCMD_RENDER_OFF (0 << 13)
  2586. #define SWMEMCMD_RENDER_ON (1 << 13)
  2587. #define SWMEMCMD_SWFREQ (2 << 13)
  2588. #define SWMEMCMD_TARVID (3 << 13)
  2589. #define SWMEMCMD_VRM_OFF (4 << 13)
  2590. #define SWMEMCMD_VRM_ON (5 << 13)
  2591. #define CMDSTS (1<<12)
  2592. #define SFCAVM (1<<11)
  2593. #define SWFREQ_MASK 0x0380 /* P0-7 */
  2594. #define SWFREQ_SHIFT 7
  2595. #define TARVID_MASK 0x001f
  2596. #define MEMSTAT_CTG _MMIO(0x111a0)
  2597. #define RCBMINAVG _MMIO(0x111a0)
  2598. #define RCUPEI _MMIO(0x111b0)
  2599. #define RCDNEI _MMIO(0x111b4)
  2600. #define RSTDBYCTL _MMIO(0x111b8)
  2601. #define RS1EN (1<<31)
  2602. #define RS2EN (1<<30)
  2603. #define RS3EN (1<<29)
  2604. #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
  2605. #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
  2606. #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
  2607. #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
  2608. #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
  2609. #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
  2610. #define RSX_STATUS_MASK (7<<20)
  2611. #define RSX_STATUS_ON (0<<20)
  2612. #define RSX_STATUS_RC1 (1<<20)
  2613. #define RSX_STATUS_RC1E (2<<20)
  2614. #define RSX_STATUS_RS1 (3<<20)
  2615. #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
  2616. #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
  2617. #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
  2618. #define RSX_STATUS_RSVD2 (7<<20)
  2619. #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
  2620. #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
  2621. #define JRSC (1<<17) /* rsx coupled to cpu c-state */
  2622. #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
  2623. #define RS1CONTSAV_MASK (3<<14)
  2624. #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
  2625. #define RS1CONTSAV_RSVD (1<<14)
  2626. #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
  2627. #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
  2628. #define NORMSLEXLAT_MASK (3<<12)
  2629. #define SLOW_RS123 (0<<12)
  2630. #define SLOW_RS23 (1<<12)
  2631. #define SLOW_RS3 (2<<12)
  2632. #define NORMAL_RS123 (3<<12)
  2633. #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
  2634. #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
  2635. #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
  2636. #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
  2637. #define RS_CSTATE_MASK (3<<4)
  2638. #define RS_CSTATE_C367_RS1 (0<<4)
  2639. #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
  2640. #define RS_CSTATE_RSVD (2<<4)
  2641. #define RS_CSTATE_C367_RS2 (3<<4)
  2642. #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
  2643. #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
  2644. #define VIDCTL _MMIO(0x111c0)
  2645. #define VIDSTS _MMIO(0x111c8)
  2646. #define VIDSTART _MMIO(0x111cc) /* 8 bits */
  2647. #define MEMSTAT_ILK _MMIO(0x111f8)
  2648. #define MEMSTAT_VID_MASK 0x7f00
  2649. #define MEMSTAT_VID_SHIFT 8
  2650. #define MEMSTAT_PSTATE_MASK 0x00f8
  2651. #define MEMSTAT_PSTATE_SHIFT 3
  2652. #define MEMSTAT_MON_ACTV (1<<2)
  2653. #define MEMSTAT_SRC_CTL_MASK 0x0003
  2654. #define MEMSTAT_SRC_CTL_CORE 0
  2655. #define MEMSTAT_SRC_CTL_TRB 1
  2656. #define MEMSTAT_SRC_CTL_THM 2
  2657. #define MEMSTAT_SRC_CTL_STDBY 3
  2658. #define RCPREVBSYTUPAVG _MMIO(0x113b8)
  2659. #define RCPREVBSYTDNAVG _MMIO(0x113bc)
  2660. #define PMMISC _MMIO(0x11214)
  2661. #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
  2662. #define SDEW _MMIO(0x1124c)
  2663. #define CSIEW0 _MMIO(0x11250)
  2664. #define CSIEW1 _MMIO(0x11254)
  2665. #define CSIEW2 _MMIO(0x11258)
  2666. #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
  2667. #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
  2668. #define MCHAFE _MMIO(0x112c0)
  2669. #define CSIEC _MMIO(0x112e0)
  2670. #define DMIEC _MMIO(0x112e4)
  2671. #define DDREC _MMIO(0x112e8)
  2672. #define PEG0EC _MMIO(0x112ec)
  2673. #define PEG1EC _MMIO(0x112f0)
  2674. #define GFXEC _MMIO(0x112f4)
  2675. #define RPPREVBSYTUPAVG _MMIO(0x113b8)
  2676. #define RPPREVBSYTDNAVG _MMIO(0x113bc)
  2677. #define ECR _MMIO(0x11600)
  2678. #define ECR_GPFE (1<<31)
  2679. #define ECR_IMONE (1<<30)
  2680. #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
  2681. #define OGW0 _MMIO(0x11608)
  2682. #define OGW1 _MMIO(0x1160c)
  2683. #define EG0 _MMIO(0x11610)
  2684. #define EG1 _MMIO(0x11614)
  2685. #define EG2 _MMIO(0x11618)
  2686. #define EG3 _MMIO(0x1161c)
  2687. #define EG4 _MMIO(0x11620)
  2688. #define EG5 _MMIO(0x11624)
  2689. #define EG6 _MMIO(0x11628)
  2690. #define EG7 _MMIO(0x1162c)
  2691. #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
  2692. #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
  2693. #define LCFUSE02 _MMIO(0x116c0)
  2694. #define LCFUSE_HIV_MASK 0x000000ff
  2695. #define CSIPLL0 _MMIO(0x12c10)
  2696. #define DDRMPLL1 _MMIO(0X12c20)
  2697. #define PEG_BAND_GAP_DATA _MMIO(0x14d68)
  2698. #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
  2699. #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
  2700. #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
  2701. #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
  2702. #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
  2703. #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
  2704. #define BXT_RP_STATE_CAP _MMIO(0x138170)
  2705. /*
  2706. * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
  2707. * 8300) freezing up around GPU hangs. Looks as if even
  2708. * scheduling/timer interrupts start misbehaving if the RPS
  2709. * EI/thresholds are "bad", leading to a very sluggish or even
  2710. * frozen machine.
  2711. */
  2712. #define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
  2713. #define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
  2714. #define INTERVAL_0_833_US(us) (((us) * 6) / 5)
  2715. #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
  2716. (IS_BROXTON(dev_priv) ? \
  2717. INTERVAL_0_833_US(us) : \
  2718. INTERVAL_1_33_US(us)) : \
  2719. INTERVAL_1_28_US(us))
  2720. #define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
  2721. #define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
  2722. #define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
  2723. #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
  2724. (IS_BROXTON(dev_priv) ? \
  2725. INTERVAL_0_833_TO_US(interval) : \
  2726. INTERVAL_1_33_TO_US(interval)) : \
  2727. INTERVAL_1_28_TO_US(interval))
  2728. /*
  2729. * Logical Context regs
  2730. */
  2731. #define CCID _MMIO(0x2180)
  2732. #define CCID_EN (1<<0)
  2733. /*
  2734. * Notes on SNB/IVB/VLV context size:
  2735. * - Power context is saved elsewhere (LLC or stolen)
  2736. * - Ring/execlist context is saved on SNB, not on IVB
  2737. * - Extended context size already includes render context size
  2738. * - We always need to follow the extended context size.
  2739. * SNB BSpec has comments indicating that we should use the
  2740. * render context size instead if execlists are disabled, but
  2741. * based on empirical testing that's just nonsense.
  2742. * - Pipelined/VF state is saved on SNB/IVB respectively
  2743. * - GT1 size just indicates how much of render context
  2744. * doesn't need saving on GT1
  2745. */
  2746. #define CXT_SIZE _MMIO(0x21a0)
  2747. #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
  2748. #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
  2749. #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
  2750. #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
  2751. #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
  2752. #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
  2753. GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
  2754. GEN6_CXT_PIPELINE_SIZE(cxt_reg))
  2755. #define GEN7_CXT_SIZE _MMIO(0x21a8)
  2756. #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
  2757. #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
  2758. #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
  2759. #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
  2760. #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
  2761. #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
  2762. #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
  2763. GEN7_CXT_VFSTATE_SIZE(ctx_reg))
  2764. /* Haswell does have the CXT_SIZE register however it does not appear to be
  2765. * valid. Now, docs explain in dwords what is in the context object. The full
  2766. * size is 70720 bytes, however, the power context and execlist context will
  2767. * never be saved (power context is stored elsewhere, and execlists don't work
  2768. * on HSW) - so the final size, including the extra state required for the
  2769. * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
  2770. */
  2771. #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
  2772. /* Same as Haswell, but 72064 bytes now. */
  2773. #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
  2774. enum {
  2775. INTEL_ADVANCED_CONTEXT = 0,
  2776. INTEL_LEGACY_32B_CONTEXT,
  2777. INTEL_ADVANCED_AD_CONTEXT,
  2778. INTEL_LEGACY_64B_CONTEXT
  2779. };
  2780. #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
  2781. #define GEN8_CTX_ADDRESSING_MODE(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
  2782. INTEL_LEGACY_64B_CONTEXT : \
  2783. INTEL_LEGACY_32B_CONTEXT)
  2784. #define CHV_CLK_CTL1 _MMIO(0x101100)
  2785. #define VLV_CLK_CTL2 _MMIO(0x101104)
  2786. #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
  2787. /*
  2788. * Overlay regs
  2789. */
  2790. #define OVADD _MMIO(0x30000)
  2791. #define DOVSTA _MMIO(0x30008)
  2792. #define OC_BUF (0x3<<20)
  2793. #define OGAMC5 _MMIO(0x30010)
  2794. #define OGAMC4 _MMIO(0x30014)
  2795. #define OGAMC3 _MMIO(0x30018)
  2796. #define OGAMC2 _MMIO(0x3001c)
  2797. #define OGAMC1 _MMIO(0x30020)
  2798. #define OGAMC0 _MMIO(0x30024)
  2799. /*
  2800. * GEN9 clock gating regs
  2801. */
  2802. #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
  2803. #define PWM2_GATING_DIS (1 << 14)
  2804. #define PWM1_GATING_DIS (1 << 13)
  2805. /*
  2806. * Display engine regs
  2807. */
  2808. /* Pipe A CRC regs */
  2809. #define _PIPE_CRC_CTL_A 0x60050
  2810. #define PIPE_CRC_ENABLE (1 << 31)
  2811. /* ivb+ source selection */
  2812. #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
  2813. #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
  2814. #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
  2815. /* ilk+ source selection */
  2816. #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
  2817. #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
  2818. #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
  2819. /* embedded DP port on the north display block, reserved on ivb */
  2820. #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
  2821. #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
  2822. /* vlv source selection */
  2823. #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
  2824. #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
  2825. #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
  2826. /* with DP port the pipe source is invalid */
  2827. #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
  2828. #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
  2829. #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
  2830. /* gen3+ source selection */
  2831. #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
  2832. #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
  2833. #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
  2834. /* with DP/TV port the pipe source is invalid */
  2835. #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
  2836. #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
  2837. #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
  2838. #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
  2839. #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
  2840. /* gen2 doesn't have source selection bits */
  2841. #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
  2842. #define _PIPE_CRC_RES_1_A_IVB 0x60064
  2843. #define _PIPE_CRC_RES_2_A_IVB 0x60068
  2844. #define _PIPE_CRC_RES_3_A_IVB 0x6006c
  2845. #define _PIPE_CRC_RES_4_A_IVB 0x60070
  2846. #define _PIPE_CRC_RES_5_A_IVB 0x60074
  2847. #define _PIPE_CRC_RES_RED_A 0x60060
  2848. #define _PIPE_CRC_RES_GREEN_A 0x60064
  2849. #define _PIPE_CRC_RES_BLUE_A 0x60068
  2850. #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
  2851. #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
  2852. /* Pipe B CRC regs */
  2853. #define _PIPE_CRC_RES_1_B_IVB 0x61064
  2854. #define _PIPE_CRC_RES_2_B_IVB 0x61068
  2855. #define _PIPE_CRC_RES_3_B_IVB 0x6106c
  2856. #define _PIPE_CRC_RES_4_B_IVB 0x61070
  2857. #define _PIPE_CRC_RES_5_B_IVB 0x61074
  2858. #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
  2859. #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
  2860. #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
  2861. #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
  2862. #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
  2863. #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
  2864. #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
  2865. #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
  2866. #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
  2867. #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
  2868. #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
  2869. /* Pipe A timing regs */
  2870. #define _HTOTAL_A 0x60000
  2871. #define _HBLANK_A 0x60004
  2872. #define _HSYNC_A 0x60008
  2873. #define _VTOTAL_A 0x6000c
  2874. #define _VBLANK_A 0x60010
  2875. #define _VSYNC_A 0x60014
  2876. #define _PIPEASRC 0x6001c
  2877. #define _BCLRPAT_A 0x60020
  2878. #define _VSYNCSHIFT_A 0x60028
  2879. #define _PIPE_MULT_A 0x6002c
  2880. /* Pipe B timing regs */
  2881. #define _HTOTAL_B 0x61000
  2882. #define _HBLANK_B 0x61004
  2883. #define _HSYNC_B 0x61008
  2884. #define _VTOTAL_B 0x6100c
  2885. #define _VBLANK_B 0x61010
  2886. #define _VSYNC_B 0x61014
  2887. #define _PIPEBSRC 0x6101c
  2888. #define _BCLRPAT_B 0x61020
  2889. #define _VSYNCSHIFT_B 0x61028
  2890. #define _PIPE_MULT_B 0x6102c
  2891. #define TRANSCODER_A_OFFSET 0x60000
  2892. #define TRANSCODER_B_OFFSET 0x61000
  2893. #define TRANSCODER_C_OFFSET 0x62000
  2894. #define CHV_TRANSCODER_C_OFFSET 0x63000
  2895. #define TRANSCODER_EDP_OFFSET 0x6f000
  2896. #define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
  2897. dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
  2898. dev_priv->info.display_mmio_offset)
  2899. #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
  2900. #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
  2901. #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
  2902. #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
  2903. #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
  2904. #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
  2905. #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
  2906. #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
  2907. #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
  2908. #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
  2909. /* VLV eDP PSR registers */
  2910. #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
  2911. #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
  2912. #define VLV_EDP_PSR_ENABLE (1<<0)
  2913. #define VLV_EDP_PSR_RESET (1<<1)
  2914. #define VLV_EDP_PSR_MODE_MASK (7<<2)
  2915. #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
  2916. #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
  2917. #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
  2918. #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
  2919. #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
  2920. #define VLV_EDP_PSR_DBL_FRAME (1<<10)
  2921. #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
  2922. #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
  2923. #define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
  2924. #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
  2925. #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
  2926. #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
  2927. #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
  2928. #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
  2929. #define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
  2930. #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
  2931. #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
  2932. #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
  2933. #define VLV_EDP_PSR_CURR_STATE_MASK 7
  2934. #define VLV_EDP_PSR_DISABLED (0<<0)
  2935. #define VLV_EDP_PSR_INACTIVE (1<<0)
  2936. #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
  2937. #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
  2938. #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
  2939. #define VLV_EDP_PSR_EXIT (5<<0)
  2940. #define VLV_EDP_PSR_IN_TRANS (1<<7)
  2941. #define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
  2942. /* HSW+ eDP PSR registers */
  2943. #define HSW_EDP_PSR_BASE 0x64800
  2944. #define BDW_EDP_PSR_BASE 0x6f800
  2945. #define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
  2946. #define EDP_PSR_ENABLE (1<<31)
  2947. #define BDW_PSR_SINGLE_FRAME (1<<30)
  2948. #define EDP_PSR_LINK_STANDBY (1<<27)
  2949. #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
  2950. #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
  2951. #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
  2952. #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
  2953. #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
  2954. #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
  2955. #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
  2956. #define EDP_PSR_TP1_TP2_SEL (0<<11)
  2957. #define EDP_PSR_TP1_TP3_SEL (1<<11)
  2958. #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
  2959. #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
  2960. #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
  2961. #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
  2962. #define EDP_PSR_TP1_TIME_500us (0<<4)
  2963. #define EDP_PSR_TP1_TIME_100us (1<<4)
  2964. #define EDP_PSR_TP1_TIME_2500us (2<<4)
  2965. #define EDP_PSR_TP1_TIME_0us (3<<4)
  2966. #define EDP_PSR_IDLE_FRAME_SHIFT 0
  2967. #define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
  2968. #define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
  2969. #define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
  2970. #define EDP_PSR_STATUS_STATE_MASK (7<<29)
  2971. #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
  2972. #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
  2973. #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
  2974. #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
  2975. #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
  2976. #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
  2977. #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
  2978. #define EDP_PSR_STATUS_LINK_MASK (3<<26)
  2979. #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
  2980. #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
  2981. #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
  2982. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
  2983. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
  2984. #define EDP_PSR_STATUS_COUNT_SHIFT 16
  2985. #define EDP_PSR_STATUS_COUNT_MASK 0xf
  2986. #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
  2987. #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
  2988. #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
  2989. #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
  2990. #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
  2991. #define EDP_PSR_STATUS_IDLE_MASK 0xf
  2992. #define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
  2993. #define EDP_PSR_PERF_CNT_MASK 0xffffff
  2994. #define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
  2995. #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
  2996. #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
  2997. #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
  2998. #define EDP_PSR2_CTL _MMIO(0x6f900)
  2999. #define EDP_PSR2_ENABLE (1<<31)
  3000. #define EDP_SU_TRACK_ENABLE (1<<30)
  3001. #define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
  3002. #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
  3003. #define EDP_PSR2_TP2_TIME_500 (0<<8)
  3004. #define EDP_PSR2_TP2_TIME_100 (1<<8)
  3005. #define EDP_PSR2_TP2_TIME_2500 (2<<8)
  3006. #define EDP_PSR2_TP2_TIME_50 (3<<8)
  3007. #define EDP_PSR2_TP2_TIME_MASK (3<<8)
  3008. #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
  3009. #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
  3010. #define EDP_PSR2_IDLE_MASK 0xf
  3011. /* VGA port control */
  3012. #define ADPA _MMIO(0x61100)
  3013. #define PCH_ADPA _MMIO(0xe1100)
  3014. #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
  3015. #define ADPA_DAC_ENABLE (1<<31)
  3016. #define ADPA_DAC_DISABLE 0
  3017. #define ADPA_PIPE_SELECT_MASK (1<<30)
  3018. #define ADPA_PIPE_A_SELECT 0
  3019. #define ADPA_PIPE_B_SELECT (1<<30)
  3020. #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
  3021. /* CPT uses bits 29:30 for pch transcoder select */
  3022. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  3023. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  3024. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  3025. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  3026. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  3027. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  3028. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  3029. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  3030. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  3031. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  3032. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  3033. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  3034. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  3035. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  3036. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  3037. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  3038. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  3039. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  3040. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  3041. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  3042. #define ADPA_SETS_HVPOLARITY 0
  3043. #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
  3044. #define ADPA_VSYNC_CNTL_ENABLE 0
  3045. #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
  3046. #define ADPA_HSYNC_CNTL_ENABLE 0
  3047. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  3048. #define ADPA_VSYNC_ACTIVE_LOW 0
  3049. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  3050. #define ADPA_HSYNC_ACTIVE_LOW 0
  3051. #define ADPA_DPMS_MASK (~(3<<10))
  3052. #define ADPA_DPMS_ON (0<<10)
  3053. #define ADPA_DPMS_SUSPEND (1<<10)
  3054. #define ADPA_DPMS_STANDBY (2<<10)
  3055. #define ADPA_DPMS_OFF (3<<10)
  3056. /* Hotplug control (945+ only) */
  3057. #define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
  3058. #define PORTB_HOTPLUG_INT_EN (1 << 29)
  3059. #define PORTC_HOTPLUG_INT_EN (1 << 28)
  3060. #define PORTD_HOTPLUG_INT_EN (1 << 27)
  3061. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  3062. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  3063. #define TV_HOTPLUG_INT_EN (1 << 18)
  3064. #define CRT_HOTPLUG_INT_EN (1 << 9)
  3065. #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
  3066. PORTC_HOTPLUG_INT_EN | \
  3067. PORTD_HOTPLUG_INT_EN | \
  3068. SDVOC_HOTPLUG_INT_EN | \
  3069. SDVOB_HOTPLUG_INT_EN | \
  3070. CRT_HOTPLUG_INT_EN)
  3071. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  3072. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  3073. /* must use period 64 on GM45 according to docs */
  3074. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  3075. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  3076. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  3077. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  3078. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  3079. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  3080. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  3081. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  3082. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  3083. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  3084. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  3085. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  3086. #define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
  3087. /*
  3088. * HDMI/DP bits are g4x+
  3089. *
  3090. * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
  3091. * Please check the detailed lore in the commit message for for experimental
  3092. * evidence.
  3093. */
  3094. /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
  3095. #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
  3096. #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
  3097. #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
  3098. /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
  3099. #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
  3100. #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
  3101. #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
  3102. #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
  3103. #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
  3104. #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
  3105. #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
  3106. #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
  3107. #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
  3108. #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
  3109. #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
  3110. #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
  3111. /* CRT/TV common between gen3+ */
  3112. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  3113. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  3114. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  3115. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  3116. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  3117. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  3118. #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
  3119. #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
  3120. #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
  3121. #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
  3122. /* SDVO is different across gen3/4 */
  3123. #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
  3124. #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
  3125. /*
  3126. * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
  3127. * since reality corrobates that they're the same as on gen3. But keep these
  3128. * bits here (and the comment!) to help any other lost wanderers back onto the
  3129. * right tracks.
  3130. */
  3131. #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
  3132. #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
  3133. #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
  3134. #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
  3135. #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
  3136. SDVOB_HOTPLUG_INT_STATUS_G4X | \
  3137. SDVOC_HOTPLUG_INT_STATUS_G4X | \
  3138. PORTB_HOTPLUG_INT_STATUS | \
  3139. PORTC_HOTPLUG_INT_STATUS | \
  3140. PORTD_HOTPLUG_INT_STATUS)
  3141. #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
  3142. SDVOB_HOTPLUG_INT_STATUS_I915 | \
  3143. SDVOC_HOTPLUG_INT_STATUS_I915 | \
  3144. PORTB_HOTPLUG_INT_STATUS | \
  3145. PORTC_HOTPLUG_INT_STATUS | \
  3146. PORTD_HOTPLUG_INT_STATUS)
  3147. /* SDVO and HDMI port control.
  3148. * The same register may be used for SDVO or HDMI */
  3149. #define _GEN3_SDVOB 0x61140
  3150. #define _GEN3_SDVOC 0x61160
  3151. #define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
  3152. #define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
  3153. #define GEN4_HDMIB GEN3_SDVOB
  3154. #define GEN4_HDMIC GEN3_SDVOC
  3155. #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
  3156. #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
  3157. #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
  3158. #define PCH_SDVOB _MMIO(0xe1140)
  3159. #define PCH_HDMIB PCH_SDVOB
  3160. #define PCH_HDMIC _MMIO(0xe1150)
  3161. #define PCH_HDMID _MMIO(0xe1160)
  3162. #define PORT_DFT_I9XX _MMIO(0x61150)
  3163. #define DC_BALANCE_RESET (1 << 25)
  3164. #define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
  3165. #define DC_BALANCE_RESET_VLV (1 << 31)
  3166. #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
  3167. #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
  3168. #define PIPE_B_SCRAMBLE_RESET (1 << 1)
  3169. #define PIPE_A_SCRAMBLE_RESET (1 << 0)
  3170. /* Gen 3 SDVO bits: */
  3171. #define SDVO_ENABLE (1 << 31)
  3172. #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
  3173. #define SDVO_PIPE_SEL_MASK (1 << 30)
  3174. #define SDVO_PIPE_B_SELECT (1 << 30)
  3175. #define SDVO_STALL_SELECT (1 << 29)
  3176. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  3177. /*
  3178. * 915G/GM SDVO pixel multiplier.
  3179. * Programmed value is multiplier - 1, up to 5x.
  3180. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  3181. */
  3182. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  3183. #define SDVO_PORT_MULTIPLY_SHIFT 23
  3184. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  3185. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  3186. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  3187. #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
  3188. #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
  3189. #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
  3190. #define SDVO_DETECTED (1 << 2)
  3191. /* Bits to be preserved when writing */
  3192. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
  3193. SDVO_INTERRUPT_ENABLE)
  3194. #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
  3195. /* Gen 4 SDVO/HDMI bits: */
  3196. #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
  3197. #define SDVO_COLOR_FORMAT_MASK (7 << 26)
  3198. #define SDVO_ENCODING_SDVO (0 << 10)
  3199. #define SDVO_ENCODING_HDMI (2 << 10)
  3200. #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
  3201. #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
  3202. #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
  3203. #define SDVO_AUDIO_ENABLE (1 << 6)
  3204. /* VSYNC/HSYNC bits new with 965, default is to be set */
  3205. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  3206. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  3207. /* Gen 5 (IBX) SDVO/HDMI bits: */
  3208. #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
  3209. #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
  3210. /* Gen 6 (CPT) SDVO/HDMI bits: */
  3211. #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
  3212. #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
  3213. /* CHV SDVO/HDMI bits: */
  3214. #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
  3215. #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
  3216. /* DVO port control */
  3217. #define _DVOA 0x61120
  3218. #define DVOA _MMIO(_DVOA)
  3219. #define _DVOB 0x61140
  3220. #define DVOB _MMIO(_DVOB)
  3221. #define _DVOC 0x61160
  3222. #define DVOC _MMIO(_DVOC)
  3223. #define DVO_ENABLE (1 << 31)
  3224. #define DVO_PIPE_B_SELECT (1 << 30)
  3225. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  3226. #define DVO_PIPE_STALL (1 << 28)
  3227. #define DVO_PIPE_STALL_TV (2 << 28)
  3228. #define DVO_PIPE_STALL_MASK (3 << 28)
  3229. #define DVO_USE_VGA_SYNC (1 << 15)
  3230. #define DVO_DATA_ORDER_I740 (0 << 14)
  3231. #define DVO_DATA_ORDER_FP (1 << 14)
  3232. #define DVO_VSYNC_DISABLE (1 << 11)
  3233. #define DVO_HSYNC_DISABLE (1 << 10)
  3234. #define DVO_VSYNC_TRISTATE (1 << 9)
  3235. #define DVO_HSYNC_TRISTATE (1 << 8)
  3236. #define DVO_BORDER_ENABLE (1 << 7)
  3237. #define DVO_DATA_ORDER_GBRG (1 << 6)
  3238. #define DVO_DATA_ORDER_RGGB (0 << 6)
  3239. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  3240. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  3241. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  3242. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  3243. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  3244. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  3245. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  3246. #define DVO_PRESERVE_MASK (0x7<<24)
  3247. #define DVOA_SRCDIM _MMIO(0x61124)
  3248. #define DVOB_SRCDIM _MMIO(0x61144)
  3249. #define DVOC_SRCDIM _MMIO(0x61164)
  3250. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  3251. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  3252. /* LVDS port control */
  3253. #define LVDS _MMIO(0x61180)
  3254. /*
  3255. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  3256. * the DPLL semantics change when the LVDS is assigned to that pipe.
  3257. */
  3258. #define LVDS_PORT_EN (1 << 31)
  3259. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  3260. #define LVDS_PIPEB_SELECT (1 << 30)
  3261. #define LVDS_PIPE_MASK (1 << 30)
  3262. #define LVDS_PIPE(pipe) ((pipe) << 30)
  3263. /* LVDS dithering flag on 965/g4x platform */
  3264. #define LVDS_ENABLE_DITHER (1 << 25)
  3265. /* LVDS sync polarity flags. Set to invert (i.e. negative) */
  3266. #define LVDS_VSYNC_POLARITY (1 << 21)
  3267. #define LVDS_HSYNC_POLARITY (1 << 20)
  3268. /* Enable border for unscaled (or aspect-scaled) display */
  3269. #define LVDS_BORDER_ENABLE (1 << 15)
  3270. /*
  3271. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  3272. * pixel.
  3273. */
  3274. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  3275. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  3276. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  3277. /*
  3278. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  3279. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  3280. * on.
  3281. */
  3282. #define LVDS_A3_POWER_MASK (3 << 6)
  3283. #define LVDS_A3_POWER_DOWN (0 << 6)
  3284. #define LVDS_A3_POWER_UP (3 << 6)
  3285. /*
  3286. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  3287. * is set.
  3288. */
  3289. #define LVDS_CLKB_POWER_MASK (3 << 4)
  3290. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  3291. #define LVDS_CLKB_POWER_UP (3 << 4)
  3292. /*
  3293. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  3294. * setting for whether we are in dual-channel mode. The B3 pair will
  3295. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  3296. */
  3297. #define LVDS_B0B3_POWER_MASK (3 << 2)
  3298. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  3299. #define LVDS_B0B3_POWER_UP (3 << 2)
  3300. /* Video Data Island Packet control */
  3301. #define VIDEO_DIP_DATA _MMIO(0x61178)
  3302. /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
  3303. * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
  3304. * of the infoframe structure specified by CEA-861. */
  3305. #define VIDEO_DIP_DATA_SIZE 32
  3306. #define VIDEO_DIP_VSC_DATA_SIZE 36
  3307. #define VIDEO_DIP_CTL _MMIO(0x61170)
  3308. /* Pre HSW: */
  3309. #define VIDEO_DIP_ENABLE (1 << 31)
  3310. #define VIDEO_DIP_PORT(port) ((port) << 29)
  3311. #define VIDEO_DIP_PORT_MASK (3 << 29)
  3312. #define VIDEO_DIP_ENABLE_GCP (1 << 25)
  3313. #define VIDEO_DIP_ENABLE_AVI (1 << 21)
  3314. #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
  3315. #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
  3316. #define VIDEO_DIP_ENABLE_SPD (8 << 21)
  3317. #define VIDEO_DIP_SELECT_AVI (0 << 19)
  3318. #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
  3319. #define VIDEO_DIP_SELECT_SPD (3 << 19)
  3320. #define VIDEO_DIP_SELECT_MASK (3 << 19)
  3321. #define VIDEO_DIP_FREQ_ONCE (0 << 16)
  3322. #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
  3323. #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
  3324. #define VIDEO_DIP_FREQ_MASK (3 << 16)
  3325. /* HSW and later: */
  3326. #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
  3327. #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
  3328. #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
  3329. #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
  3330. #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
  3331. #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
  3332. /* Panel power sequencing */
  3333. #define PPS_BASE 0x61200
  3334. #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
  3335. #define PCH_PPS_BASE 0xC7200
  3336. #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
  3337. PPS_BASE + (reg) + \
  3338. (pps_idx) * 0x100)
  3339. #define _PP_STATUS 0x61200
  3340. #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
  3341. #define PP_ON (1 << 31)
  3342. /*
  3343. * Indicates that all dependencies of the panel are on:
  3344. *
  3345. * - PLL enabled
  3346. * - pipe enabled
  3347. * - LVDS/DVOB/DVOC on
  3348. */
  3349. #define PP_READY (1 << 30)
  3350. #define PP_SEQUENCE_NONE (0 << 28)
  3351. #define PP_SEQUENCE_POWER_UP (1 << 28)
  3352. #define PP_SEQUENCE_POWER_DOWN (2 << 28)
  3353. #define PP_SEQUENCE_MASK (3 << 28)
  3354. #define PP_SEQUENCE_SHIFT 28
  3355. #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
  3356. #define PP_SEQUENCE_STATE_MASK 0x0000000f
  3357. #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
  3358. #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
  3359. #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
  3360. #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
  3361. #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
  3362. #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
  3363. #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
  3364. #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
  3365. #define PP_SEQUENCE_STATE_RESET (0xf << 0)
  3366. #define _PP_CONTROL 0x61204
  3367. #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
  3368. #define PANEL_UNLOCK_REGS (0xabcd << 16)
  3369. #define PANEL_UNLOCK_MASK (0xffff << 16)
  3370. #define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
  3371. #define BXT_POWER_CYCLE_DELAY_SHIFT 4
  3372. #define EDP_FORCE_VDD (1 << 3)
  3373. #define EDP_BLC_ENABLE (1 << 2)
  3374. #define PANEL_POWER_RESET (1 << 1)
  3375. #define PANEL_POWER_OFF (0 << 0)
  3376. #define PANEL_POWER_ON (1 << 0)
  3377. #define _PP_ON_DELAYS 0x61208
  3378. #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
  3379. #define PANEL_PORT_SELECT_SHIFT 30
  3380. #define PANEL_PORT_SELECT_MASK (3 << 30)
  3381. #define PANEL_PORT_SELECT_LVDS (0 << 30)
  3382. #define PANEL_PORT_SELECT_DPA (1 << 30)
  3383. #define PANEL_PORT_SELECT_DPC (2 << 30)
  3384. #define PANEL_PORT_SELECT_DPD (3 << 30)
  3385. #define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
  3386. #define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
  3387. #define PANEL_POWER_UP_DELAY_SHIFT 16
  3388. #define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
  3389. #define PANEL_LIGHT_ON_DELAY_SHIFT 0
  3390. #define _PP_OFF_DELAYS 0x6120C
  3391. #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
  3392. #define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
  3393. #define PANEL_POWER_DOWN_DELAY_SHIFT 16
  3394. #define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
  3395. #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
  3396. #define _PP_DIVISOR 0x61210
  3397. #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
  3398. #define PP_REFERENCE_DIVIDER_MASK 0xffffff00
  3399. #define PP_REFERENCE_DIVIDER_SHIFT 8
  3400. #define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
  3401. #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
  3402. /* Panel fitting */
  3403. #define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
  3404. #define PFIT_ENABLE (1 << 31)
  3405. #define PFIT_PIPE_MASK (3 << 29)
  3406. #define PFIT_PIPE_SHIFT 29
  3407. #define VERT_INTERP_DISABLE (0 << 10)
  3408. #define VERT_INTERP_BILINEAR (1 << 10)
  3409. #define VERT_INTERP_MASK (3 << 10)
  3410. #define VERT_AUTO_SCALE (1 << 9)
  3411. #define HORIZ_INTERP_DISABLE (0 << 6)
  3412. #define HORIZ_INTERP_BILINEAR (1 << 6)
  3413. #define HORIZ_INTERP_MASK (3 << 6)
  3414. #define HORIZ_AUTO_SCALE (1 << 5)
  3415. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  3416. #define PFIT_FILTER_FUZZY (0 << 24)
  3417. #define PFIT_SCALING_AUTO (0 << 26)
  3418. #define PFIT_SCALING_PROGRAMMED (1 << 26)
  3419. #define PFIT_SCALING_PILLAR (2 << 26)
  3420. #define PFIT_SCALING_LETTER (3 << 26)
  3421. #define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
  3422. /* Pre-965 */
  3423. #define PFIT_VERT_SCALE_SHIFT 20
  3424. #define PFIT_VERT_SCALE_MASK 0xfff00000
  3425. #define PFIT_HORIZ_SCALE_SHIFT 4
  3426. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  3427. /* 965+ */
  3428. #define PFIT_VERT_SCALE_SHIFT_965 16
  3429. #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
  3430. #define PFIT_HORIZ_SCALE_SHIFT_965 0
  3431. #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
  3432. #define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
  3433. #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
  3434. #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
  3435. #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
  3436. _VLV_BLC_PWM_CTL2_B)
  3437. #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
  3438. #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
  3439. #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
  3440. _VLV_BLC_PWM_CTL_B)
  3441. #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
  3442. #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
  3443. #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
  3444. _VLV_BLC_HIST_CTL_B)
  3445. /* Backlight control */
  3446. #define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
  3447. #define BLM_PWM_ENABLE (1 << 31)
  3448. #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
  3449. #define BLM_PIPE_SELECT (1 << 29)
  3450. #define BLM_PIPE_SELECT_IVB (3 << 29)
  3451. #define BLM_PIPE_A (0 << 29)
  3452. #define BLM_PIPE_B (1 << 29)
  3453. #define BLM_PIPE_C (2 << 29) /* ivb + */
  3454. #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
  3455. #define BLM_TRANSCODER_B BLM_PIPE_B
  3456. #define BLM_TRANSCODER_C BLM_PIPE_C
  3457. #define BLM_TRANSCODER_EDP (3 << 29)
  3458. #define BLM_PIPE(pipe) ((pipe) << 29)
  3459. #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
  3460. #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
  3461. #define BLM_PHASE_IN_ENABLE (1 << 25)
  3462. #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
  3463. #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
  3464. #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
  3465. #define BLM_PHASE_IN_COUNT_SHIFT (8)
  3466. #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
  3467. #define BLM_PHASE_IN_INCR_SHIFT (0)
  3468. #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
  3469. #define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
  3470. /*
  3471. * This is the most significant 15 bits of the number of backlight cycles in a
  3472. * complete cycle of the modulated backlight control.
  3473. *
  3474. * The actual value is this field multiplied by two.
  3475. */
  3476. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  3477. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  3478. #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
  3479. /*
  3480. * This is the number of cycles out of the backlight modulation cycle for which
  3481. * the backlight is on.
  3482. *
  3483. * This field must be no greater than the number of cycles in the complete
  3484. * backlight modulation cycle.
  3485. */
  3486. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  3487. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  3488. #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
  3489. #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
  3490. #define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
  3491. #define BLM_HISTOGRAM_ENABLE (1 << 31)
  3492. /* New registers for PCH-split platforms. Safe where new bits show up, the
  3493. * register layout machtes with gen4 BLC_PWM_CTL[12]. */
  3494. #define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
  3495. #define BLC_PWM_CPU_CTL _MMIO(0x48254)
  3496. #define HSW_BLC_PWM2_CTL _MMIO(0x48350)
  3497. /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
  3498. * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
  3499. #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
  3500. #define BLM_PCH_PWM_ENABLE (1 << 31)
  3501. #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
  3502. #define BLM_PCH_POLARITY (1 << 29)
  3503. #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
  3504. #define UTIL_PIN_CTL _MMIO(0x48400)
  3505. #define UTIL_PIN_ENABLE (1 << 31)
  3506. #define UTIL_PIN_PIPE(x) ((x) << 29)
  3507. #define UTIL_PIN_PIPE_MASK (3 << 29)
  3508. #define UTIL_PIN_MODE_PWM (1 << 24)
  3509. #define UTIL_PIN_MODE_MASK (0xf << 24)
  3510. #define UTIL_PIN_POLARITY (1 << 22)
  3511. /* BXT backlight register definition. */
  3512. #define _BXT_BLC_PWM_CTL1 0xC8250
  3513. #define BXT_BLC_PWM_ENABLE (1 << 31)
  3514. #define BXT_BLC_PWM_POLARITY (1 << 29)
  3515. #define _BXT_BLC_PWM_FREQ1 0xC8254
  3516. #define _BXT_BLC_PWM_DUTY1 0xC8258
  3517. #define _BXT_BLC_PWM_CTL2 0xC8350
  3518. #define _BXT_BLC_PWM_FREQ2 0xC8354
  3519. #define _BXT_BLC_PWM_DUTY2 0xC8358
  3520. #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
  3521. _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
  3522. #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
  3523. _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
  3524. #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
  3525. _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
  3526. #define PCH_GTC_CTL _MMIO(0xe7000)
  3527. #define PCH_GTC_ENABLE (1 << 31)
  3528. /* TV port control */
  3529. #define TV_CTL _MMIO(0x68000)
  3530. /* Enables the TV encoder */
  3531. # define TV_ENC_ENABLE (1 << 31)
  3532. /* Sources the TV encoder input from pipe B instead of A. */
  3533. # define TV_ENC_PIPEB_SELECT (1 << 30)
  3534. /* Outputs composite video (DAC A only) */
  3535. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  3536. /* Outputs SVideo video (DAC B/C) */
  3537. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  3538. /* Outputs Component video (DAC A/B/C) */
  3539. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  3540. /* Outputs Composite and SVideo (DAC A/B/C) */
  3541. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  3542. # define TV_TRILEVEL_SYNC (1 << 21)
  3543. /* Enables slow sync generation (945GM only) */
  3544. # define TV_SLOW_SYNC (1 << 20)
  3545. /* Selects 4x oversampling for 480i and 576p */
  3546. # define TV_OVERSAMPLE_4X (0 << 18)
  3547. /* Selects 2x oversampling for 720p and 1080i */
  3548. # define TV_OVERSAMPLE_2X (1 << 18)
  3549. /* Selects no oversampling for 1080p */
  3550. # define TV_OVERSAMPLE_NONE (2 << 18)
  3551. /* Selects 8x oversampling */
  3552. # define TV_OVERSAMPLE_8X (3 << 18)
  3553. /* Selects progressive mode rather than interlaced */
  3554. # define TV_PROGRESSIVE (1 << 17)
  3555. /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  3556. # define TV_PAL_BURST (1 << 16)
  3557. /* Field for setting delay of Y compared to C */
  3558. # define TV_YC_SKEW_MASK (7 << 12)
  3559. /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
  3560. # define TV_ENC_SDP_FIX (1 << 11)
  3561. /*
  3562. * Enables a fix for the 915GM only.
  3563. *
  3564. * Not sure what it does.
  3565. */
  3566. # define TV_ENC_C0_FIX (1 << 10)
  3567. /* Bits that must be preserved by software */
  3568. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  3569. # define TV_FUSE_STATE_MASK (3 << 4)
  3570. /* Read-only state that reports all features enabled */
  3571. # define TV_FUSE_STATE_ENABLED (0 << 4)
  3572. /* Read-only state that reports that Macrovision is disabled in hardware*/
  3573. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  3574. /* Read-only state that reports that TV-out is disabled in hardware. */
  3575. # define TV_FUSE_STATE_DISABLED (2 << 4)
  3576. /* Normal operation */
  3577. # define TV_TEST_MODE_NORMAL (0 << 0)
  3578. /* Encoder test pattern 1 - combo pattern */
  3579. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  3580. /* Encoder test pattern 2 - full screen vertical 75% color bars */
  3581. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  3582. /* Encoder test pattern 3 - full screen horizontal 75% color bars */
  3583. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  3584. /* Encoder test pattern 4 - random noise */
  3585. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  3586. /* Encoder test pattern 5 - linear color ramps */
  3587. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  3588. /*
  3589. * This test mode forces the DACs to 50% of full output.
  3590. *
  3591. * This is used for load detection in combination with TVDAC_SENSE_MASK
  3592. */
  3593. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  3594. # define TV_TEST_MODE_MASK (7 << 0)
  3595. #define TV_DAC _MMIO(0x68004)
  3596. # define TV_DAC_SAVE 0x00ffff00
  3597. /*
  3598. * Reports that DAC state change logic has reported change (RO).
  3599. *
  3600. * This gets cleared when TV_DAC_STATE_EN is cleared
  3601. */
  3602. # define TVDAC_STATE_CHG (1 << 31)
  3603. # define TVDAC_SENSE_MASK (7 << 28)
  3604. /* Reports that DAC A voltage is above the detect threshold */
  3605. # define TVDAC_A_SENSE (1 << 30)
  3606. /* Reports that DAC B voltage is above the detect threshold */
  3607. # define TVDAC_B_SENSE (1 << 29)
  3608. /* Reports that DAC C voltage is above the detect threshold */
  3609. # define TVDAC_C_SENSE (1 << 28)
  3610. /*
  3611. * Enables DAC state detection logic, for load-based TV detection.
  3612. *
  3613. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  3614. * to off, for load detection to work.
  3615. */
  3616. # define TVDAC_STATE_CHG_EN (1 << 27)
  3617. /* Sets the DAC A sense value to high */
  3618. # define TVDAC_A_SENSE_CTL (1 << 26)
  3619. /* Sets the DAC B sense value to high */
  3620. # define TVDAC_B_SENSE_CTL (1 << 25)
  3621. /* Sets the DAC C sense value to high */
  3622. # define TVDAC_C_SENSE_CTL (1 << 24)
  3623. /* Overrides the ENC_ENABLE and DAC voltage levels */
  3624. # define DAC_CTL_OVERRIDE (1 << 7)
  3625. /* Sets the slew rate. Must be preserved in software */
  3626. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  3627. # define DAC_A_1_3_V (0 << 4)
  3628. # define DAC_A_1_1_V (1 << 4)
  3629. # define DAC_A_0_7_V (2 << 4)
  3630. # define DAC_A_MASK (3 << 4)
  3631. # define DAC_B_1_3_V (0 << 2)
  3632. # define DAC_B_1_1_V (1 << 2)
  3633. # define DAC_B_0_7_V (2 << 2)
  3634. # define DAC_B_MASK (3 << 2)
  3635. # define DAC_C_1_3_V (0 << 0)
  3636. # define DAC_C_1_1_V (1 << 0)
  3637. # define DAC_C_0_7_V (2 << 0)
  3638. # define DAC_C_MASK (3 << 0)
  3639. /*
  3640. * CSC coefficients are stored in a floating point format with 9 bits of
  3641. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  3642. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  3643. * -1 (0x3) being the only legal negative value.
  3644. */
  3645. #define TV_CSC_Y _MMIO(0x68010)
  3646. # define TV_RY_MASK 0x07ff0000
  3647. # define TV_RY_SHIFT 16
  3648. # define TV_GY_MASK 0x00000fff
  3649. # define TV_GY_SHIFT 0
  3650. #define TV_CSC_Y2 _MMIO(0x68014)
  3651. # define TV_BY_MASK 0x07ff0000
  3652. # define TV_BY_SHIFT 16
  3653. /*
  3654. * Y attenuation for component video.
  3655. *
  3656. * Stored in 1.9 fixed point.
  3657. */
  3658. # define TV_AY_MASK 0x000003ff
  3659. # define TV_AY_SHIFT 0
  3660. #define TV_CSC_U _MMIO(0x68018)
  3661. # define TV_RU_MASK 0x07ff0000
  3662. # define TV_RU_SHIFT 16
  3663. # define TV_GU_MASK 0x000007ff
  3664. # define TV_GU_SHIFT 0
  3665. #define TV_CSC_U2 _MMIO(0x6801c)
  3666. # define TV_BU_MASK 0x07ff0000
  3667. # define TV_BU_SHIFT 16
  3668. /*
  3669. * U attenuation for component video.
  3670. *
  3671. * Stored in 1.9 fixed point.
  3672. */
  3673. # define TV_AU_MASK 0x000003ff
  3674. # define TV_AU_SHIFT 0
  3675. #define TV_CSC_V _MMIO(0x68020)
  3676. # define TV_RV_MASK 0x0fff0000
  3677. # define TV_RV_SHIFT 16
  3678. # define TV_GV_MASK 0x000007ff
  3679. # define TV_GV_SHIFT 0
  3680. #define TV_CSC_V2 _MMIO(0x68024)
  3681. # define TV_BV_MASK 0x07ff0000
  3682. # define TV_BV_SHIFT 16
  3683. /*
  3684. * V attenuation for component video.
  3685. *
  3686. * Stored in 1.9 fixed point.
  3687. */
  3688. # define TV_AV_MASK 0x000007ff
  3689. # define TV_AV_SHIFT 0
  3690. #define TV_CLR_KNOBS _MMIO(0x68028)
  3691. /* 2s-complement brightness adjustment */
  3692. # define TV_BRIGHTNESS_MASK 0xff000000
  3693. # define TV_BRIGHTNESS_SHIFT 24
  3694. /* Contrast adjustment, as a 2.6 unsigned floating point number */
  3695. # define TV_CONTRAST_MASK 0x00ff0000
  3696. # define TV_CONTRAST_SHIFT 16
  3697. /* Saturation adjustment, as a 2.6 unsigned floating point number */
  3698. # define TV_SATURATION_MASK 0x0000ff00
  3699. # define TV_SATURATION_SHIFT 8
  3700. /* Hue adjustment, as an integer phase angle in degrees */
  3701. # define TV_HUE_MASK 0x000000ff
  3702. # define TV_HUE_SHIFT 0
  3703. #define TV_CLR_LEVEL _MMIO(0x6802c)
  3704. /* Controls the DAC level for black */
  3705. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  3706. # define TV_BLACK_LEVEL_SHIFT 16
  3707. /* Controls the DAC level for blanking */
  3708. # define TV_BLANK_LEVEL_MASK 0x000001ff
  3709. # define TV_BLANK_LEVEL_SHIFT 0
  3710. #define TV_H_CTL_1 _MMIO(0x68030)
  3711. /* Number of pixels in the hsync. */
  3712. # define TV_HSYNC_END_MASK 0x1fff0000
  3713. # define TV_HSYNC_END_SHIFT 16
  3714. /* Total number of pixels minus one in the line (display and blanking). */
  3715. # define TV_HTOTAL_MASK 0x00001fff
  3716. # define TV_HTOTAL_SHIFT 0
  3717. #define TV_H_CTL_2 _MMIO(0x68034)
  3718. /* Enables the colorburst (needed for non-component color) */
  3719. # define TV_BURST_ENA (1 << 31)
  3720. /* Offset of the colorburst from the start of hsync, in pixels minus one. */
  3721. # define TV_HBURST_START_SHIFT 16
  3722. # define TV_HBURST_START_MASK 0x1fff0000
  3723. /* Length of the colorburst */
  3724. # define TV_HBURST_LEN_SHIFT 0
  3725. # define TV_HBURST_LEN_MASK 0x0001fff
  3726. #define TV_H_CTL_3 _MMIO(0x68038)
  3727. /* End of hblank, measured in pixels minus one from start of hsync */
  3728. # define TV_HBLANK_END_SHIFT 16
  3729. # define TV_HBLANK_END_MASK 0x1fff0000
  3730. /* Start of hblank, measured in pixels minus one from start of hsync */
  3731. # define TV_HBLANK_START_SHIFT 0
  3732. # define TV_HBLANK_START_MASK 0x0001fff
  3733. #define TV_V_CTL_1 _MMIO(0x6803c)
  3734. /* XXX */
  3735. # define TV_NBR_END_SHIFT 16
  3736. # define TV_NBR_END_MASK 0x07ff0000
  3737. /* XXX */
  3738. # define TV_VI_END_F1_SHIFT 8
  3739. # define TV_VI_END_F1_MASK 0x00003f00
  3740. /* XXX */
  3741. # define TV_VI_END_F2_SHIFT 0
  3742. # define TV_VI_END_F2_MASK 0x0000003f
  3743. #define TV_V_CTL_2 _MMIO(0x68040)
  3744. /* Length of vsync, in half lines */
  3745. # define TV_VSYNC_LEN_MASK 0x07ff0000
  3746. # define TV_VSYNC_LEN_SHIFT 16
  3747. /* Offset of the start of vsync in field 1, measured in one less than the
  3748. * number of half lines.
  3749. */
  3750. # define TV_VSYNC_START_F1_MASK 0x00007f00
  3751. # define TV_VSYNC_START_F1_SHIFT 8
  3752. /*
  3753. * Offset of the start of vsync in field 2, measured in one less than the
  3754. * number of half lines.
  3755. */
  3756. # define TV_VSYNC_START_F2_MASK 0x0000007f
  3757. # define TV_VSYNC_START_F2_SHIFT 0
  3758. #define TV_V_CTL_3 _MMIO(0x68044)
  3759. /* Enables generation of the equalization signal */
  3760. # define TV_EQUAL_ENA (1 << 31)
  3761. /* Length of vsync, in half lines */
  3762. # define TV_VEQ_LEN_MASK 0x007f0000
  3763. # define TV_VEQ_LEN_SHIFT 16
  3764. /* Offset of the start of equalization in field 1, measured in one less than
  3765. * the number of half lines.
  3766. */
  3767. # define TV_VEQ_START_F1_MASK 0x0007f00
  3768. # define TV_VEQ_START_F1_SHIFT 8
  3769. /*
  3770. * Offset of the start of equalization in field 2, measured in one less than
  3771. * the number of half lines.
  3772. */
  3773. # define TV_VEQ_START_F2_MASK 0x000007f
  3774. # define TV_VEQ_START_F2_SHIFT 0
  3775. #define TV_V_CTL_4 _MMIO(0x68048)
  3776. /*
  3777. * Offset to start of vertical colorburst, measured in one less than the
  3778. * number of lines from vertical start.
  3779. */
  3780. # define TV_VBURST_START_F1_MASK 0x003f0000
  3781. # define TV_VBURST_START_F1_SHIFT 16
  3782. /*
  3783. * Offset to the end of vertical colorburst, measured in one less than the
  3784. * number of lines from the start of NBR.
  3785. */
  3786. # define TV_VBURST_END_F1_MASK 0x000000ff
  3787. # define TV_VBURST_END_F1_SHIFT 0
  3788. #define TV_V_CTL_5 _MMIO(0x6804c)
  3789. /*
  3790. * Offset to start of vertical colorburst, measured in one less than the
  3791. * number of lines from vertical start.
  3792. */
  3793. # define TV_VBURST_START_F2_MASK 0x003f0000
  3794. # define TV_VBURST_START_F2_SHIFT 16
  3795. /*
  3796. * Offset to the end of vertical colorburst, measured in one less than the
  3797. * number of lines from the start of NBR.
  3798. */
  3799. # define TV_VBURST_END_F2_MASK 0x000000ff
  3800. # define TV_VBURST_END_F2_SHIFT 0
  3801. #define TV_V_CTL_6 _MMIO(0x68050)
  3802. /*
  3803. * Offset to start of vertical colorburst, measured in one less than the
  3804. * number of lines from vertical start.
  3805. */
  3806. # define TV_VBURST_START_F3_MASK 0x003f0000
  3807. # define TV_VBURST_START_F3_SHIFT 16
  3808. /*
  3809. * Offset to the end of vertical colorburst, measured in one less than the
  3810. * number of lines from the start of NBR.
  3811. */
  3812. # define TV_VBURST_END_F3_MASK 0x000000ff
  3813. # define TV_VBURST_END_F3_SHIFT 0
  3814. #define TV_V_CTL_7 _MMIO(0x68054)
  3815. /*
  3816. * Offset to start of vertical colorburst, measured in one less than the
  3817. * number of lines from vertical start.
  3818. */
  3819. # define TV_VBURST_START_F4_MASK 0x003f0000
  3820. # define TV_VBURST_START_F4_SHIFT 16
  3821. /*
  3822. * Offset to the end of vertical colorburst, measured in one less than the
  3823. * number of lines from the start of NBR.
  3824. */
  3825. # define TV_VBURST_END_F4_MASK 0x000000ff
  3826. # define TV_VBURST_END_F4_SHIFT 0
  3827. #define TV_SC_CTL_1 _MMIO(0x68060)
  3828. /* Turns on the first subcarrier phase generation DDA */
  3829. # define TV_SC_DDA1_EN (1 << 31)
  3830. /* Turns on the first subcarrier phase generation DDA */
  3831. # define TV_SC_DDA2_EN (1 << 30)
  3832. /* Turns on the first subcarrier phase generation DDA */
  3833. # define TV_SC_DDA3_EN (1 << 29)
  3834. /* Sets the subcarrier DDA to reset frequency every other field */
  3835. # define TV_SC_RESET_EVERY_2 (0 << 24)
  3836. /* Sets the subcarrier DDA to reset frequency every fourth field */
  3837. # define TV_SC_RESET_EVERY_4 (1 << 24)
  3838. /* Sets the subcarrier DDA to reset frequency every eighth field */
  3839. # define TV_SC_RESET_EVERY_8 (2 << 24)
  3840. /* Sets the subcarrier DDA to never reset the frequency */
  3841. # define TV_SC_RESET_NEVER (3 << 24)
  3842. /* Sets the peak amplitude of the colorburst.*/
  3843. # define TV_BURST_LEVEL_MASK 0x00ff0000
  3844. # define TV_BURST_LEVEL_SHIFT 16
  3845. /* Sets the increment of the first subcarrier phase generation DDA */
  3846. # define TV_SCDDA1_INC_MASK 0x00000fff
  3847. # define TV_SCDDA1_INC_SHIFT 0
  3848. #define TV_SC_CTL_2 _MMIO(0x68064)
  3849. /* Sets the rollover for the second subcarrier phase generation DDA */
  3850. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  3851. # define TV_SCDDA2_SIZE_SHIFT 16
  3852. /* Sets the increent of the second subcarrier phase generation DDA */
  3853. # define TV_SCDDA2_INC_MASK 0x00007fff
  3854. # define TV_SCDDA2_INC_SHIFT 0
  3855. #define TV_SC_CTL_3 _MMIO(0x68068)
  3856. /* Sets the rollover for the third subcarrier phase generation DDA */
  3857. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  3858. # define TV_SCDDA3_SIZE_SHIFT 16
  3859. /* Sets the increent of the third subcarrier phase generation DDA */
  3860. # define TV_SCDDA3_INC_MASK 0x00007fff
  3861. # define TV_SCDDA3_INC_SHIFT 0
  3862. #define TV_WIN_POS _MMIO(0x68070)
  3863. /* X coordinate of the display from the start of horizontal active */
  3864. # define TV_XPOS_MASK 0x1fff0000
  3865. # define TV_XPOS_SHIFT 16
  3866. /* Y coordinate of the display from the start of vertical active (NBR) */
  3867. # define TV_YPOS_MASK 0x00000fff
  3868. # define TV_YPOS_SHIFT 0
  3869. #define TV_WIN_SIZE _MMIO(0x68074)
  3870. /* Horizontal size of the display window, measured in pixels*/
  3871. # define TV_XSIZE_MASK 0x1fff0000
  3872. # define TV_XSIZE_SHIFT 16
  3873. /*
  3874. * Vertical size of the display window, measured in pixels.
  3875. *
  3876. * Must be even for interlaced modes.
  3877. */
  3878. # define TV_YSIZE_MASK 0x00000fff
  3879. # define TV_YSIZE_SHIFT 0
  3880. #define TV_FILTER_CTL_1 _MMIO(0x68080)
  3881. /*
  3882. * Enables automatic scaling calculation.
  3883. *
  3884. * If set, the rest of the registers are ignored, and the calculated values can
  3885. * be read back from the register.
  3886. */
  3887. # define TV_AUTO_SCALE (1 << 31)
  3888. /*
  3889. * Disables the vertical filter.
  3890. *
  3891. * This is required on modes more than 1024 pixels wide */
  3892. # define TV_V_FILTER_BYPASS (1 << 29)
  3893. /* Enables adaptive vertical filtering */
  3894. # define TV_VADAPT (1 << 28)
  3895. # define TV_VADAPT_MODE_MASK (3 << 26)
  3896. /* Selects the least adaptive vertical filtering mode */
  3897. # define TV_VADAPT_MODE_LEAST (0 << 26)
  3898. /* Selects the moderately adaptive vertical filtering mode */
  3899. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  3900. /* Selects the most adaptive vertical filtering mode */
  3901. # define TV_VADAPT_MODE_MOST (3 << 26)
  3902. /*
  3903. * Sets the horizontal scaling factor.
  3904. *
  3905. * This should be the fractional part of the horizontal scaling factor divided
  3906. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  3907. *
  3908. * (src width - 1) / ((oversample * dest width) - 1)
  3909. */
  3910. # define TV_HSCALE_FRAC_MASK 0x00003fff
  3911. # define TV_HSCALE_FRAC_SHIFT 0
  3912. #define TV_FILTER_CTL_2 _MMIO(0x68084)
  3913. /*
  3914. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  3915. *
  3916. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  3917. */
  3918. # define TV_VSCALE_INT_MASK 0x00038000
  3919. # define TV_VSCALE_INT_SHIFT 15
  3920. /*
  3921. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  3922. *
  3923. * \sa TV_VSCALE_INT_MASK
  3924. */
  3925. # define TV_VSCALE_FRAC_MASK 0x00007fff
  3926. # define TV_VSCALE_FRAC_SHIFT 0
  3927. #define TV_FILTER_CTL_3 _MMIO(0x68088)
  3928. /*
  3929. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  3930. *
  3931. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  3932. *
  3933. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  3934. */
  3935. # define TV_VSCALE_IP_INT_MASK 0x00038000
  3936. # define TV_VSCALE_IP_INT_SHIFT 15
  3937. /*
  3938. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  3939. *
  3940. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  3941. *
  3942. * \sa TV_VSCALE_IP_INT_MASK
  3943. */
  3944. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  3945. # define TV_VSCALE_IP_FRAC_SHIFT 0
  3946. #define TV_CC_CONTROL _MMIO(0x68090)
  3947. # define TV_CC_ENABLE (1 << 31)
  3948. /*
  3949. * Specifies which field to send the CC data in.
  3950. *
  3951. * CC data is usually sent in field 0.
  3952. */
  3953. # define TV_CC_FID_MASK (1 << 27)
  3954. # define TV_CC_FID_SHIFT 27
  3955. /* Sets the horizontal position of the CC data. Usually 135. */
  3956. # define TV_CC_HOFF_MASK 0x03ff0000
  3957. # define TV_CC_HOFF_SHIFT 16
  3958. /* Sets the vertical position of the CC data. Usually 21 */
  3959. # define TV_CC_LINE_MASK 0x0000003f
  3960. # define TV_CC_LINE_SHIFT 0
  3961. #define TV_CC_DATA _MMIO(0x68094)
  3962. # define TV_CC_RDY (1 << 31)
  3963. /* Second word of CC data to be transmitted. */
  3964. # define TV_CC_DATA_2_MASK 0x007f0000
  3965. # define TV_CC_DATA_2_SHIFT 16
  3966. /* First word of CC data to be transmitted. */
  3967. # define TV_CC_DATA_1_MASK 0x0000007f
  3968. # define TV_CC_DATA_1_SHIFT 0
  3969. #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
  3970. #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
  3971. #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
  3972. #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
  3973. /* Display Port */
  3974. #define DP_A _MMIO(0x64000) /* eDP */
  3975. #define DP_B _MMIO(0x64100)
  3976. #define DP_C _MMIO(0x64200)
  3977. #define DP_D _MMIO(0x64300)
  3978. #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
  3979. #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
  3980. #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
  3981. #define DP_PORT_EN (1 << 31)
  3982. #define DP_PIPEB_SELECT (1 << 30)
  3983. #define DP_PIPE_MASK (1 << 30)
  3984. #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
  3985. #define DP_PIPE_MASK_CHV (3 << 16)
  3986. /* Link training mode - select a suitable mode for each stage */
  3987. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  3988. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  3989. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  3990. #define DP_LINK_TRAIN_OFF (3 << 28)
  3991. #define DP_LINK_TRAIN_MASK (3 << 28)
  3992. #define DP_LINK_TRAIN_SHIFT 28
  3993. #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
  3994. #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
  3995. /* CPT Link training mode */
  3996. #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
  3997. #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
  3998. #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
  3999. #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
  4000. #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
  4001. #define DP_LINK_TRAIN_SHIFT_CPT 8
  4002. /* Signal voltages. These are mostly controlled by the other end */
  4003. #define DP_VOLTAGE_0_4 (0 << 25)
  4004. #define DP_VOLTAGE_0_6 (1 << 25)
  4005. #define DP_VOLTAGE_0_8 (2 << 25)
  4006. #define DP_VOLTAGE_1_2 (3 << 25)
  4007. #define DP_VOLTAGE_MASK (7 << 25)
  4008. #define DP_VOLTAGE_SHIFT 25
  4009. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  4010. * they want
  4011. */
  4012. #define DP_PRE_EMPHASIS_0 (0 << 22)
  4013. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  4014. #define DP_PRE_EMPHASIS_6 (2 << 22)
  4015. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  4016. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  4017. #define DP_PRE_EMPHASIS_SHIFT 22
  4018. /* How many wires to use. I guess 3 was too hard */
  4019. #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
  4020. #define DP_PORT_WIDTH_MASK (7 << 19)
  4021. #define DP_PORT_WIDTH_SHIFT 19
  4022. /* Mystic DPCD version 1.1 special mode */
  4023. #define DP_ENHANCED_FRAMING (1 << 18)
  4024. /* eDP */
  4025. #define DP_PLL_FREQ_270MHZ (0 << 16)
  4026. #define DP_PLL_FREQ_162MHZ (1 << 16)
  4027. #define DP_PLL_FREQ_MASK (3 << 16)
  4028. /* locked once port is enabled */
  4029. #define DP_PORT_REVERSAL (1 << 15)
  4030. /* eDP */
  4031. #define DP_PLL_ENABLE (1 << 14)
  4032. /* sends the clock on lane 15 of the PEG for debug */
  4033. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  4034. #define DP_SCRAMBLING_DISABLE (1 << 12)
  4035. #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
  4036. /* limit RGB values to avoid confusing TVs */
  4037. #define DP_COLOR_RANGE_16_235 (1 << 8)
  4038. /* Turn on the audio link */
  4039. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  4040. /* vs and hs sync polarity */
  4041. #define DP_SYNC_VS_HIGH (1 << 4)
  4042. #define DP_SYNC_HS_HIGH (1 << 3)
  4043. /* A fantasy */
  4044. #define DP_DETECTED (1 << 2)
  4045. /* The aux channel provides a way to talk to the
  4046. * signal sink for DDC etc. Max packet size supported
  4047. * is 20 bytes in each direction, hence the 5 fixed
  4048. * data registers
  4049. */
  4050. #define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
  4051. #define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
  4052. #define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
  4053. #define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
  4054. #define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
  4055. #define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
  4056. #define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
  4057. #define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
  4058. #define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
  4059. #define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
  4060. #define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
  4061. #define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
  4062. #define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
  4063. #define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
  4064. #define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
  4065. #define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
  4066. #define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
  4067. #define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
  4068. #define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
  4069. #define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
  4070. #define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
  4071. #define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
  4072. #define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
  4073. #define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
  4074. #define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
  4075. #define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
  4076. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  4077. #define DP_AUX_CH_CTL_DONE (1 << 30)
  4078. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  4079. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  4080. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  4081. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  4082. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  4083. #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
  4084. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  4085. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  4086. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  4087. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  4088. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  4089. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  4090. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  4091. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  4092. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  4093. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  4094. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  4095. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  4096. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  4097. #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
  4098. #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
  4099. #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
  4100. #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
  4101. #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
  4102. #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
  4103. /*
  4104. * Computing GMCH M and N values for the Display Port link
  4105. *
  4106. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  4107. *
  4108. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  4109. *
  4110. * The GMCH value is used internally
  4111. *
  4112. * bytes_per_pixel is the number of bytes coming out of the plane,
  4113. * which is after the LUTs, so we want the bytes for our color format.
  4114. * For our current usage, this is always 3, one byte for R, G and B.
  4115. */
  4116. #define _PIPEA_DATA_M_G4X 0x70050
  4117. #define _PIPEB_DATA_M_G4X 0x71050
  4118. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  4119. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  4120. #define TU_SIZE_SHIFT 25
  4121. #define TU_SIZE_MASK (0x3f << 25)
  4122. #define DATA_LINK_M_N_MASK (0xffffff)
  4123. #define DATA_LINK_N_MAX (0x800000)
  4124. #define _PIPEA_DATA_N_G4X 0x70054
  4125. #define _PIPEB_DATA_N_G4X 0x71054
  4126. #define PIPE_GMCH_DATA_N_MASK (0xffffff)
  4127. /*
  4128. * Computing Link M and N values for the Display Port link
  4129. *
  4130. * Link M / N = pixel_clock / ls_clk
  4131. *
  4132. * (the DP spec calls pixel_clock the 'strm_clk')
  4133. *
  4134. * The Link value is transmitted in the Main Stream
  4135. * Attributes and VB-ID.
  4136. */
  4137. #define _PIPEA_LINK_M_G4X 0x70060
  4138. #define _PIPEB_LINK_M_G4X 0x71060
  4139. #define PIPEA_DP_LINK_M_MASK (0xffffff)
  4140. #define _PIPEA_LINK_N_G4X 0x70064
  4141. #define _PIPEB_LINK_N_G4X 0x71064
  4142. #define PIPEA_DP_LINK_N_MASK (0xffffff)
  4143. #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
  4144. #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
  4145. #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
  4146. #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
  4147. /* Display & cursor control */
  4148. /* Pipe A */
  4149. #define _PIPEADSL 0x70000
  4150. #define DSL_LINEMASK_GEN2 0x00000fff
  4151. #define DSL_LINEMASK_GEN3 0x00001fff
  4152. #define _PIPEACONF 0x70008
  4153. #define PIPECONF_ENABLE (1<<31)
  4154. #define PIPECONF_DISABLE 0
  4155. #define PIPECONF_DOUBLE_WIDE (1<<30)
  4156. #define I965_PIPECONF_ACTIVE (1<<30)
  4157. #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
  4158. #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
  4159. #define PIPECONF_SINGLE_WIDE 0
  4160. #define PIPECONF_PIPE_UNLOCKED 0
  4161. #define PIPECONF_PIPE_LOCKED (1<<25)
  4162. #define PIPECONF_PALETTE 0
  4163. #define PIPECONF_GAMMA (1<<24)
  4164. #define PIPECONF_FORCE_BORDER (1<<25)
  4165. #define PIPECONF_INTERLACE_MASK (7 << 21)
  4166. #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
  4167. /* Note that pre-gen3 does not support interlaced display directly. Panel
  4168. * fitting must be disabled on pre-ilk for interlaced. */
  4169. #define PIPECONF_PROGRESSIVE (0 << 21)
  4170. #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
  4171. #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
  4172. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  4173. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
  4174. /* Ironlake and later have a complete new set of values for interlaced. PFIT
  4175. * means panel fitter required, PF means progressive fetch, DBL means power
  4176. * saving pixel doubling. */
  4177. #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
  4178. #define PIPECONF_INTERLACED_ILK (3 << 21)
  4179. #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
  4180. #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
  4181. #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
  4182. #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
  4183. #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
  4184. #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
  4185. #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
  4186. #define PIPECONF_BPC_MASK (0x7 << 5)
  4187. #define PIPECONF_8BPC (0<<5)
  4188. #define PIPECONF_10BPC (1<<5)
  4189. #define PIPECONF_6BPC (2<<5)
  4190. #define PIPECONF_12BPC (3<<5)
  4191. #define PIPECONF_DITHER_EN (1<<4)
  4192. #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
  4193. #define PIPECONF_DITHER_TYPE_SP (0<<2)
  4194. #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
  4195. #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
  4196. #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
  4197. #define _PIPEASTAT 0x70024
  4198. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  4199. #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
  4200. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  4201. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  4202. #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
  4203. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  4204. #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
  4205. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  4206. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  4207. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  4208. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  4209. #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
  4210. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  4211. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  4212. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  4213. #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
  4214. #define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
  4215. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  4216. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  4217. #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
  4218. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  4219. #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
  4220. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  4221. #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
  4222. #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
  4223. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  4224. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  4225. #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
  4226. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  4227. #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
  4228. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  4229. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  4230. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  4231. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  4232. #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
  4233. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  4234. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  4235. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  4236. #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
  4237. #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
  4238. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  4239. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  4240. #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
  4241. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  4242. #define PIPE_HBLANK_INT_STATUS (1UL<<0)
  4243. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  4244. #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
  4245. #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
  4246. #define PIPE_A_OFFSET 0x70000
  4247. #define PIPE_B_OFFSET 0x71000
  4248. #define PIPE_C_OFFSET 0x72000
  4249. #define CHV_PIPE_C_OFFSET 0x74000
  4250. /*
  4251. * There's actually no pipe EDP. Some pipe registers have
  4252. * simply shifted from the pipe to the transcoder, while
  4253. * keeping their original offset. Thus we need PIPE_EDP_OFFSET
  4254. * to access such registers in transcoder EDP.
  4255. */
  4256. #define PIPE_EDP_OFFSET 0x7f000
  4257. #define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
  4258. dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
  4259. dev_priv->info.display_mmio_offset)
  4260. #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
  4261. #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
  4262. #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
  4263. #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
  4264. #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
  4265. #define _PIPE_MISC_A 0x70030
  4266. #define _PIPE_MISC_B 0x71030
  4267. #define PIPEMISC_DITHER_BPC_MASK (7<<5)
  4268. #define PIPEMISC_DITHER_8_BPC (0<<5)
  4269. #define PIPEMISC_DITHER_10_BPC (1<<5)
  4270. #define PIPEMISC_DITHER_6_BPC (2<<5)
  4271. #define PIPEMISC_DITHER_12_BPC (3<<5)
  4272. #define PIPEMISC_DITHER_ENABLE (1<<4)
  4273. #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
  4274. #define PIPEMISC_DITHER_TYPE_SP (0<<2)
  4275. #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
  4276. #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
  4277. #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
  4278. #define PIPEB_HLINE_INT_EN (1<<28)
  4279. #define PIPEB_VBLANK_INT_EN (1<<27)
  4280. #define SPRITED_FLIP_DONE_INT_EN (1<<26)
  4281. #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
  4282. #define PLANEB_FLIP_DONE_INT_EN (1<<24)
  4283. #define PIPE_PSR_INT_EN (1<<22)
  4284. #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
  4285. #define PIPEA_HLINE_INT_EN (1<<20)
  4286. #define PIPEA_VBLANK_INT_EN (1<<19)
  4287. #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
  4288. #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
  4289. #define PLANEA_FLIPDONE_INT_EN (1<<16)
  4290. #define PIPEC_LINE_COMPARE_INT_EN (1<<13)
  4291. #define PIPEC_HLINE_INT_EN (1<<12)
  4292. #define PIPEC_VBLANK_INT_EN (1<<11)
  4293. #define SPRITEF_FLIPDONE_INT_EN (1<<10)
  4294. #define SPRITEE_FLIPDONE_INT_EN (1<<9)
  4295. #define PLANEC_FLIPDONE_INT_EN (1<<8)
  4296. #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
  4297. #define SPRITEF_INVALID_GTT_INT_EN (1<<27)
  4298. #define SPRITEE_INVALID_GTT_INT_EN (1<<26)
  4299. #define PLANEC_INVALID_GTT_INT_EN (1<<25)
  4300. #define CURSORC_INVALID_GTT_INT_EN (1<<24)
  4301. #define CURSORB_INVALID_GTT_INT_EN (1<<23)
  4302. #define CURSORA_INVALID_GTT_INT_EN (1<<22)
  4303. #define SPRITED_INVALID_GTT_INT_EN (1<<21)
  4304. #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
  4305. #define PLANEB_INVALID_GTT_INT_EN (1<<19)
  4306. #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
  4307. #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
  4308. #define PLANEA_INVALID_GTT_INT_EN (1<<16)
  4309. #define DPINVGTT_EN_MASK 0xff0000
  4310. #define DPINVGTT_EN_MASK_CHV 0xfff0000
  4311. #define SPRITEF_INVALID_GTT_STATUS (1<<11)
  4312. #define SPRITEE_INVALID_GTT_STATUS (1<<10)
  4313. #define PLANEC_INVALID_GTT_STATUS (1<<9)
  4314. #define CURSORC_INVALID_GTT_STATUS (1<<8)
  4315. #define CURSORB_INVALID_GTT_STATUS (1<<7)
  4316. #define CURSORA_INVALID_GTT_STATUS (1<<6)
  4317. #define SPRITED_INVALID_GTT_STATUS (1<<5)
  4318. #define SPRITEC_INVALID_GTT_STATUS (1<<4)
  4319. #define PLANEB_INVALID_GTT_STATUS (1<<3)
  4320. #define SPRITEB_INVALID_GTT_STATUS (1<<2)
  4321. #define SPRITEA_INVALID_GTT_STATUS (1<<1)
  4322. #define PLANEA_INVALID_GTT_STATUS (1<<0)
  4323. #define DPINVGTT_STATUS_MASK 0xff
  4324. #define DPINVGTT_STATUS_MASK_CHV 0xfff
  4325. #define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
  4326. #define DSPARB_CSTART_MASK (0x7f << 7)
  4327. #define DSPARB_CSTART_SHIFT 7
  4328. #define DSPARB_BSTART_MASK (0x7f)
  4329. #define DSPARB_BSTART_SHIFT 0
  4330. #define DSPARB_BEND_SHIFT 9 /* on 855 */
  4331. #define DSPARB_AEND_SHIFT 0
  4332. #define DSPARB_SPRITEA_SHIFT_VLV 0
  4333. #define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
  4334. #define DSPARB_SPRITEB_SHIFT_VLV 8
  4335. #define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
  4336. #define DSPARB_SPRITEC_SHIFT_VLV 16
  4337. #define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
  4338. #define DSPARB_SPRITED_SHIFT_VLV 24
  4339. #define DSPARB_SPRITED_MASK_VLV (0xff << 24)
  4340. #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
  4341. #define DSPARB_SPRITEA_HI_SHIFT_VLV 0
  4342. #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
  4343. #define DSPARB_SPRITEB_HI_SHIFT_VLV 4
  4344. #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
  4345. #define DSPARB_SPRITEC_HI_SHIFT_VLV 8
  4346. #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
  4347. #define DSPARB_SPRITED_HI_SHIFT_VLV 12
  4348. #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
  4349. #define DSPARB_SPRITEE_HI_SHIFT_VLV 16
  4350. #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
  4351. #define DSPARB_SPRITEF_HI_SHIFT_VLV 20
  4352. #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
  4353. #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
  4354. #define DSPARB_SPRITEE_SHIFT_VLV 0
  4355. #define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
  4356. #define DSPARB_SPRITEF_SHIFT_VLV 8
  4357. #define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
  4358. /* pnv/gen4/g4x/vlv/chv */
  4359. #define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
  4360. #define DSPFW_SR_SHIFT 23
  4361. #define DSPFW_SR_MASK (0x1ff<<23)
  4362. #define DSPFW_CURSORB_SHIFT 16
  4363. #define DSPFW_CURSORB_MASK (0x3f<<16)
  4364. #define DSPFW_PLANEB_SHIFT 8
  4365. #define DSPFW_PLANEB_MASK (0x7f<<8)
  4366. #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
  4367. #define DSPFW_PLANEA_SHIFT 0
  4368. #define DSPFW_PLANEA_MASK (0x7f<<0)
  4369. #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
  4370. #define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
  4371. #define DSPFW_FBC_SR_EN (1<<31) /* g4x */
  4372. #define DSPFW_FBC_SR_SHIFT 28
  4373. #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
  4374. #define DSPFW_FBC_HPLL_SR_SHIFT 24
  4375. #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
  4376. #define DSPFW_SPRITEB_SHIFT (16)
  4377. #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
  4378. #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
  4379. #define DSPFW_CURSORA_SHIFT 8
  4380. #define DSPFW_CURSORA_MASK (0x3f<<8)
  4381. #define DSPFW_PLANEC_OLD_SHIFT 0
  4382. #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
  4383. #define DSPFW_SPRITEA_SHIFT 0
  4384. #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
  4385. #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
  4386. #define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
  4387. #define DSPFW_HPLL_SR_EN (1<<31)
  4388. #define PINEVIEW_SELF_REFRESH_EN (1<<30)
  4389. #define DSPFW_CURSOR_SR_SHIFT 24
  4390. #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
  4391. #define DSPFW_HPLL_CURSOR_SHIFT 16
  4392. #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
  4393. #define DSPFW_HPLL_SR_SHIFT 0
  4394. #define DSPFW_HPLL_SR_MASK (0x1ff<<0)
  4395. /* vlv/chv */
  4396. #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
  4397. #define DSPFW_SPRITEB_WM1_SHIFT 16
  4398. #define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
  4399. #define DSPFW_CURSORA_WM1_SHIFT 8
  4400. #define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
  4401. #define DSPFW_SPRITEA_WM1_SHIFT 0
  4402. #define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
  4403. #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
  4404. #define DSPFW_PLANEB_WM1_SHIFT 24
  4405. #define DSPFW_PLANEB_WM1_MASK (0xff<<24)
  4406. #define DSPFW_PLANEA_WM1_SHIFT 16
  4407. #define DSPFW_PLANEA_WM1_MASK (0xff<<16)
  4408. #define DSPFW_CURSORB_WM1_SHIFT 8
  4409. #define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
  4410. #define DSPFW_CURSOR_SR_WM1_SHIFT 0
  4411. #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
  4412. #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
  4413. #define DSPFW_SR_WM1_SHIFT 0
  4414. #define DSPFW_SR_WM1_MASK (0x1ff<<0)
  4415. #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
  4416. #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
  4417. #define DSPFW_SPRITED_WM1_SHIFT 24
  4418. #define DSPFW_SPRITED_WM1_MASK (0xff<<24)
  4419. #define DSPFW_SPRITED_SHIFT 16
  4420. #define DSPFW_SPRITED_MASK_VLV (0xff<<16)
  4421. #define DSPFW_SPRITEC_WM1_SHIFT 8
  4422. #define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
  4423. #define DSPFW_SPRITEC_SHIFT 0
  4424. #define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
  4425. #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
  4426. #define DSPFW_SPRITEF_WM1_SHIFT 24
  4427. #define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
  4428. #define DSPFW_SPRITEF_SHIFT 16
  4429. #define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
  4430. #define DSPFW_SPRITEE_WM1_SHIFT 8
  4431. #define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
  4432. #define DSPFW_SPRITEE_SHIFT 0
  4433. #define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
  4434. #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
  4435. #define DSPFW_PLANEC_WM1_SHIFT 24
  4436. #define DSPFW_PLANEC_WM1_MASK (0xff<<24)
  4437. #define DSPFW_PLANEC_SHIFT 16
  4438. #define DSPFW_PLANEC_MASK_VLV (0xff<<16)
  4439. #define DSPFW_CURSORC_WM1_SHIFT 8
  4440. #define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
  4441. #define DSPFW_CURSORC_SHIFT 0
  4442. #define DSPFW_CURSORC_MASK (0x3f<<0)
  4443. /* vlv/chv high order bits */
  4444. #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
  4445. #define DSPFW_SR_HI_SHIFT 24
  4446. #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
  4447. #define DSPFW_SPRITEF_HI_SHIFT 23
  4448. #define DSPFW_SPRITEF_HI_MASK (1<<23)
  4449. #define DSPFW_SPRITEE_HI_SHIFT 22
  4450. #define DSPFW_SPRITEE_HI_MASK (1<<22)
  4451. #define DSPFW_PLANEC_HI_SHIFT 21
  4452. #define DSPFW_PLANEC_HI_MASK (1<<21)
  4453. #define DSPFW_SPRITED_HI_SHIFT 20
  4454. #define DSPFW_SPRITED_HI_MASK (1<<20)
  4455. #define DSPFW_SPRITEC_HI_SHIFT 16
  4456. #define DSPFW_SPRITEC_HI_MASK (1<<16)
  4457. #define DSPFW_PLANEB_HI_SHIFT 12
  4458. #define DSPFW_PLANEB_HI_MASK (1<<12)
  4459. #define DSPFW_SPRITEB_HI_SHIFT 8
  4460. #define DSPFW_SPRITEB_HI_MASK (1<<8)
  4461. #define DSPFW_SPRITEA_HI_SHIFT 4
  4462. #define DSPFW_SPRITEA_HI_MASK (1<<4)
  4463. #define DSPFW_PLANEA_HI_SHIFT 0
  4464. #define DSPFW_PLANEA_HI_MASK (1<<0)
  4465. #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
  4466. #define DSPFW_SR_WM1_HI_SHIFT 24
  4467. #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
  4468. #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
  4469. #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
  4470. #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
  4471. #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
  4472. #define DSPFW_PLANEC_WM1_HI_SHIFT 21
  4473. #define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
  4474. #define DSPFW_SPRITED_WM1_HI_SHIFT 20
  4475. #define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
  4476. #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
  4477. #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
  4478. #define DSPFW_PLANEB_WM1_HI_SHIFT 12
  4479. #define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
  4480. #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
  4481. #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
  4482. #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
  4483. #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
  4484. #define DSPFW_PLANEA_WM1_HI_SHIFT 0
  4485. #define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
  4486. /* drain latency register values*/
  4487. #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
  4488. #define DDL_CURSOR_SHIFT 24
  4489. #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
  4490. #define DDL_PLANE_SHIFT 0
  4491. #define DDL_PRECISION_HIGH (1<<7)
  4492. #define DDL_PRECISION_LOW (0<<7)
  4493. #define DRAIN_LATENCY_MASK 0x7f
  4494. #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
  4495. #define CBR_PND_DEADLINE_DISABLE (1<<31)
  4496. #define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
  4497. #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
  4498. #define CBR_DPLLBMD_PIPE_C (1<<29)
  4499. #define CBR_DPLLBMD_PIPE_B (1<<18)
  4500. /* FIFO watermark sizes etc */
  4501. #define G4X_FIFO_LINE_SIZE 64
  4502. #define I915_FIFO_LINE_SIZE 64
  4503. #define I830_FIFO_LINE_SIZE 32
  4504. #define VALLEYVIEW_FIFO_SIZE 255
  4505. #define G4X_FIFO_SIZE 127
  4506. #define I965_FIFO_SIZE 512
  4507. #define I945_FIFO_SIZE 127
  4508. #define I915_FIFO_SIZE 95
  4509. #define I855GM_FIFO_SIZE 127 /* In cachelines */
  4510. #define I830_FIFO_SIZE 95
  4511. #define VALLEYVIEW_MAX_WM 0xff
  4512. #define G4X_MAX_WM 0x3f
  4513. #define I915_MAX_WM 0x3f
  4514. #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
  4515. #define PINEVIEW_FIFO_LINE_SIZE 64
  4516. #define PINEVIEW_MAX_WM 0x1ff
  4517. #define PINEVIEW_DFT_WM 0x3f
  4518. #define PINEVIEW_DFT_HPLLOFF_WM 0
  4519. #define PINEVIEW_GUARD_WM 10
  4520. #define PINEVIEW_CURSOR_FIFO 64
  4521. #define PINEVIEW_CURSOR_MAX_WM 0x3f
  4522. #define PINEVIEW_CURSOR_DFT_WM 0
  4523. #define PINEVIEW_CURSOR_GUARD_WM 5
  4524. #define VALLEYVIEW_CURSOR_MAX_WM 64
  4525. #define I965_CURSOR_FIFO 64
  4526. #define I965_CURSOR_MAX_WM 32
  4527. #define I965_CURSOR_DFT_WM 8
  4528. /* Watermark register definitions for SKL */
  4529. #define _CUR_WM_A_0 0x70140
  4530. #define _CUR_WM_B_0 0x71140
  4531. #define _PLANE_WM_1_A_0 0x70240
  4532. #define _PLANE_WM_1_B_0 0x71240
  4533. #define _PLANE_WM_2_A_0 0x70340
  4534. #define _PLANE_WM_2_B_0 0x71340
  4535. #define _PLANE_WM_TRANS_1_A_0 0x70268
  4536. #define _PLANE_WM_TRANS_1_B_0 0x71268
  4537. #define _PLANE_WM_TRANS_2_A_0 0x70368
  4538. #define _PLANE_WM_TRANS_2_B_0 0x71368
  4539. #define _CUR_WM_TRANS_A_0 0x70168
  4540. #define _CUR_WM_TRANS_B_0 0x71168
  4541. #define PLANE_WM_EN (1 << 31)
  4542. #define PLANE_WM_LINES_SHIFT 14
  4543. #define PLANE_WM_LINES_MASK 0x1f
  4544. #define PLANE_WM_BLOCKS_MASK 0x3ff
  4545. #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
  4546. #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
  4547. #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
  4548. #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
  4549. #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
  4550. #define _PLANE_WM_BASE(pipe, plane) \
  4551. _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
  4552. #define PLANE_WM(pipe, plane, level) \
  4553. _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
  4554. #define _PLANE_WM_TRANS_1(pipe) \
  4555. _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
  4556. #define _PLANE_WM_TRANS_2(pipe) \
  4557. _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
  4558. #define PLANE_WM_TRANS(pipe, plane) \
  4559. _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
  4560. /* define the Watermark register on Ironlake */
  4561. #define WM0_PIPEA_ILK _MMIO(0x45100)
  4562. #define WM0_PIPE_PLANE_MASK (0xffff<<16)
  4563. #define WM0_PIPE_PLANE_SHIFT 16
  4564. #define WM0_PIPE_SPRITE_MASK (0xff<<8)
  4565. #define WM0_PIPE_SPRITE_SHIFT 8
  4566. #define WM0_PIPE_CURSOR_MASK (0xff)
  4567. #define WM0_PIPEB_ILK _MMIO(0x45104)
  4568. #define WM0_PIPEC_IVB _MMIO(0x45200)
  4569. #define WM1_LP_ILK _MMIO(0x45108)
  4570. #define WM1_LP_SR_EN (1<<31)
  4571. #define WM1_LP_LATENCY_SHIFT 24
  4572. #define WM1_LP_LATENCY_MASK (0x7f<<24)
  4573. #define WM1_LP_FBC_MASK (0xf<<20)
  4574. #define WM1_LP_FBC_SHIFT 20
  4575. #define WM1_LP_FBC_SHIFT_BDW 19
  4576. #define WM1_LP_SR_MASK (0x7ff<<8)
  4577. #define WM1_LP_SR_SHIFT 8
  4578. #define WM1_LP_CURSOR_MASK (0xff)
  4579. #define WM2_LP_ILK _MMIO(0x4510c)
  4580. #define WM2_LP_EN (1<<31)
  4581. #define WM3_LP_ILK _MMIO(0x45110)
  4582. #define WM3_LP_EN (1<<31)
  4583. #define WM1S_LP_ILK _MMIO(0x45120)
  4584. #define WM2S_LP_IVB _MMIO(0x45124)
  4585. #define WM3S_LP_IVB _MMIO(0x45128)
  4586. #define WM1S_LP_EN (1<<31)
  4587. #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
  4588. (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
  4589. ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
  4590. /* Memory latency timer register */
  4591. #define MLTR_ILK _MMIO(0x11222)
  4592. #define MLTR_WM1_SHIFT 0
  4593. #define MLTR_WM2_SHIFT 8
  4594. /* the unit of memory self-refresh latency time is 0.5us */
  4595. #define ILK_SRLT_MASK 0x3f
  4596. /* the address where we get all kinds of latency value */
  4597. #define SSKPD _MMIO(0x5d10)
  4598. #define SSKPD_WM_MASK 0x3f
  4599. #define SSKPD_WM0_SHIFT 0
  4600. #define SSKPD_WM1_SHIFT 8
  4601. #define SSKPD_WM2_SHIFT 16
  4602. #define SSKPD_WM3_SHIFT 24
  4603. /*
  4604. * The two pipe frame counter registers are not synchronized, so
  4605. * reading a stable value is somewhat tricky. The following code
  4606. * should work:
  4607. *
  4608. * do {
  4609. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  4610. * PIPE_FRAME_HIGH_SHIFT;
  4611. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  4612. * PIPE_FRAME_LOW_SHIFT);
  4613. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  4614. * PIPE_FRAME_HIGH_SHIFT);
  4615. * } while (high1 != high2);
  4616. * frame = (high1 << 8) | low1;
  4617. */
  4618. #define _PIPEAFRAMEHIGH 0x70040
  4619. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  4620. #define PIPE_FRAME_HIGH_SHIFT 0
  4621. #define _PIPEAFRAMEPIXEL 0x70044
  4622. #define PIPE_FRAME_LOW_MASK 0xff000000
  4623. #define PIPE_FRAME_LOW_SHIFT 24
  4624. #define PIPE_PIXEL_MASK 0x00ffffff
  4625. #define PIPE_PIXEL_SHIFT 0
  4626. /* GM45+ just has to be different */
  4627. #define _PIPEA_FRMCOUNT_G4X 0x70040
  4628. #define _PIPEA_FLIPCOUNT_G4X 0x70044
  4629. #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
  4630. #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
  4631. /* Cursor A & B regs */
  4632. #define _CURACNTR 0x70080
  4633. /* Old style CUR*CNTR flags (desktop 8xx) */
  4634. #define CURSOR_ENABLE 0x80000000
  4635. #define CURSOR_GAMMA_ENABLE 0x40000000
  4636. #define CURSOR_STRIDE_SHIFT 28
  4637. #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
  4638. #define CURSOR_PIPE_CSC_ENABLE (1<<24)
  4639. #define CURSOR_FORMAT_SHIFT 24
  4640. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  4641. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  4642. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  4643. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  4644. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  4645. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  4646. /* New style CUR*CNTR flags */
  4647. #define CURSOR_MODE 0x27
  4648. #define CURSOR_MODE_DISABLE 0x00
  4649. #define CURSOR_MODE_128_32B_AX 0x02
  4650. #define CURSOR_MODE_256_32B_AX 0x03
  4651. #define CURSOR_MODE_64_32B_AX 0x07
  4652. #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
  4653. #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
  4654. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  4655. #define MCURSOR_PIPE_SELECT (1 << 28)
  4656. #define MCURSOR_PIPE_A 0x00
  4657. #define MCURSOR_PIPE_B (1 << 28)
  4658. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  4659. #define CURSOR_ROTATE_180 (1<<15)
  4660. #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
  4661. #define _CURABASE 0x70084
  4662. #define _CURAPOS 0x70088
  4663. #define CURSOR_POS_MASK 0x007FF
  4664. #define CURSOR_POS_SIGN 0x8000
  4665. #define CURSOR_X_SHIFT 0
  4666. #define CURSOR_Y_SHIFT 16
  4667. #define CURSIZE _MMIO(0x700a0)
  4668. #define _CURBCNTR 0x700c0
  4669. #define _CURBBASE 0x700c4
  4670. #define _CURBPOS 0x700c8
  4671. #define _CURBCNTR_IVB 0x71080
  4672. #define _CURBBASE_IVB 0x71084
  4673. #define _CURBPOS_IVB 0x71088
  4674. #define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
  4675. dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
  4676. dev_priv->info.display_mmio_offset)
  4677. #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
  4678. #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
  4679. #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
  4680. #define CURSOR_A_OFFSET 0x70080
  4681. #define CURSOR_B_OFFSET 0x700c0
  4682. #define CHV_CURSOR_C_OFFSET 0x700e0
  4683. #define IVB_CURSOR_B_OFFSET 0x71080
  4684. #define IVB_CURSOR_C_OFFSET 0x72080
  4685. /* Display A control */
  4686. #define _DSPACNTR 0x70180
  4687. #define DISPLAY_PLANE_ENABLE (1<<31)
  4688. #define DISPLAY_PLANE_DISABLE 0
  4689. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  4690. #define DISPPLANE_GAMMA_DISABLE 0
  4691. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  4692. #define DISPPLANE_YUV422 (0x0<<26)
  4693. #define DISPPLANE_8BPP (0x2<<26)
  4694. #define DISPPLANE_BGRA555 (0x3<<26)
  4695. #define DISPPLANE_BGRX555 (0x4<<26)
  4696. #define DISPPLANE_BGRX565 (0x5<<26)
  4697. #define DISPPLANE_BGRX888 (0x6<<26)
  4698. #define DISPPLANE_BGRA888 (0x7<<26)
  4699. #define DISPPLANE_RGBX101010 (0x8<<26)
  4700. #define DISPPLANE_RGBA101010 (0x9<<26)
  4701. #define DISPPLANE_BGRX101010 (0xa<<26)
  4702. #define DISPPLANE_RGBX161616 (0xc<<26)
  4703. #define DISPPLANE_RGBX888 (0xe<<26)
  4704. #define DISPPLANE_RGBA888 (0xf<<26)
  4705. #define DISPPLANE_STEREO_ENABLE (1<<25)
  4706. #define DISPPLANE_STEREO_DISABLE 0
  4707. #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
  4708. #define DISPPLANE_SEL_PIPE_SHIFT 24
  4709. #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
  4710. #define DISPPLANE_SEL_PIPE_A 0
  4711. #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
  4712. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  4713. #define DISPPLANE_SRC_KEY_DISABLE 0
  4714. #define DISPPLANE_LINE_DOUBLE (1<<20)
  4715. #define DISPPLANE_NO_LINE_DOUBLE 0
  4716. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  4717. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  4718. #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
  4719. #define DISPPLANE_ROTATE_180 (1<<15)
  4720. #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
  4721. #define DISPPLANE_TILED (1<<10)
  4722. #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
  4723. #define _DSPAADDR 0x70184
  4724. #define _DSPASTRIDE 0x70188
  4725. #define _DSPAPOS 0x7018C /* reserved */
  4726. #define _DSPASIZE 0x70190
  4727. #define _DSPASURF 0x7019C /* 965+ only */
  4728. #define _DSPATILEOFF 0x701A4 /* 965+ only */
  4729. #define _DSPAOFFSET 0x701A4 /* HSW */
  4730. #define _DSPASURFLIVE 0x701AC
  4731. #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
  4732. #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
  4733. #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
  4734. #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
  4735. #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
  4736. #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
  4737. #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
  4738. #define DSPLINOFF(plane) DSPADDR(plane)
  4739. #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
  4740. #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
  4741. /* CHV pipe B blender and primary plane */
  4742. #define _CHV_BLEND_A 0x60a00
  4743. #define CHV_BLEND_LEGACY (0<<30)
  4744. #define CHV_BLEND_ANDROID (1<<30)
  4745. #define CHV_BLEND_MPO (2<<30)
  4746. #define CHV_BLEND_MASK (3<<30)
  4747. #define _CHV_CANVAS_A 0x60a04
  4748. #define _PRIMPOS_A 0x60a08
  4749. #define _PRIMSIZE_A 0x60a0c
  4750. #define _PRIMCNSTALPHA_A 0x60a10
  4751. #define PRIM_CONST_ALPHA_ENABLE (1<<31)
  4752. #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
  4753. #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
  4754. #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
  4755. #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
  4756. #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
  4757. /* Display/Sprite base address macros */
  4758. #define DISP_BASEADDR_MASK (0xfffff000)
  4759. #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
  4760. #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
  4761. /*
  4762. * VBIOS flags
  4763. * gen2:
  4764. * [00:06] alm,mgm
  4765. * [10:16] all
  4766. * [30:32] alm,mgm
  4767. * gen3+:
  4768. * [00:0f] all
  4769. * [10:1f] all
  4770. * [30:32] all
  4771. */
  4772. #define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
  4773. #define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
  4774. #define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
  4775. #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
  4776. /* Pipe B */
  4777. #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
  4778. #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
  4779. #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
  4780. #define _PIPEBFRAMEHIGH 0x71040
  4781. #define _PIPEBFRAMEPIXEL 0x71044
  4782. #define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
  4783. #define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
  4784. /* Display B control */
  4785. #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
  4786. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  4787. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  4788. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  4789. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  4790. #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
  4791. #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
  4792. #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
  4793. #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
  4794. #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
  4795. #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
  4796. #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
  4797. #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
  4798. /* Sprite A control */
  4799. #define _DVSACNTR 0x72180
  4800. #define DVS_ENABLE (1<<31)
  4801. #define DVS_GAMMA_ENABLE (1<<30)
  4802. #define DVS_PIXFORMAT_MASK (3<<25)
  4803. #define DVS_FORMAT_YUV422 (0<<25)
  4804. #define DVS_FORMAT_RGBX101010 (1<<25)
  4805. #define DVS_FORMAT_RGBX888 (2<<25)
  4806. #define DVS_FORMAT_RGBX161616 (3<<25)
  4807. #define DVS_PIPE_CSC_ENABLE (1<<24)
  4808. #define DVS_SOURCE_KEY (1<<22)
  4809. #define DVS_RGB_ORDER_XBGR (1<<20)
  4810. #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
  4811. #define DVS_YUV_ORDER_YUYV (0<<16)
  4812. #define DVS_YUV_ORDER_UYVY (1<<16)
  4813. #define DVS_YUV_ORDER_YVYU (2<<16)
  4814. #define DVS_YUV_ORDER_VYUY (3<<16)
  4815. #define DVS_ROTATE_180 (1<<15)
  4816. #define DVS_DEST_KEY (1<<2)
  4817. #define DVS_TRICKLE_FEED_DISABLE (1<<14)
  4818. #define DVS_TILED (1<<10)
  4819. #define _DVSALINOFF 0x72184
  4820. #define _DVSASTRIDE 0x72188
  4821. #define _DVSAPOS 0x7218c
  4822. #define _DVSASIZE 0x72190
  4823. #define _DVSAKEYVAL 0x72194
  4824. #define _DVSAKEYMSK 0x72198
  4825. #define _DVSASURF 0x7219c
  4826. #define _DVSAKEYMAXVAL 0x721a0
  4827. #define _DVSATILEOFF 0x721a4
  4828. #define _DVSASURFLIVE 0x721ac
  4829. #define _DVSASCALE 0x72204
  4830. #define DVS_SCALE_ENABLE (1<<31)
  4831. #define DVS_FILTER_MASK (3<<29)
  4832. #define DVS_FILTER_MEDIUM (0<<29)
  4833. #define DVS_FILTER_ENHANCING (1<<29)
  4834. #define DVS_FILTER_SOFTENING (2<<29)
  4835. #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  4836. #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
  4837. #define _DVSAGAMC 0x72300
  4838. #define _DVSBCNTR 0x73180
  4839. #define _DVSBLINOFF 0x73184
  4840. #define _DVSBSTRIDE 0x73188
  4841. #define _DVSBPOS 0x7318c
  4842. #define _DVSBSIZE 0x73190
  4843. #define _DVSBKEYVAL 0x73194
  4844. #define _DVSBKEYMSK 0x73198
  4845. #define _DVSBSURF 0x7319c
  4846. #define _DVSBKEYMAXVAL 0x731a0
  4847. #define _DVSBTILEOFF 0x731a4
  4848. #define _DVSBSURFLIVE 0x731ac
  4849. #define _DVSBSCALE 0x73204
  4850. #define _DVSBGAMC 0x73300
  4851. #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
  4852. #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
  4853. #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
  4854. #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
  4855. #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
  4856. #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
  4857. #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
  4858. #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
  4859. #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
  4860. #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
  4861. #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
  4862. #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
  4863. #define _SPRA_CTL 0x70280
  4864. #define SPRITE_ENABLE (1<<31)
  4865. #define SPRITE_GAMMA_ENABLE (1<<30)
  4866. #define SPRITE_PIXFORMAT_MASK (7<<25)
  4867. #define SPRITE_FORMAT_YUV422 (0<<25)
  4868. #define SPRITE_FORMAT_RGBX101010 (1<<25)
  4869. #define SPRITE_FORMAT_RGBX888 (2<<25)
  4870. #define SPRITE_FORMAT_RGBX161616 (3<<25)
  4871. #define SPRITE_FORMAT_YUV444 (4<<25)
  4872. #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
  4873. #define SPRITE_PIPE_CSC_ENABLE (1<<24)
  4874. #define SPRITE_SOURCE_KEY (1<<22)
  4875. #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
  4876. #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
  4877. #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
  4878. #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
  4879. #define SPRITE_YUV_ORDER_YUYV (0<<16)
  4880. #define SPRITE_YUV_ORDER_UYVY (1<<16)
  4881. #define SPRITE_YUV_ORDER_YVYU (2<<16)
  4882. #define SPRITE_YUV_ORDER_VYUY (3<<16)
  4883. #define SPRITE_ROTATE_180 (1<<15)
  4884. #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
  4885. #define SPRITE_INT_GAMMA_ENABLE (1<<13)
  4886. #define SPRITE_TILED (1<<10)
  4887. #define SPRITE_DEST_KEY (1<<2)
  4888. #define _SPRA_LINOFF 0x70284
  4889. #define _SPRA_STRIDE 0x70288
  4890. #define _SPRA_POS 0x7028c
  4891. #define _SPRA_SIZE 0x70290
  4892. #define _SPRA_KEYVAL 0x70294
  4893. #define _SPRA_KEYMSK 0x70298
  4894. #define _SPRA_SURF 0x7029c
  4895. #define _SPRA_KEYMAX 0x702a0
  4896. #define _SPRA_TILEOFF 0x702a4
  4897. #define _SPRA_OFFSET 0x702a4
  4898. #define _SPRA_SURFLIVE 0x702ac
  4899. #define _SPRA_SCALE 0x70304
  4900. #define SPRITE_SCALE_ENABLE (1<<31)
  4901. #define SPRITE_FILTER_MASK (3<<29)
  4902. #define SPRITE_FILTER_MEDIUM (0<<29)
  4903. #define SPRITE_FILTER_ENHANCING (1<<29)
  4904. #define SPRITE_FILTER_SOFTENING (2<<29)
  4905. #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  4906. #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
  4907. #define _SPRA_GAMC 0x70400
  4908. #define _SPRB_CTL 0x71280
  4909. #define _SPRB_LINOFF 0x71284
  4910. #define _SPRB_STRIDE 0x71288
  4911. #define _SPRB_POS 0x7128c
  4912. #define _SPRB_SIZE 0x71290
  4913. #define _SPRB_KEYVAL 0x71294
  4914. #define _SPRB_KEYMSK 0x71298
  4915. #define _SPRB_SURF 0x7129c
  4916. #define _SPRB_KEYMAX 0x712a0
  4917. #define _SPRB_TILEOFF 0x712a4
  4918. #define _SPRB_OFFSET 0x712a4
  4919. #define _SPRB_SURFLIVE 0x712ac
  4920. #define _SPRB_SCALE 0x71304
  4921. #define _SPRB_GAMC 0x71400
  4922. #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
  4923. #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
  4924. #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
  4925. #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
  4926. #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
  4927. #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
  4928. #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
  4929. #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
  4930. #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
  4931. #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
  4932. #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
  4933. #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
  4934. #define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
  4935. #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
  4936. #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
  4937. #define SP_ENABLE (1<<31)
  4938. #define SP_GAMMA_ENABLE (1<<30)
  4939. #define SP_PIXFORMAT_MASK (0xf<<26)
  4940. #define SP_FORMAT_YUV422 (0<<26)
  4941. #define SP_FORMAT_BGR565 (5<<26)
  4942. #define SP_FORMAT_BGRX8888 (6<<26)
  4943. #define SP_FORMAT_BGRA8888 (7<<26)
  4944. #define SP_FORMAT_RGBX1010102 (8<<26)
  4945. #define SP_FORMAT_RGBA1010102 (9<<26)
  4946. #define SP_FORMAT_RGBX8888 (0xe<<26)
  4947. #define SP_FORMAT_RGBA8888 (0xf<<26)
  4948. #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
  4949. #define SP_SOURCE_KEY (1<<22)
  4950. #define SP_YUV_BYTE_ORDER_MASK (3<<16)
  4951. #define SP_YUV_ORDER_YUYV (0<<16)
  4952. #define SP_YUV_ORDER_UYVY (1<<16)
  4953. #define SP_YUV_ORDER_YVYU (2<<16)
  4954. #define SP_YUV_ORDER_VYUY (3<<16)
  4955. #define SP_ROTATE_180 (1<<15)
  4956. #define SP_TILED (1<<10)
  4957. #define SP_MIRROR (1<<8) /* CHV pipe B */
  4958. #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
  4959. #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
  4960. #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
  4961. #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
  4962. #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
  4963. #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
  4964. #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
  4965. #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
  4966. #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
  4967. #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
  4968. #define SP_CONST_ALPHA_ENABLE (1<<31)
  4969. #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
  4970. #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
  4971. #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
  4972. #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
  4973. #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
  4974. #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
  4975. #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
  4976. #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
  4977. #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
  4978. #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
  4979. #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
  4980. #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
  4981. #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
  4982. #define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
  4983. #define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
  4984. #define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
  4985. #define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
  4986. #define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
  4987. #define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
  4988. #define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
  4989. #define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
  4990. #define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
  4991. #define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
  4992. #define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
  4993. #define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
  4994. /*
  4995. * CHV pipe B sprite CSC
  4996. *
  4997. * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
  4998. * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
  4999. * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
  5000. */
  5001. #define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
  5002. #define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
  5003. #define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
  5004. #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
  5005. #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
  5006. #define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
  5007. #define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
  5008. #define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
  5009. #define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
  5010. #define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
  5011. #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
  5012. #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
  5013. #define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
  5014. #define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
  5015. #define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
  5016. #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
  5017. #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
  5018. #define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
  5019. #define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
  5020. #define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
  5021. #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
  5022. #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
  5023. /* Skylake plane registers */
  5024. #define _PLANE_CTL_1_A 0x70180
  5025. #define _PLANE_CTL_2_A 0x70280
  5026. #define _PLANE_CTL_3_A 0x70380
  5027. #define PLANE_CTL_ENABLE (1 << 31)
  5028. #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
  5029. #define PLANE_CTL_FORMAT_MASK (0xf << 24)
  5030. #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
  5031. #define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
  5032. #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
  5033. #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
  5034. #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
  5035. #define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
  5036. #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
  5037. #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
  5038. #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
  5039. #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
  5040. #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
  5041. #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
  5042. #define PLANE_CTL_ORDER_BGRX (0 << 20)
  5043. #define PLANE_CTL_ORDER_RGBX (1 << 20)
  5044. #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
  5045. #define PLANE_CTL_YUV422_YUYV ( 0 << 16)
  5046. #define PLANE_CTL_YUV422_UYVY ( 1 << 16)
  5047. #define PLANE_CTL_YUV422_YVYU ( 2 << 16)
  5048. #define PLANE_CTL_YUV422_VYUY ( 3 << 16)
  5049. #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
  5050. #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
  5051. #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
  5052. #define PLANE_CTL_TILED_MASK (0x7 << 10)
  5053. #define PLANE_CTL_TILED_LINEAR ( 0 << 10)
  5054. #define PLANE_CTL_TILED_X ( 1 << 10)
  5055. #define PLANE_CTL_TILED_Y ( 4 << 10)
  5056. #define PLANE_CTL_TILED_YF ( 5 << 10)
  5057. #define PLANE_CTL_ALPHA_MASK (0x3 << 4)
  5058. #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
  5059. #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
  5060. #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
  5061. #define PLANE_CTL_ROTATE_MASK 0x3
  5062. #define PLANE_CTL_ROTATE_0 0x0
  5063. #define PLANE_CTL_ROTATE_90 0x1
  5064. #define PLANE_CTL_ROTATE_180 0x2
  5065. #define PLANE_CTL_ROTATE_270 0x3
  5066. #define _PLANE_STRIDE_1_A 0x70188
  5067. #define _PLANE_STRIDE_2_A 0x70288
  5068. #define _PLANE_STRIDE_3_A 0x70388
  5069. #define _PLANE_POS_1_A 0x7018c
  5070. #define _PLANE_POS_2_A 0x7028c
  5071. #define _PLANE_POS_3_A 0x7038c
  5072. #define _PLANE_SIZE_1_A 0x70190
  5073. #define _PLANE_SIZE_2_A 0x70290
  5074. #define _PLANE_SIZE_3_A 0x70390
  5075. #define _PLANE_SURF_1_A 0x7019c
  5076. #define _PLANE_SURF_2_A 0x7029c
  5077. #define _PLANE_SURF_3_A 0x7039c
  5078. #define _PLANE_OFFSET_1_A 0x701a4
  5079. #define _PLANE_OFFSET_2_A 0x702a4
  5080. #define _PLANE_OFFSET_3_A 0x703a4
  5081. #define _PLANE_KEYVAL_1_A 0x70194
  5082. #define _PLANE_KEYVAL_2_A 0x70294
  5083. #define _PLANE_KEYMSK_1_A 0x70198
  5084. #define _PLANE_KEYMSK_2_A 0x70298
  5085. #define _PLANE_KEYMAX_1_A 0x701a0
  5086. #define _PLANE_KEYMAX_2_A 0x702a0
  5087. #define _PLANE_BUF_CFG_1_A 0x7027c
  5088. #define _PLANE_BUF_CFG_2_A 0x7037c
  5089. #define _PLANE_NV12_BUF_CFG_1_A 0x70278
  5090. #define _PLANE_NV12_BUF_CFG_2_A 0x70378
  5091. #define _PLANE_CTL_1_B 0x71180
  5092. #define _PLANE_CTL_2_B 0x71280
  5093. #define _PLANE_CTL_3_B 0x71380
  5094. #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
  5095. #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
  5096. #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
  5097. #define PLANE_CTL(pipe, plane) \
  5098. _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
  5099. #define _PLANE_STRIDE_1_B 0x71188
  5100. #define _PLANE_STRIDE_2_B 0x71288
  5101. #define _PLANE_STRIDE_3_B 0x71388
  5102. #define _PLANE_STRIDE_1(pipe) \
  5103. _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
  5104. #define _PLANE_STRIDE_2(pipe) \
  5105. _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
  5106. #define _PLANE_STRIDE_3(pipe) \
  5107. _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
  5108. #define PLANE_STRIDE(pipe, plane) \
  5109. _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
  5110. #define _PLANE_POS_1_B 0x7118c
  5111. #define _PLANE_POS_2_B 0x7128c
  5112. #define _PLANE_POS_3_B 0x7138c
  5113. #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
  5114. #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
  5115. #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
  5116. #define PLANE_POS(pipe, plane) \
  5117. _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
  5118. #define _PLANE_SIZE_1_B 0x71190
  5119. #define _PLANE_SIZE_2_B 0x71290
  5120. #define _PLANE_SIZE_3_B 0x71390
  5121. #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
  5122. #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
  5123. #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
  5124. #define PLANE_SIZE(pipe, plane) \
  5125. _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
  5126. #define _PLANE_SURF_1_B 0x7119c
  5127. #define _PLANE_SURF_2_B 0x7129c
  5128. #define _PLANE_SURF_3_B 0x7139c
  5129. #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
  5130. #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
  5131. #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
  5132. #define PLANE_SURF(pipe, plane) \
  5133. _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
  5134. #define _PLANE_OFFSET_1_B 0x711a4
  5135. #define _PLANE_OFFSET_2_B 0x712a4
  5136. #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
  5137. #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
  5138. #define PLANE_OFFSET(pipe, plane) \
  5139. _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
  5140. #define _PLANE_KEYVAL_1_B 0x71194
  5141. #define _PLANE_KEYVAL_2_B 0x71294
  5142. #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
  5143. #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
  5144. #define PLANE_KEYVAL(pipe, plane) \
  5145. _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
  5146. #define _PLANE_KEYMSK_1_B 0x71198
  5147. #define _PLANE_KEYMSK_2_B 0x71298
  5148. #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
  5149. #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
  5150. #define PLANE_KEYMSK(pipe, plane) \
  5151. _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
  5152. #define _PLANE_KEYMAX_1_B 0x711a0
  5153. #define _PLANE_KEYMAX_2_B 0x712a0
  5154. #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
  5155. #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
  5156. #define PLANE_KEYMAX(pipe, plane) \
  5157. _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
  5158. #define _PLANE_BUF_CFG_1_B 0x7127c
  5159. #define _PLANE_BUF_CFG_2_B 0x7137c
  5160. #define _PLANE_BUF_CFG_1(pipe) \
  5161. _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
  5162. #define _PLANE_BUF_CFG_2(pipe) \
  5163. _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
  5164. #define PLANE_BUF_CFG(pipe, plane) \
  5165. _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
  5166. #define _PLANE_NV12_BUF_CFG_1_B 0x71278
  5167. #define _PLANE_NV12_BUF_CFG_2_B 0x71378
  5168. #define _PLANE_NV12_BUF_CFG_1(pipe) \
  5169. _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
  5170. #define _PLANE_NV12_BUF_CFG_2(pipe) \
  5171. _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
  5172. #define PLANE_NV12_BUF_CFG(pipe, plane) \
  5173. _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
  5174. /* SKL new cursor registers */
  5175. #define _CUR_BUF_CFG_A 0x7017c
  5176. #define _CUR_BUF_CFG_B 0x7117c
  5177. #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
  5178. /* VBIOS regs */
  5179. #define VGACNTRL _MMIO(0x71400)
  5180. # define VGA_DISP_DISABLE (1 << 31)
  5181. # define VGA_2X_MODE (1 << 30)
  5182. # define VGA_PIPE_B_SELECT (1 << 29)
  5183. #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
  5184. /* Ironlake */
  5185. #define CPU_VGACNTRL _MMIO(0x41000)
  5186. #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
  5187. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  5188. #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
  5189. #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
  5190. #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
  5191. #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
  5192. #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
  5193. #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
  5194. #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
  5195. #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
  5196. #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
  5197. /* refresh rate hardware control */
  5198. #define RR_HW_CTL _MMIO(0x45300)
  5199. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  5200. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  5201. #define FDI_PLL_BIOS_0 _MMIO(0x46000)
  5202. #define FDI_PLL_FB_CLOCK_MASK 0xff
  5203. #define FDI_PLL_BIOS_1 _MMIO(0x46004)
  5204. #define FDI_PLL_BIOS_2 _MMIO(0x46008)
  5205. #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
  5206. #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
  5207. #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
  5208. #define PCH_3DCGDIS0 _MMIO(0x46020)
  5209. # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
  5210. # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
  5211. #define PCH_3DCGDIS1 _MMIO(0x46024)
  5212. # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
  5213. #define FDI_PLL_FREQ_CTL _MMIO(0x46030)
  5214. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  5215. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  5216. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  5217. #define _PIPEA_DATA_M1 0x60030
  5218. #define PIPE_DATA_M1_OFFSET 0
  5219. #define _PIPEA_DATA_N1 0x60034
  5220. #define PIPE_DATA_N1_OFFSET 0
  5221. #define _PIPEA_DATA_M2 0x60038
  5222. #define PIPE_DATA_M2_OFFSET 0
  5223. #define _PIPEA_DATA_N2 0x6003c
  5224. #define PIPE_DATA_N2_OFFSET 0
  5225. #define _PIPEA_LINK_M1 0x60040
  5226. #define PIPE_LINK_M1_OFFSET 0
  5227. #define _PIPEA_LINK_N1 0x60044
  5228. #define PIPE_LINK_N1_OFFSET 0
  5229. #define _PIPEA_LINK_M2 0x60048
  5230. #define PIPE_LINK_M2_OFFSET 0
  5231. #define _PIPEA_LINK_N2 0x6004c
  5232. #define PIPE_LINK_N2_OFFSET 0
  5233. /* PIPEB timing regs are same start from 0x61000 */
  5234. #define _PIPEB_DATA_M1 0x61030
  5235. #define _PIPEB_DATA_N1 0x61034
  5236. #define _PIPEB_DATA_M2 0x61038
  5237. #define _PIPEB_DATA_N2 0x6103c
  5238. #define _PIPEB_LINK_M1 0x61040
  5239. #define _PIPEB_LINK_N1 0x61044
  5240. #define _PIPEB_LINK_M2 0x61048
  5241. #define _PIPEB_LINK_N2 0x6104c
  5242. #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
  5243. #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
  5244. #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
  5245. #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
  5246. #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
  5247. #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
  5248. #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
  5249. #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
  5250. /* CPU panel fitter */
  5251. /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
  5252. #define _PFA_CTL_1 0x68080
  5253. #define _PFB_CTL_1 0x68880
  5254. #define PF_ENABLE (1<<31)
  5255. #define PF_PIPE_SEL_MASK_IVB (3<<29)
  5256. #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
  5257. #define PF_FILTER_MASK (3<<23)
  5258. #define PF_FILTER_PROGRAMMED (0<<23)
  5259. #define PF_FILTER_MED_3x3 (1<<23)
  5260. #define PF_FILTER_EDGE_ENHANCE (2<<23)
  5261. #define PF_FILTER_EDGE_SOFTEN (3<<23)
  5262. #define _PFA_WIN_SZ 0x68074
  5263. #define _PFB_WIN_SZ 0x68874
  5264. #define _PFA_WIN_POS 0x68070
  5265. #define _PFB_WIN_POS 0x68870
  5266. #define _PFA_VSCALE 0x68084
  5267. #define _PFB_VSCALE 0x68884
  5268. #define _PFA_HSCALE 0x68090
  5269. #define _PFB_HSCALE 0x68890
  5270. #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
  5271. #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
  5272. #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
  5273. #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
  5274. #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
  5275. #define _PSA_CTL 0x68180
  5276. #define _PSB_CTL 0x68980
  5277. #define PS_ENABLE (1<<31)
  5278. #define _PSA_WIN_SZ 0x68174
  5279. #define _PSB_WIN_SZ 0x68974
  5280. #define _PSA_WIN_POS 0x68170
  5281. #define _PSB_WIN_POS 0x68970
  5282. #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
  5283. #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
  5284. #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
  5285. /*
  5286. * Skylake scalers
  5287. */
  5288. #define _PS_1A_CTRL 0x68180
  5289. #define _PS_2A_CTRL 0x68280
  5290. #define _PS_1B_CTRL 0x68980
  5291. #define _PS_2B_CTRL 0x68A80
  5292. #define _PS_1C_CTRL 0x69180
  5293. #define PS_SCALER_EN (1 << 31)
  5294. #define PS_SCALER_MODE_MASK (3 << 28)
  5295. #define PS_SCALER_MODE_DYN (0 << 28)
  5296. #define PS_SCALER_MODE_HQ (1 << 28)
  5297. #define PS_PLANE_SEL_MASK (7 << 25)
  5298. #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
  5299. #define PS_FILTER_MASK (3 << 23)
  5300. #define PS_FILTER_MEDIUM (0 << 23)
  5301. #define PS_FILTER_EDGE_ENHANCE (2 << 23)
  5302. #define PS_FILTER_BILINEAR (3 << 23)
  5303. #define PS_VERT3TAP (1 << 21)
  5304. #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
  5305. #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
  5306. #define PS_PWRUP_PROGRESS (1 << 17)
  5307. #define PS_V_FILTER_BYPASS (1 << 8)
  5308. #define PS_VADAPT_EN (1 << 7)
  5309. #define PS_VADAPT_MODE_MASK (3 << 5)
  5310. #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
  5311. #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
  5312. #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
  5313. #define _PS_PWR_GATE_1A 0x68160
  5314. #define _PS_PWR_GATE_2A 0x68260
  5315. #define _PS_PWR_GATE_1B 0x68960
  5316. #define _PS_PWR_GATE_2B 0x68A60
  5317. #define _PS_PWR_GATE_1C 0x69160
  5318. #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
  5319. #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
  5320. #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
  5321. #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
  5322. #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
  5323. #define PS_PWR_GATE_SLPEN_8 0
  5324. #define PS_PWR_GATE_SLPEN_16 1
  5325. #define PS_PWR_GATE_SLPEN_24 2
  5326. #define PS_PWR_GATE_SLPEN_32 3
  5327. #define _PS_WIN_POS_1A 0x68170
  5328. #define _PS_WIN_POS_2A 0x68270
  5329. #define _PS_WIN_POS_1B 0x68970
  5330. #define _PS_WIN_POS_2B 0x68A70
  5331. #define _PS_WIN_POS_1C 0x69170
  5332. #define _PS_WIN_SZ_1A 0x68174
  5333. #define _PS_WIN_SZ_2A 0x68274
  5334. #define _PS_WIN_SZ_1B 0x68974
  5335. #define _PS_WIN_SZ_2B 0x68A74
  5336. #define _PS_WIN_SZ_1C 0x69174
  5337. #define _PS_VSCALE_1A 0x68184
  5338. #define _PS_VSCALE_2A 0x68284
  5339. #define _PS_VSCALE_1B 0x68984
  5340. #define _PS_VSCALE_2B 0x68A84
  5341. #define _PS_VSCALE_1C 0x69184
  5342. #define _PS_HSCALE_1A 0x68190
  5343. #define _PS_HSCALE_2A 0x68290
  5344. #define _PS_HSCALE_1B 0x68990
  5345. #define _PS_HSCALE_2B 0x68A90
  5346. #define _PS_HSCALE_1C 0x69190
  5347. #define _PS_VPHASE_1A 0x68188
  5348. #define _PS_VPHASE_2A 0x68288
  5349. #define _PS_VPHASE_1B 0x68988
  5350. #define _PS_VPHASE_2B 0x68A88
  5351. #define _PS_VPHASE_1C 0x69188
  5352. #define _PS_HPHASE_1A 0x68194
  5353. #define _PS_HPHASE_2A 0x68294
  5354. #define _PS_HPHASE_1B 0x68994
  5355. #define _PS_HPHASE_2B 0x68A94
  5356. #define _PS_HPHASE_1C 0x69194
  5357. #define _PS_ECC_STAT_1A 0x681D0
  5358. #define _PS_ECC_STAT_2A 0x682D0
  5359. #define _PS_ECC_STAT_1B 0x689D0
  5360. #define _PS_ECC_STAT_2B 0x68AD0
  5361. #define _PS_ECC_STAT_1C 0x691D0
  5362. #define _ID(id, a, b) ((a) + (id)*((b)-(a)))
  5363. #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
  5364. _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
  5365. _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
  5366. #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
  5367. _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
  5368. _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
  5369. #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
  5370. _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
  5371. _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
  5372. #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
  5373. _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
  5374. _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
  5375. #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
  5376. _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
  5377. _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
  5378. #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
  5379. _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
  5380. _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
  5381. #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
  5382. _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
  5383. _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
  5384. #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
  5385. _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
  5386. _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
  5387. #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
  5388. _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
  5389. _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
  5390. /* legacy palette */
  5391. #define _LGC_PALETTE_A 0x4a000
  5392. #define _LGC_PALETTE_B 0x4a800
  5393. #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
  5394. #define _GAMMA_MODE_A 0x4a480
  5395. #define _GAMMA_MODE_B 0x4ac80
  5396. #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
  5397. #define GAMMA_MODE_MODE_MASK (3 << 0)
  5398. #define GAMMA_MODE_MODE_8BIT (0 << 0)
  5399. #define GAMMA_MODE_MODE_10BIT (1 << 0)
  5400. #define GAMMA_MODE_MODE_12BIT (2 << 0)
  5401. #define GAMMA_MODE_MODE_SPLIT (3 << 0)
  5402. /* DMC/CSR */
  5403. #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
  5404. #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
  5405. #define CSR_HTP_ADDR_SKL 0x00500034
  5406. #define CSR_SSP_BASE _MMIO(0x8F074)
  5407. #define CSR_HTP_SKL _MMIO(0x8F004)
  5408. #define CSR_LAST_WRITE _MMIO(0x8F034)
  5409. #define CSR_LAST_WRITE_VALUE 0xc003b400
  5410. /* MMIO address range for CSR program (0x80000 - 0x82FFF) */
  5411. #define CSR_MMIO_START_RANGE 0x80000
  5412. #define CSR_MMIO_END_RANGE 0x8FFFF
  5413. #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
  5414. #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
  5415. #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
  5416. /* interrupts */
  5417. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  5418. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  5419. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  5420. #define DE_PLANEB_FLIP_DONE (1 << 27)
  5421. #define DE_PLANEA_FLIP_DONE (1 << 26)
  5422. #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
  5423. #define DE_PCU_EVENT (1 << 25)
  5424. #define DE_GTT_FAULT (1 << 24)
  5425. #define DE_POISON (1 << 23)
  5426. #define DE_PERFORM_COUNTER (1 << 22)
  5427. #define DE_PCH_EVENT (1 << 21)
  5428. #define DE_AUX_CHANNEL_A (1 << 20)
  5429. #define DE_DP_A_HOTPLUG (1 << 19)
  5430. #define DE_GSE (1 << 18)
  5431. #define DE_PIPEB_VBLANK (1 << 15)
  5432. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  5433. #define DE_PIPEB_ODD_FIELD (1 << 13)
  5434. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  5435. #define DE_PIPEB_VSYNC (1 << 11)
  5436. #define DE_PIPEB_CRC_DONE (1 << 10)
  5437. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  5438. #define DE_PIPEA_VBLANK (1 << 7)
  5439. #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
  5440. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  5441. #define DE_PIPEA_ODD_FIELD (1 << 5)
  5442. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  5443. #define DE_PIPEA_VSYNC (1 << 3)
  5444. #define DE_PIPEA_CRC_DONE (1 << 2)
  5445. #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
  5446. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  5447. #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
  5448. /* More Ivybridge lolz */
  5449. #define DE_ERR_INT_IVB (1<<30)
  5450. #define DE_GSE_IVB (1<<29)
  5451. #define DE_PCH_EVENT_IVB (1<<28)
  5452. #define DE_DP_A_HOTPLUG_IVB (1<<27)
  5453. #define DE_AUX_CHANNEL_A_IVB (1<<26)
  5454. #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
  5455. #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
  5456. #define DE_PIPEC_VBLANK_IVB (1<<10)
  5457. #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
  5458. #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
  5459. #define DE_PIPEB_VBLANK_IVB (1<<5)
  5460. #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
  5461. #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
  5462. #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
  5463. #define DE_PIPEA_VBLANK_IVB (1<<0)
  5464. #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
  5465. #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
  5466. #define MASTER_INTERRUPT_ENABLE (1<<31)
  5467. #define DEISR _MMIO(0x44000)
  5468. #define DEIMR _MMIO(0x44004)
  5469. #define DEIIR _MMIO(0x44008)
  5470. #define DEIER _MMIO(0x4400c)
  5471. #define GTISR _MMIO(0x44010)
  5472. #define GTIMR _MMIO(0x44014)
  5473. #define GTIIR _MMIO(0x44018)
  5474. #define GTIER _MMIO(0x4401c)
  5475. #define GEN8_MASTER_IRQ _MMIO(0x44200)
  5476. #define GEN8_MASTER_IRQ_CONTROL (1<<31)
  5477. #define GEN8_PCU_IRQ (1<<30)
  5478. #define GEN8_DE_PCH_IRQ (1<<23)
  5479. #define GEN8_DE_MISC_IRQ (1<<22)
  5480. #define GEN8_DE_PORT_IRQ (1<<20)
  5481. #define GEN8_DE_PIPE_C_IRQ (1<<18)
  5482. #define GEN8_DE_PIPE_B_IRQ (1<<17)
  5483. #define GEN8_DE_PIPE_A_IRQ (1<<16)
  5484. #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
  5485. #define GEN8_GT_VECS_IRQ (1<<6)
  5486. #define GEN8_GT_PM_IRQ (1<<4)
  5487. #define GEN8_GT_VCS2_IRQ (1<<3)
  5488. #define GEN8_GT_VCS1_IRQ (1<<2)
  5489. #define GEN8_GT_BCS_IRQ (1<<1)
  5490. #define GEN8_GT_RCS_IRQ (1<<0)
  5491. #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
  5492. #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
  5493. #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
  5494. #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
  5495. #define GEN8_RCS_IRQ_SHIFT 0
  5496. #define GEN8_BCS_IRQ_SHIFT 16
  5497. #define GEN8_VCS1_IRQ_SHIFT 0
  5498. #define GEN8_VCS2_IRQ_SHIFT 16
  5499. #define GEN8_VECS_IRQ_SHIFT 0
  5500. #define GEN8_WD_IRQ_SHIFT 16
  5501. #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
  5502. #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
  5503. #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
  5504. #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
  5505. #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
  5506. #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
  5507. #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
  5508. #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
  5509. #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
  5510. #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
  5511. #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
  5512. #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
  5513. #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
  5514. #define GEN8_PIPE_VSYNC (1 << 1)
  5515. #define GEN8_PIPE_VBLANK (1 << 0)
  5516. #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
  5517. #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
  5518. #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
  5519. #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
  5520. #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
  5521. #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
  5522. #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
  5523. #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
  5524. #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
  5525. #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
  5526. #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
  5527. (GEN8_PIPE_CURSOR_FAULT | \
  5528. GEN8_PIPE_SPRITE_FAULT | \
  5529. GEN8_PIPE_PRIMARY_FAULT)
  5530. #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
  5531. (GEN9_PIPE_CURSOR_FAULT | \
  5532. GEN9_PIPE_PLANE4_FAULT | \
  5533. GEN9_PIPE_PLANE3_FAULT | \
  5534. GEN9_PIPE_PLANE2_FAULT | \
  5535. GEN9_PIPE_PLANE1_FAULT)
  5536. #define GEN8_DE_PORT_ISR _MMIO(0x44440)
  5537. #define GEN8_DE_PORT_IMR _MMIO(0x44444)
  5538. #define GEN8_DE_PORT_IIR _MMIO(0x44448)
  5539. #define GEN8_DE_PORT_IER _MMIO(0x4444c)
  5540. #define GEN9_AUX_CHANNEL_D (1 << 27)
  5541. #define GEN9_AUX_CHANNEL_C (1 << 26)
  5542. #define GEN9_AUX_CHANNEL_B (1 << 25)
  5543. #define BXT_DE_PORT_HP_DDIC (1 << 5)
  5544. #define BXT_DE_PORT_HP_DDIB (1 << 4)
  5545. #define BXT_DE_PORT_HP_DDIA (1 << 3)
  5546. #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
  5547. BXT_DE_PORT_HP_DDIB | \
  5548. BXT_DE_PORT_HP_DDIC)
  5549. #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
  5550. #define BXT_DE_PORT_GMBUS (1 << 1)
  5551. #define GEN8_AUX_CHANNEL_A (1 << 0)
  5552. #define GEN8_DE_MISC_ISR _MMIO(0x44460)
  5553. #define GEN8_DE_MISC_IMR _MMIO(0x44464)
  5554. #define GEN8_DE_MISC_IIR _MMIO(0x44468)
  5555. #define GEN8_DE_MISC_IER _MMIO(0x4446c)
  5556. #define GEN8_DE_MISC_GSE (1 << 27)
  5557. #define GEN8_PCU_ISR _MMIO(0x444e0)
  5558. #define GEN8_PCU_IMR _MMIO(0x444e4)
  5559. #define GEN8_PCU_IIR _MMIO(0x444e8)
  5560. #define GEN8_PCU_IER _MMIO(0x444ec)
  5561. #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
  5562. /* Required on all Ironlake and Sandybridge according to the B-Spec. */
  5563. #define ILK_ELPIN_409_SELECT (1 << 25)
  5564. #define ILK_DPARB_GATE (1<<22)
  5565. #define ILK_VSDPFD_FULL (1<<21)
  5566. #define FUSE_STRAP _MMIO(0x42014)
  5567. #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
  5568. #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
  5569. #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
  5570. #define IVB_PIPE_C_DISABLE (1 << 28)
  5571. #define ILK_HDCP_DISABLE (1 << 25)
  5572. #define ILK_eDP_A_DISABLE (1 << 24)
  5573. #define HSW_CDCLK_LIMIT (1 << 24)
  5574. #define ILK_DESKTOP (1 << 23)
  5575. #define ILK_DSPCLK_GATE_D _MMIO(0x42020)
  5576. #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
  5577. #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  5578. #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
  5579. #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
  5580. #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
  5581. #define IVB_CHICKEN3 _MMIO(0x4200c)
  5582. # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
  5583. # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
  5584. #define CHICKEN_PAR1_1 _MMIO(0x42080)
  5585. #define DPA_MASK_VBLANK_SRD (1 << 15)
  5586. #define FORCE_ARB_IDLE_PLANES (1 << 14)
  5587. #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
  5588. #define CHICKEN_PAR2_1 _MMIO(0x42090)
  5589. #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
  5590. #define _CHICKEN_PIPESL_1_A 0x420b0
  5591. #define _CHICKEN_PIPESL_1_B 0x420b4
  5592. #define HSW_FBCQ_DIS (1 << 22)
  5593. #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
  5594. #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
  5595. #define DISP_ARB_CTL _MMIO(0x45000)
  5596. #define DISP_FBC_MEMORY_WAKE (1<<31)
  5597. #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
  5598. #define DISP_FBC_WM_DIS (1<<15)
  5599. #define DISP_ARB_CTL2 _MMIO(0x45004)
  5600. #define DISP_DATA_PARTITION_5_6 (1<<6)
  5601. #define DBUF_CTL _MMIO(0x45008)
  5602. #define DBUF_POWER_REQUEST (1<<31)
  5603. #define DBUF_POWER_STATE (1<<30)
  5604. #define GEN7_MSG_CTL _MMIO(0x45010)
  5605. #define WAIT_FOR_PCH_RESET_ACK (1<<1)
  5606. #define WAIT_FOR_PCH_FLR_ACK (1<<0)
  5607. #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
  5608. #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
  5609. #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
  5610. #define MASK_WAKEMEM (1<<13)
  5611. #define SKL_DFSM _MMIO(0x51000)
  5612. #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
  5613. #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
  5614. #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
  5615. #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
  5616. #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
  5617. #define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
  5618. #define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
  5619. #define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
  5620. #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
  5621. #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
  5622. #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
  5623. #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
  5624. #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
  5625. #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
  5626. #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
  5627. #define GEN8_CS_CHICKEN1 _MMIO(0x2580)
  5628. /* GEN7 chicken */
  5629. #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
  5630. # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
  5631. # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
  5632. #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
  5633. # define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
  5634. # define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
  5635. # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
  5636. #define HIZ_CHICKEN _MMIO(0x7018)
  5637. # define CHV_HZ_8X8_MODE_IN_1X (1<<15)
  5638. # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
  5639. #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
  5640. #define DISABLE_PIXEL_MASK_CAMMING (1<<14)
  5641. #define GEN7_L3SQCREG1 _MMIO(0xB010)
  5642. #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
  5643. #define GEN8_L3SQCREG1 _MMIO(0xB100)
  5644. /*
  5645. * Note that on CHV the following has an off-by-one error wrt. to BSpec.
  5646. * Using the formula in BSpec leads to a hang, while the formula here works
  5647. * fine and matches the formulas for all other platforms. A BSpec change
  5648. * request has been filed to clarify this.
  5649. */
  5650. #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
  5651. #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
  5652. #define GEN7_L3CNTLREG1 _MMIO(0xB01C)
  5653. #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
  5654. #define GEN7_L3AGDIS (1<<19)
  5655. #define GEN7_L3CNTLREG2 _MMIO(0xB020)
  5656. #define GEN7_L3CNTLREG3 _MMIO(0xB024)
  5657. #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
  5658. #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
  5659. #define GEN7_L3SQCREG4 _MMIO(0xb034)
  5660. #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
  5661. #define GEN8_L3SQCREG4 _MMIO(0xb118)
  5662. #define GEN8_LQSC_RO_PERF_DIS (1<<27)
  5663. #define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
  5664. /* GEN8 chicken */
  5665. #define HDC_CHICKEN0 _MMIO(0x7300)
  5666. #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
  5667. #define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
  5668. #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
  5669. #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
  5670. #define HDC_FORCE_NON_COHERENT (1<<4)
  5671. #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
  5672. #define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
  5673. /* GEN9 chicken */
  5674. #define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
  5675. #define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
  5676. /* WaCatErrorRejectionIssue */
  5677. #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
  5678. #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
  5679. #define HSW_SCRATCH1 _MMIO(0xb038)
  5680. #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
  5681. #define BDW_SCRATCH1 _MMIO(0xb11c)
  5682. #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
  5683. /* PCH */
  5684. /* south display engine interrupt: IBX */
  5685. #define SDE_AUDIO_POWER_D (1 << 27)
  5686. #define SDE_AUDIO_POWER_C (1 << 26)
  5687. #define SDE_AUDIO_POWER_B (1 << 25)
  5688. #define SDE_AUDIO_POWER_SHIFT (25)
  5689. #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
  5690. #define SDE_GMBUS (1 << 24)
  5691. #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
  5692. #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
  5693. #define SDE_AUDIO_HDCP_MASK (3 << 22)
  5694. #define SDE_AUDIO_TRANSB (1 << 21)
  5695. #define SDE_AUDIO_TRANSA (1 << 20)
  5696. #define SDE_AUDIO_TRANS_MASK (3 << 20)
  5697. #define SDE_POISON (1 << 19)
  5698. /* 18 reserved */
  5699. #define SDE_FDI_RXB (1 << 17)
  5700. #define SDE_FDI_RXA (1 << 16)
  5701. #define SDE_FDI_MASK (3 << 16)
  5702. #define SDE_AUXD (1 << 15)
  5703. #define SDE_AUXC (1 << 14)
  5704. #define SDE_AUXB (1 << 13)
  5705. #define SDE_AUX_MASK (7 << 13)
  5706. /* 12 reserved */
  5707. #define SDE_CRT_HOTPLUG (1 << 11)
  5708. #define SDE_PORTD_HOTPLUG (1 << 10)
  5709. #define SDE_PORTC_HOTPLUG (1 << 9)
  5710. #define SDE_PORTB_HOTPLUG (1 << 8)
  5711. #define SDE_SDVOB_HOTPLUG (1 << 6)
  5712. #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
  5713. SDE_SDVOB_HOTPLUG | \
  5714. SDE_PORTB_HOTPLUG | \
  5715. SDE_PORTC_HOTPLUG | \
  5716. SDE_PORTD_HOTPLUG)
  5717. #define SDE_TRANSB_CRC_DONE (1 << 5)
  5718. #define SDE_TRANSB_CRC_ERR (1 << 4)
  5719. #define SDE_TRANSB_FIFO_UNDER (1 << 3)
  5720. #define SDE_TRANSA_CRC_DONE (1 << 2)
  5721. #define SDE_TRANSA_CRC_ERR (1 << 1)
  5722. #define SDE_TRANSA_FIFO_UNDER (1 << 0)
  5723. #define SDE_TRANS_MASK (0x3f)
  5724. /* south display engine interrupt: CPT/PPT */
  5725. #define SDE_AUDIO_POWER_D_CPT (1 << 31)
  5726. #define SDE_AUDIO_POWER_C_CPT (1 << 30)
  5727. #define SDE_AUDIO_POWER_B_CPT (1 << 29)
  5728. #define SDE_AUDIO_POWER_SHIFT_CPT 29
  5729. #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
  5730. #define SDE_AUXD_CPT (1 << 27)
  5731. #define SDE_AUXC_CPT (1 << 26)
  5732. #define SDE_AUXB_CPT (1 << 25)
  5733. #define SDE_AUX_MASK_CPT (7 << 25)
  5734. #define SDE_PORTE_HOTPLUG_SPT (1 << 25)
  5735. #define SDE_PORTA_HOTPLUG_SPT (1 << 24)
  5736. #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
  5737. #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
  5738. #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
  5739. #define SDE_CRT_HOTPLUG_CPT (1 << 19)
  5740. #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
  5741. #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
  5742. SDE_SDVOB_HOTPLUG_CPT | \
  5743. SDE_PORTD_HOTPLUG_CPT | \
  5744. SDE_PORTC_HOTPLUG_CPT | \
  5745. SDE_PORTB_HOTPLUG_CPT)
  5746. #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
  5747. SDE_PORTD_HOTPLUG_CPT | \
  5748. SDE_PORTC_HOTPLUG_CPT | \
  5749. SDE_PORTB_HOTPLUG_CPT | \
  5750. SDE_PORTA_HOTPLUG_SPT)
  5751. #define SDE_GMBUS_CPT (1 << 17)
  5752. #define SDE_ERROR_CPT (1 << 16)
  5753. #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
  5754. #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
  5755. #define SDE_FDI_RXC_CPT (1 << 8)
  5756. #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
  5757. #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
  5758. #define SDE_FDI_RXB_CPT (1 << 4)
  5759. #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
  5760. #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
  5761. #define SDE_FDI_RXA_CPT (1 << 0)
  5762. #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
  5763. SDE_AUDIO_CP_REQ_B_CPT | \
  5764. SDE_AUDIO_CP_REQ_A_CPT)
  5765. #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
  5766. SDE_AUDIO_CP_CHG_B_CPT | \
  5767. SDE_AUDIO_CP_CHG_A_CPT)
  5768. #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
  5769. SDE_FDI_RXB_CPT | \
  5770. SDE_FDI_RXA_CPT)
  5771. #define SDEISR _MMIO(0xc4000)
  5772. #define SDEIMR _MMIO(0xc4004)
  5773. #define SDEIIR _MMIO(0xc4008)
  5774. #define SDEIER _MMIO(0xc400c)
  5775. #define SERR_INT _MMIO(0xc4040)
  5776. #define SERR_INT_POISON (1<<31)
  5777. #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
  5778. #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
  5779. #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
  5780. #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
  5781. /* digital port hotplug */
  5782. #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
  5783. #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
  5784. #define BXT_DDIA_HPD_INVERT (1 << 27)
  5785. #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
  5786. #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
  5787. #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
  5788. #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
  5789. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  5790. #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
  5791. #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
  5792. #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
  5793. #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
  5794. #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
  5795. #define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
  5796. #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
  5797. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  5798. #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
  5799. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  5800. #define BXT_DDIC_HPD_INVERT (1 << 11)
  5801. #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
  5802. #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
  5803. #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
  5804. #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
  5805. #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
  5806. #define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
  5807. #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
  5808. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  5809. #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
  5810. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  5811. #define BXT_DDIB_HPD_INVERT (1 << 3)
  5812. #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
  5813. #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
  5814. #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
  5815. #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
  5816. #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
  5817. #define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
  5818. #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
  5819. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  5820. #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
  5821. #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
  5822. BXT_DDIB_HPD_INVERT | \
  5823. BXT_DDIC_HPD_INVERT)
  5824. #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
  5825. #define PORTE_HOTPLUG_ENABLE (1 << 4)
  5826. #define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
  5827. #define PORTE_HOTPLUG_NO_DETECT (0 << 0)
  5828. #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
  5829. #define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
  5830. #define PCH_GPIOA _MMIO(0xc5010)
  5831. #define PCH_GPIOB _MMIO(0xc5014)
  5832. #define PCH_GPIOC _MMIO(0xc5018)
  5833. #define PCH_GPIOD _MMIO(0xc501c)
  5834. #define PCH_GPIOE _MMIO(0xc5020)
  5835. #define PCH_GPIOF _MMIO(0xc5024)
  5836. #define PCH_GMBUS0 _MMIO(0xc5100)
  5837. #define PCH_GMBUS1 _MMIO(0xc5104)
  5838. #define PCH_GMBUS2 _MMIO(0xc5108)
  5839. #define PCH_GMBUS3 _MMIO(0xc510c)
  5840. #define PCH_GMBUS4 _MMIO(0xc5110)
  5841. #define PCH_GMBUS5 _MMIO(0xc5120)
  5842. #define _PCH_DPLL_A 0xc6014
  5843. #define _PCH_DPLL_B 0xc6018
  5844. #define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
  5845. #define _PCH_FPA0 0xc6040
  5846. #define FP_CB_TUNE (0x3<<22)
  5847. #define _PCH_FPA1 0xc6044
  5848. #define _PCH_FPB0 0xc6048
  5849. #define _PCH_FPB1 0xc604c
  5850. #define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
  5851. #define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
  5852. #define PCH_DPLL_TEST _MMIO(0xc606c)
  5853. #define PCH_DREF_CONTROL _MMIO(0xC6200)
  5854. #define DREF_CONTROL_MASK 0x7fc3
  5855. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  5856. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  5857. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  5858. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  5859. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  5860. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  5861. #define DREF_SSC_SOURCE_MASK (3<<11)
  5862. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  5863. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  5864. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  5865. #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
  5866. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  5867. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  5868. #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
  5869. #define DREF_SSC4_DOWNSPREAD (0<<6)
  5870. #define DREF_SSC4_CENTERSPREAD (1<<6)
  5871. #define DREF_SSC1_DISABLE (0<<1)
  5872. #define DREF_SSC1_ENABLE (1<<1)
  5873. #define DREF_SSC4_DISABLE (0)
  5874. #define DREF_SSC4_ENABLE (1)
  5875. #define PCH_RAWCLK_FREQ _MMIO(0xc6204)
  5876. #define FDL_TP1_TIMER_SHIFT 12
  5877. #define FDL_TP1_TIMER_MASK (3<<12)
  5878. #define FDL_TP2_TIMER_SHIFT 10
  5879. #define FDL_TP2_TIMER_MASK (3<<10)
  5880. #define RAWCLK_FREQ_MASK 0x3ff
  5881. #define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
  5882. #define PCH_SSC4_PARMS _MMIO(0xc6210)
  5883. #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
  5884. #define PCH_DPLL_SEL _MMIO(0xc7000)
  5885. #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
  5886. #define TRANS_DPLLA_SEL(pipe) 0
  5887. #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
  5888. /* transcoder */
  5889. #define _PCH_TRANS_HTOTAL_A 0xe0000
  5890. #define TRANS_HTOTAL_SHIFT 16
  5891. #define TRANS_HACTIVE_SHIFT 0
  5892. #define _PCH_TRANS_HBLANK_A 0xe0004
  5893. #define TRANS_HBLANK_END_SHIFT 16
  5894. #define TRANS_HBLANK_START_SHIFT 0
  5895. #define _PCH_TRANS_HSYNC_A 0xe0008
  5896. #define TRANS_HSYNC_END_SHIFT 16
  5897. #define TRANS_HSYNC_START_SHIFT 0
  5898. #define _PCH_TRANS_VTOTAL_A 0xe000c
  5899. #define TRANS_VTOTAL_SHIFT 16
  5900. #define TRANS_VACTIVE_SHIFT 0
  5901. #define _PCH_TRANS_VBLANK_A 0xe0010
  5902. #define TRANS_VBLANK_END_SHIFT 16
  5903. #define TRANS_VBLANK_START_SHIFT 0
  5904. #define _PCH_TRANS_VSYNC_A 0xe0014
  5905. #define TRANS_VSYNC_END_SHIFT 16
  5906. #define TRANS_VSYNC_START_SHIFT 0
  5907. #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
  5908. #define _PCH_TRANSA_DATA_M1 0xe0030
  5909. #define _PCH_TRANSA_DATA_N1 0xe0034
  5910. #define _PCH_TRANSA_DATA_M2 0xe0038
  5911. #define _PCH_TRANSA_DATA_N2 0xe003c
  5912. #define _PCH_TRANSA_LINK_M1 0xe0040
  5913. #define _PCH_TRANSA_LINK_N1 0xe0044
  5914. #define _PCH_TRANSA_LINK_M2 0xe0048
  5915. #define _PCH_TRANSA_LINK_N2 0xe004c
  5916. /* Per-transcoder DIP controls (PCH) */
  5917. #define _VIDEO_DIP_CTL_A 0xe0200
  5918. #define _VIDEO_DIP_DATA_A 0xe0208
  5919. #define _VIDEO_DIP_GCP_A 0xe0210
  5920. #define GCP_COLOR_INDICATION (1 << 2)
  5921. #define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
  5922. #define GCP_AV_MUTE (1 << 0)
  5923. #define _VIDEO_DIP_CTL_B 0xe1200
  5924. #define _VIDEO_DIP_DATA_B 0xe1208
  5925. #define _VIDEO_DIP_GCP_B 0xe1210
  5926. #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
  5927. #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
  5928. #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
  5929. /* Per-transcoder DIP controls (VLV) */
  5930. #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
  5931. #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
  5932. #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
  5933. #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
  5934. #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
  5935. #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
  5936. #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
  5937. #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
  5938. #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
  5939. #define VLV_TVIDEO_DIP_CTL(pipe) \
  5940. _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
  5941. _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
  5942. #define VLV_TVIDEO_DIP_DATA(pipe) \
  5943. _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
  5944. _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
  5945. #define VLV_TVIDEO_DIP_GCP(pipe) \
  5946. _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
  5947. _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
  5948. /* Haswell DIP controls */
  5949. #define _HSW_VIDEO_DIP_CTL_A 0x60200
  5950. #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
  5951. #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
  5952. #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
  5953. #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
  5954. #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
  5955. #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
  5956. #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
  5957. #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
  5958. #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
  5959. #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
  5960. #define _HSW_VIDEO_DIP_GCP_A 0x60210
  5961. #define _HSW_VIDEO_DIP_CTL_B 0x61200
  5962. #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
  5963. #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
  5964. #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
  5965. #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
  5966. #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
  5967. #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
  5968. #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
  5969. #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
  5970. #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
  5971. #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
  5972. #define _HSW_VIDEO_DIP_GCP_B 0x61210
  5973. #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
  5974. #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
  5975. #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
  5976. #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
  5977. #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
  5978. #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
  5979. #define _HSW_STEREO_3D_CTL_A 0x70020
  5980. #define S3D_ENABLE (1<<31)
  5981. #define _HSW_STEREO_3D_CTL_B 0x71020
  5982. #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
  5983. #define _PCH_TRANS_HTOTAL_B 0xe1000
  5984. #define _PCH_TRANS_HBLANK_B 0xe1004
  5985. #define _PCH_TRANS_HSYNC_B 0xe1008
  5986. #define _PCH_TRANS_VTOTAL_B 0xe100c
  5987. #define _PCH_TRANS_VBLANK_B 0xe1010
  5988. #define _PCH_TRANS_VSYNC_B 0xe1014
  5989. #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
  5990. #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
  5991. #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
  5992. #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
  5993. #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
  5994. #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
  5995. #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
  5996. #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
  5997. #define _PCH_TRANSB_DATA_M1 0xe1030
  5998. #define _PCH_TRANSB_DATA_N1 0xe1034
  5999. #define _PCH_TRANSB_DATA_M2 0xe1038
  6000. #define _PCH_TRANSB_DATA_N2 0xe103c
  6001. #define _PCH_TRANSB_LINK_M1 0xe1040
  6002. #define _PCH_TRANSB_LINK_N1 0xe1044
  6003. #define _PCH_TRANSB_LINK_M2 0xe1048
  6004. #define _PCH_TRANSB_LINK_N2 0xe104c
  6005. #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
  6006. #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
  6007. #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
  6008. #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
  6009. #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
  6010. #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
  6011. #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
  6012. #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
  6013. #define _PCH_TRANSACONF 0xf0008
  6014. #define _PCH_TRANSBCONF 0xf1008
  6015. #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
  6016. #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
  6017. #define TRANS_DISABLE (0<<31)
  6018. #define TRANS_ENABLE (1<<31)
  6019. #define TRANS_STATE_MASK (1<<30)
  6020. #define TRANS_STATE_DISABLE (0<<30)
  6021. #define TRANS_STATE_ENABLE (1<<30)
  6022. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  6023. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  6024. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  6025. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  6026. #define TRANS_INTERLACE_MASK (7<<21)
  6027. #define TRANS_PROGRESSIVE (0<<21)
  6028. #define TRANS_INTERLACED (3<<21)
  6029. #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
  6030. #define TRANS_8BPC (0<<5)
  6031. #define TRANS_10BPC (1<<5)
  6032. #define TRANS_6BPC (2<<5)
  6033. #define TRANS_12BPC (3<<5)
  6034. #define _TRANSA_CHICKEN1 0xf0060
  6035. #define _TRANSB_CHICKEN1 0xf1060
  6036. #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
  6037. #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
  6038. #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
  6039. #define _TRANSA_CHICKEN2 0xf0064
  6040. #define _TRANSB_CHICKEN2 0xf1064
  6041. #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
  6042. #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
  6043. #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
  6044. #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
  6045. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
  6046. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
  6047. #define SOUTH_CHICKEN1 _MMIO(0xc2000)
  6048. #define FDIA_PHASE_SYNC_SHIFT_OVR 19
  6049. #define FDIA_PHASE_SYNC_SHIFT_EN 18
  6050. #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
  6051. #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
  6052. #define FDI_BC_BIFURCATION_SELECT (1 << 12)
  6053. #define SPT_PWM_GRANULARITY (1<<0)
  6054. #define SOUTH_CHICKEN2 _MMIO(0xc2004)
  6055. #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
  6056. #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
  6057. #define LPT_PWM_GRANULARITY (1<<5)
  6058. #define DPLS_EDP_PPS_FIX_DIS (1<<0)
  6059. #define _FDI_RXA_CHICKEN 0xc200c
  6060. #define _FDI_RXB_CHICKEN 0xc2010
  6061. #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
  6062. #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
  6063. #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
  6064. #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
  6065. #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
  6066. #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
  6067. #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
  6068. #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
  6069. /* CPU: FDI_TX */
  6070. #define _FDI_TXA_CTL 0x60100
  6071. #define _FDI_TXB_CTL 0x61100
  6072. #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
  6073. #define FDI_TX_DISABLE (0<<31)
  6074. #define FDI_TX_ENABLE (1<<31)
  6075. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  6076. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  6077. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  6078. #define FDI_LINK_TRAIN_NONE (3<<28)
  6079. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  6080. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  6081. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  6082. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  6083. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  6084. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  6085. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  6086. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  6087. /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
  6088. SNB has different settings. */
  6089. /* SNB A-stepping */
  6090. #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  6091. #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  6092. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  6093. #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  6094. /* SNB B-stepping */
  6095. #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
  6096. #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
  6097. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
  6098. #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
  6099. #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
  6100. #define FDI_DP_PORT_WIDTH_SHIFT 19
  6101. #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
  6102. #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
  6103. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  6104. /* Ironlake: hardwired to 1 */
  6105. #define FDI_TX_PLL_ENABLE (1<<14)
  6106. /* Ivybridge has different bits for lolz */
  6107. #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
  6108. #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
  6109. #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
  6110. #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
  6111. /* both Tx and Rx */
  6112. #define FDI_COMPOSITE_SYNC (1<<11)
  6113. #define FDI_LINK_TRAIN_AUTO (1<<10)
  6114. #define FDI_SCRAMBLING_ENABLE (0<<7)
  6115. #define FDI_SCRAMBLING_DISABLE (1<<7)
  6116. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  6117. #define _FDI_RXA_CTL 0xf000c
  6118. #define _FDI_RXB_CTL 0xf100c
  6119. #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
  6120. #define FDI_RX_ENABLE (1<<31)
  6121. /* train, dp width same as FDI_TX */
  6122. #define FDI_FS_ERRC_ENABLE (1<<27)
  6123. #define FDI_FE_ERRC_ENABLE (1<<26)
  6124. #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
  6125. #define FDI_8BPC (0<<16)
  6126. #define FDI_10BPC (1<<16)
  6127. #define FDI_6BPC (2<<16)
  6128. #define FDI_12BPC (3<<16)
  6129. #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
  6130. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  6131. #define FDI_RX_PLL_ENABLE (1<<13)
  6132. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  6133. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  6134. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  6135. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  6136. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  6137. #define FDI_PCDCLK (1<<4)
  6138. /* CPT */
  6139. #define FDI_AUTO_TRAINING (1<<10)
  6140. #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
  6141. #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
  6142. #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
  6143. #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
  6144. #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
  6145. #define _FDI_RXA_MISC 0xf0010
  6146. #define _FDI_RXB_MISC 0xf1010
  6147. #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
  6148. #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
  6149. #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
  6150. #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
  6151. #define FDI_RX_TP1_TO_TP2_48 (2<<20)
  6152. #define FDI_RX_TP1_TO_TP2_64 (3<<20)
  6153. #define FDI_RX_FDI_DELAY_90 (0x90<<0)
  6154. #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
  6155. #define _FDI_RXA_TUSIZE1 0xf0030
  6156. #define _FDI_RXA_TUSIZE2 0xf0038
  6157. #define _FDI_RXB_TUSIZE1 0xf1030
  6158. #define _FDI_RXB_TUSIZE2 0xf1038
  6159. #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
  6160. #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
  6161. /* FDI_RX interrupt register format */
  6162. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  6163. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  6164. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  6165. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  6166. #define FDI_RX_FS_CODE_ERR (1<<6)
  6167. #define FDI_RX_FE_CODE_ERR (1<<5)
  6168. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  6169. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  6170. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  6171. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  6172. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  6173. #define _FDI_RXA_IIR 0xf0014
  6174. #define _FDI_RXA_IMR 0xf0018
  6175. #define _FDI_RXB_IIR 0xf1014
  6176. #define _FDI_RXB_IMR 0xf1018
  6177. #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
  6178. #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
  6179. #define FDI_PLL_CTL_1 _MMIO(0xfe000)
  6180. #define FDI_PLL_CTL_2 _MMIO(0xfe004)
  6181. #define PCH_LVDS _MMIO(0xe1180)
  6182. #define LVDS_DETECTED (1 << 1)
  6183. #define _PCH_DP_B 0xe4100
  6184. #define PCH_DP_B _MMIO(_PCH_DP_B)
  6185. #define _PCH_DPB_AUX_CH_CTL 0xe4110
  6186. #define _PCH_DPB_AUX_CH_DATA1 0xe4114
  6187. #define _PCH_DPB_AUX_CH_DATA2 0xe4118
  6188. #define _PCH_DPB_AUX_CH_DATA3 0xe411c
  6189. #define _PCH_DPB_AUX_CH_DATA4 0xe4120
  6190. #define _PCH_DPB_AUX_CH_DATA5 0xe4124
  6191. #define _PCH_DP_C 0xe4200
  6192. #define PCH_DP_C _MMIO(_PCH_DP_C)
  6193. #define _PCH_DPC_AUX_CH_CTL 0xe4210
  6194. #define _PCH_DPC_AUX_CH_DATA1 0xe4214
  6195. #define _PCH_DPC_AUX_CH_DATA2 0xe4218
  6196. #define _PCH_DPC_AUX_CH_DATA3 0xe421c
  6197. #define _PCH_DPC_AUX_CH_DATA4 0xe4220
  6198. #define _PCH_DPC_AUX_CH_DATA5 0xe4224
  6199. #define _PCH_DP_D 0xe4300
  6200. #define PCH_DP_D _MMIO(_PCH_DP_D)
  6201. #define _PCH_DPD_AUX_CH_CTL 0xe4310
  6202. #define _PCH_DPD_AUX_CH_DATA1 0xe4314
  6203. #define _PCH_DPD_AUX_CH_DATA2 0xe4318
  6204. #define _PCH_DPD_AUX_CH_DATA3 0xe431c
  6205. #define _PCH_DPD_AUX_CH_DATA4 0xe4320
  6206. #define _PCH_DPD_AUX_CH_DATA5 0xe4324
  6207. #define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
  6208. #define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
  6209. /* CPT */
  6210. #define PORT_TRANS_A_SEL_CPT 0
  6211. #define PORT_TRANS_B_SEL_CPT (1<<29)
  6212. #define PORT_TRANS_C_SEL_CPT (2<<29)
  6213. #define PORT_TRANS_SEL_MASK (3<<29)
  6214. #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
  6215. #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
  6216. #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
  6217. #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
  6218. #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
  6219. #define _TRANS_DP_CTL_A 0xe0300
  6220. #define _TRANS_DP_CTL_B 0xe1300
  6221. #define _TRANS_DP_CTL_C 0xe2300
  6222. #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
  6223. #define TRANS_DP_OUTPUT_ENABLE (1<<31)
  6224. #define TRANS_DP_PORT_SEL_B (0<<29)
  6225. #define TRANS_DP_PORT_SEL_C (1<<29)
  6226. #define TRANS_DP_PORT_SEL_D (2<<29)
  6227. #define TRANS_DP_PORT_SEL_NONE (3<<29)
  6228. #define TRANS_DP_PORT_SEL_MASK (3<<29)
  6229. #define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
  6230. #define TRANS_DP_AUDIO_ONLY (1<<26)
  6231. #define TRANS_DP_ENH_FRAMING (1<<18)
  6232. #define TRANS_DP_8BPC (0<<9)
  6233. #define TRANS_DP_10BPC (1<<9)
  6234. #define TRANS_DP_6BPC (2<<9)
  6235. #define TRANS_DP_12BPC (3<<9)
  6236. #define TRANS_DP_BPC_MASK (3<<9)
  6237. #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
  6238. #define TRANS_DP_VSYNC_ACTIVE_LOW 0
  6239. #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
  6240. #define TRANS_DP_HSYNC_ACTIVE_LOW 0
  6241. #define TRANS_DP_SYNC_MASK (3<<3)
  6242. /* SNB eDP training params */
  6243. /* SNB A-stepping */
  6244. #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  6245. #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  6246. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  6247. #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  6248. /* SNB B-stepping */
  6249. #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
  6250. #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
  6251. #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
  6252. #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
  6253. #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
  6254. #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
  6255. /* IVB */
  6256. #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
  6257. #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
  6258. #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
  6259. #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
  6260. #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
  6261. #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
  6262. #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
  6263. /* legacy values */
  6264. #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
  6265. #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
  6266. #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
  6267. #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
  6268. #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
  6269. #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
  6270. #define VLV_PMWGICZ _MMIO(0x1300a4)
  6271. #define RC6_LOCATION _MMIO(0xD40)
  6272. #define RC6_CTX_IN_DRAM (1 << 0)
  6273. #define RC6_CTX_BASE _MMIO(0xD48)
  6274. #define RC6_CTX_BASE_MASK 0xFFFFFFF0
  6275. #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
  6276. #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
  6277. #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
  6278. #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
  6279. #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
  6280. #define IDLE_TIME_MASK 0xFFFFF
  6281. #define FORCEWAKE _MMIO(0xA18C)
  6282. #define FORCEWAKE_VLV _MMIO(0x1300b0)
  6283. #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
  6284. #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
  6285. #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
  6286. #define FORCEWAKE_ACK_HSW _MMIO(0x130044)
  6287. #define FORCEWAKE_ACK _MMIO(0x130090)
  6288. #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
  6289. #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
  6290. #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
  6291. #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
  6292. #define VLV_GTLC_PW_STATUS _MMIO(0x130094)
  6293. #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
  6294. #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
  6295. #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
  6296. #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
  6297. #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
  6298. #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
  6299. #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
  6300. #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
  6301. #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
  6302. #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
  6303. #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
  6304. #define FORCEWAKE_KERNEL 0x1
  6305. #define FORCEWAKE_USER 0x2
  6306. #define FORCEWAKE_MT_ACK _MMIO(0x130040)
  6307. #define ECOBUS _MMIO(0xa180)
  6308. #define FORCEWAKE_MT_ENABLE (1<<5)
  6309. #define VLV_SPAREG2H _MMIO(0xA194)
  6310. #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
  6311. #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
  6312. #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
  6313. #define GTFIFODBG _MMIO(0x120000)
  6314. #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
  6315. #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
  6316. #define GT_FIFO_SBDROPERR (1<<6)
  6317. #define GT_FIFO_BLOBDROPERR (1<<5)
  6318. #define GT_FIFO_SB_READ_ABORTERR (1<<4)
  6319. #define GT_FIFO_DROPERR (1<<3)
  6320. #define GT_FIFO_OVFERR (1<<2)
  6321. #define GT_FIFO_IAWRERR (1<<1)
  6322. #define GT_FIFO_IARDERR (1<<0)
  6323. #define GTFIFOCTL _MMIO(0x120008)
  6324. #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
  6325. #define GT_FIFO_NUM_RESERVED_ENTRIES 20
  6326. #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
  6327. #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
  6328. #define HSW_IDICR _MMIO(0x9008)
  6329. #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
  6330. #define HSW_EDRAM_CAP _MMIO(0x120010)
  6331. #define EDRAM_ENABLED 0x1
  6332. #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
  6333. #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
  6334. #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
  6335. #define GEN6_UCGCTL1 _MMIO(0x9400)
  6336. # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
  6337. # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
  6338. # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
  6339. # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
  6340. #define GEN6_UCGCTL2 _MMIO(0x9404)
  6341. # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
  6342. # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
  6343. # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
  6344. # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
  6345. # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
  6346. # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
  6347. #define GEN6_UCGCTL3 _MMIO(0x9408)
  6348. #define GEN7_UCGCTL4 _MMIO(0x940c)
  6349. #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
  6350. #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
  6351. #define GEN6_RCGCTL1 _MMIO(0x9410)
  6352. #define GEN6_RCGCTL2 _MMIO(0x9414)
  6353. #define GEN6_RSTCTL _MMIO(0x9420)
  6354. #define GEN8_UCGCTL6 _MMIO(0x9430)
  6355. #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
  6356. #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
  6357. #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
  6358. #define GEN6_GFXPAUSE _MMIO(0xA000)
  6359. #define GEN6_RPNSWREQ _MMIO(0xA008)
  6360. #define GEN6_TURBO_DISABLE (1<<31)
  6361. #define GEN6_FREQUENCY(x) ((x)<<25)
  6362. #define HSW_FREQUENCY(x) ((x)<<24)
  6363. #define GEN9_FREQUENCY(x) ((x)<<23)
  6364. #define GEN6_OFFSET(x) ((x)<<19)
  6365. #define GEN6_AGGRESSIVE_TURBO (0<<15)
  6366. #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
  6367. #define GEN6_RC_CONTROL _MMIO(0xA090)
  6368. #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
  6369. #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
  6370. #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
  6371. #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
  6372. #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
  6373. #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
  6374. #define GEN7_RC_CTL_TO_MODE (1<<28)
  6375. #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
  6376. #define GEN6_RC_CTL_HW_ENABLE (1<<31)
  6377. #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
  6378. #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
  6379. #define GEN6_RPSTAT1 _MMIO(0xA01C)
  6380. #define GEN6_CAGF_SHIFT 8
  6381. #define HSW_CAGF_SHIFT 7
  6382. #define GEN9_CAGF_SHIFT 23
  6383. #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
  6384. #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
  6385. #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
  6386. #define GEN6_RP_CONTROL _MMIO(0xA024)
  6387. #define GEN6_RP_MEDIA_TURBO (1<<11)
  6388. #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
  6389. #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
  6390. #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
  6391. #define GEN6_RP_MEDIA_HW_MODE (1<<9)
  6392. #define GEN6_RP_MEDIA_SW_MODE (0<<9)
  6393. #define GEN6_RP_MEDIA_IS_GFX (1<<8)
  6394. #define GEN6_RP_ENABLE (1<<7)
  6395. #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
  6396. #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
  6397. #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
  6398. #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
  6399. #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
  6400. #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
  6401. #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
  6402. #define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
  6403. #define GEN6_RP_EI_MASK 0xffffff
  6404. #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
  6405. #define GEN6_RP_CUR_UP _MMIO(0xA054)
  6406. #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
  6407. #define GEN6_RP_PREV_UP _MMIO(0xA058)
  6408. #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
  6409. #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
  6410. #define GEN6_RP_CUR_DOWN _MMIO(0xA060)
  6411. #define GEN6_RP_PREV_DOWN _MMIO(0xA064)
  6412. #define GEN6_RP_UP_EI _MMIO(0xA068)
  6413. #define GEN6_RP_DOWN_EI _MMIO(0xA06C)
  6414. #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
  6415. #define GEN6_RPDEUHWTC _MMIO(0xA080)
  6416. #define GEN6_RPDEUC _MMIO(0xA084)
  6417. #define GEN6_RPDEUCSW _MMIO(0xA088)
  6418. #define GEN6_RC_STATE _MMIO(0xA094)
  6419. #define RC_SW_TARGET_STATE_SHIFT 16
  6420. #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
  6421. #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
  6422. #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
  6423. #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
  6424. #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
  6425. #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
  6426. #define GEN6_RC_SLEEP _MMIO(0xA0B0)
  6427. #define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
  6428. #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
  6429. #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
  6430. #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
  6431. #define VLV_RCEDATA _MMIO(0xA0BC)
  6432. #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
  6433. #define GEN6_PMINTRMSK _MMIO(0xA168)
  6434. #define GEN8_PMINTR_REDIRECT_TO_GUC (1<<31)
  6435. #define GEN8_MISC_CTRL0 _MMIO(0xA180)
  6436. #define VLV_PWRDWNUPCTL _MMIO(0xA294)
  6437. #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
  6438. #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
  6439. #define GEN9_PG_ENABLE _MMIO(0xA210)
  6440. #define GEN9_RENDER_PG_ENABLE (1<<0)
  6441. #define GEN9_MEDIA_PG_ENABLE (1<<1)
  6442. #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
  6443. #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
  6444. #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
  6445. #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
  6446. #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
  6447. #define PIXEL_OVERLAP_CNT_SHIFT 30
  6448. #define GEN6_PMISR _MMIO(0x44020)
  6449. #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
  6450. #define GEN6_PMIIR _MMIO(0x44028)
  6451. #define GEN6_PMIER _MMIO(0x4402C)
  6452. #define GEN6_PM_MBOX_EVENT (1<<25)
  6453. #define GEN6_PM_THERMAL_EVENT (1<<24)
  6454. #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
  6455. #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
  6456. #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
  6457. #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
  6458. #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
  6459. #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
  6460. GEN6_PM_RP_DOWN_THRESHOLD | \
  6461. GEN6_PM_RP_DOWN_TIMEOUT)
  6462. #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
  6463. #define GEN7_GT_SCRATCH_REG_NUM 8
  6464. #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
  6465. #define VLV_GFX_CLK_STATUS_BIT (1<<3)
  6466. #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
  6467. #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
  6468. #define VLV_COUNTER_CONTROL _MMIO(0x138104)
  6469. #define VLV_COUNT_RANGE_HIGH (1<<15)
  6470. #define VLV_MEDIA_RC0_COUNT_EN (1<<5)
  6471. #define VLV_RENDER_RC0_COUNT_EN (1<<4)
  6472. #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
  6473. #define VLV_RENDER_RC6_COUNT_EN (1<<0)
  6474. #define GEN6_GT_GFX_RC6 _MMIO(0x138108)
  6475. #define VLV_GT_RENDER_RC6 _MMIO(0x138108)
  6476. #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
  6477. #define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
  6478. #define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
  6479. #define VLV_RENDER_C0_COUNT _MMIO(0x138118)
  6480. #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
  6481. #define GEN6_PCODE_MAILBOX _MMIO(0x138124)
  6482. #define GEN6_PCODE_READY (1<<31)
  6483. #define GEN6_PCODE_ERROR_MASK 0xFF
  6484. #define GEN6_PCODE_SUCCESS 0x0
  6485. #define GEN6_PCODE_ILLEGAL_CMD 0x1
  6486. #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
  6487. #define GEN6_PCODE_TIMEOUT 0x3
  6488. #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
  6489. #define GEN7_PCODE_TIMEOUT 0x2
  6490. #define GEN7_PCODE_ILLEGAL_DATA 0x3
  6491. #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
  6492. #define GEN6_PCODE_WRITE_RC6VIDS 0x4
  6493. #define GEN6_PCODE_READ_RC6VIDS 0x5
  6494. #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
  6495. #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
  6496. #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
  6497. #define GEN9_PCODE_READ_MEM_LATENCY 0x6
  6498. #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
  6499. #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
  6500. #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
  6501. #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
  6502. #define SKL_PCODE_CDCLK_CONTROL 0x7
  6503. #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
  6504. #define SKL_CDCLK_READY_FOR_CHANGE 0x1
  6505. #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
  6506. #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
  6507. #define GEN6_READ_OC_PARAMS 0xc
  6508. #define GEN6_PCODE_READ_D_COMP 0x10
  6509. #define GEN6_PCODE_WRITE_D_COMP 0x11
  6510. #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
  6511. #define DISPLAY_IPS_CONTROL 0x19
  6512. #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
  6513. #define GEN9_PCODE_SAGV_CONTROL 0x21
  6514. #define GEN9_SAGV_DISABLE 0x0
  6515. #define GEN9_SAGV_IS_DISABLED 0x1
  6516. #define GEN9_SAGV_ENABLE 0x3
  6517. #define GEN6_PCODE_DATA _MMIO(0x138128)
  6518. #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
  6519. #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
  6520. #define GEN6_PCODE_DATA1 _MMIO(0x13812C)
  6521. #define GEN6_GT_CORE_STATUS _MMIO(0x138060)
  6522. #define GEN6_CORE_CPD_STATE_MASK (7<<4)
  6523. #define GEN6_RCn_MASK 7
  6524. #define GEN6_RC0 0
  6525. #define GEN6_RC3 2
  6526. #define GEN6_RC6 3
  6527. #define GEN6_RC7 4
  6528. #define GEN8_GT_SLICE_INFO _MMIO(0x138064)
  6529. #define GEN8_LSLICESTAT_MASK 0x7
  6530. #define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
  6531. #define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
  6532. #define CHV_SS_PG_ENABLE (1<<1)
  6533. #define CHV_EU08_PG_ENABLE (1<<9)
  6534. #define CHV_EU19_PG_ENABLE (1<<17)
  6535. #define CHV_EU210_PG_ENABLE (1<<25)
  6536. #define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
  6537. #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
  6538. #define CHV_EU311_PG_ENABLE (1<<1)
  6539. #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
  6540. #define GEN9_PGCTL_SLICE_ACK (1 << 0)
  6541. #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
  6542. #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
  6543. #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
  6544. #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
  6545. #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
  6546. #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
  6547. #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
  6548. #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
  6549. #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
  6550. #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
  6551. #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
  6552. #define GEN7_MISCCPCTL _MMIO(0x9424)
  6553. #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
  6554. #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
  6555. #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
  6556. #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
  6557. #define GEN8_GARBCNTL _MMIO(0xB004)
  6558. #define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
  6559. /* IVYBRIDGE DPF */
  6560. #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
  6561. #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
  6562. #define GEN7_PARITY_ERROR_VALID (1<<13)
  6563. #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
  6564. #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
  6565. #define GEN7_PARITY_ERROR_ROW(reg) \
  6566. ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
  6567. #define GEN7_PARITY_ERROR_BANK(reg) \
  6568. ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
  6569. #define GEN7_PARITY_ERROR_SUBBANK(reg) \
  6570. ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
  6571. #define GEN7_L3CDERRST1_ENABLE (1<<7)
  6572. #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
  6573. #define GEN7_L3LOG_SIZE 0x80
  6574. #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
  6575. #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
  6576. #define GEN7_MAX_PS_THREAD_DEP (8<<12)
  6577. #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
  6578. #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
  6579. #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
  6580. #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
  6581. #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
  6582. #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
  6583. #define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
  6584. #define FLOW_CONTROL_ENABLE (1<<15)
  6585. #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
  6586. #define STALL_DOP_GATING_DISABLE (1<<5)
  6587. #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
  6588. #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
  6589. #define DOP_CLOCK_GATING_DISABLE (1<<0)
  6590. #define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
  6591. #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
  6592. #define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
  6593. #define GEN8_ST_PO_DISABLE (1<<13)
  6594. #define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
  6595. #define HSW_SAMPLE_C_PERFORMANCE (1<<9)
  6596. #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
  6597. #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
  6598. #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
  6599. #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
  6600. #define GEN9_ENABLE_YV12_BUGFIX (1<<4)
  6601. #define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
  6602. /* Audio */
  6603. #define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
  6604. #define INTEL_AUDIO_DEVCL 0x808629FB
  6605. #define INTEL_AUDIO_DEVBLC 0x80862801
  6606. #define INTEL_AUDIO_DEVCTG 0x80862802
  6607. #define G4X_AUD_CNTL_ST _MMIO(0x620B4)
  6608. #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
  6609. #define G4X_ELDV_DEVCTG (1 << 14)
  6610. #define G4X_ELD_ADDR_MASK (0xf << 5)
  6611. #define G4X_ELD_ACK (1 << 4)
  6612. #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
  6613. #define _IBX_HDMIW_HDMIEDID_A 0xE2050
  6614. #define _IBX_HDMIW_HDMIEDID_B 0xE2150
  6615. #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
  6616. _IBX_HDMIW_HDMIEDID_B)
  6617. #define _IBX_AUD_CNTL_ST_A 0xE20B4
  6618. #define _IBX_AUD_CNTL_ST_B 0xE21B4
  6619. #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
  6620. _IBX_AUD_CNTL_ST_B)
  6621. #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
  6622. #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
  6623. #define IBX_ELD_ACK (1 << 4)
  6624. #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
  6625. #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
  6626. #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
  6627. #define _CPT_HDMIW_HDMIEDID_A 0xE5050
  6628. #define _CPT_HDMIW_HDMIEDID_B 0xE5150
  6629. #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
  6630. #define _CPT_AUD_CNTL_ST_A 0xE50B4
  6631. #define _CPT_AUD_CNTL_ST_B 0xE51B4
  6632. #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
  6633. #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
  6634. #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
  6635. #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
  6636. #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
  6637. #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
  6638. #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
  6639. #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
  6640. #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
  6641. /* These are the 4 32-bit write offset registers for each stream
  6642. * output buffer. It determines the offset from the
  6643. * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
  6644. */
  6645. #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
  6646. #define _IBX_AUD_CONFIG_A 0xe2000
  6647. #define _IBX_AUD_CONFIG_B 0xe2100
  6648. #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
  6649. #define _CPT_AUD_CONFIG_A 0xe5000
  6650. #define _CPT_AUD_CONFIG_B 0xe5100
  6651. #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
  6652. #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
  6653. #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
  6654. #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
  6655. #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
  6656. #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
  6657. #define AUD_CONFIG_UPPER_N_SHIFT 20
  6658. #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
  6659. #define AUD_CONFIG_LOWER_N_SHIFT 4
  6660. #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
  6661. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
  6662. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
  6663. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
  6664. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
  6665. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
  6666. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
  6667. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
  6668. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
  6669. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
  6670. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
  6671. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
  6672. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
  6673. #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
  6674. /* HSW Audio */
  6675. #define _HSW_AUD_CONFIG_A 0x65000
  6676. #define _HSW_AUD_CONFIG_B 0x65100
  6677. #define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
  6678. #define _HSW_AUD_MISC_CTRL_A 0x65010
  6679. #define _HSW_AUD_MISC_CTRL_B 0x65110
  6680. #define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
  6681. #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
  6682. #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
  6683. #define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
  6684. /* Audio Digital Converter */
  6685. #define _HSW_AUD_DIG_CNVT_1 0x65080
  6686. #define _HSW_AUD_DIG_CNVT_2 0x65180
  6687. #define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
  6688. #define DIP_PORT_SEL_MASK 0x3
  6689. #define _HSW_AUD_EDID_DATA_A 0x65050
  6690. #define _HSW_AUD_EDID_DATA_B 0x65150
  6691. #define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
  6692. #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
  6693. #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
  6694. #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
  6695. #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
  6696. #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
  6697. #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
  6698. #define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
  6699. #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
  6700. /* HSW Power Wells */
  6701. #define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
  6702. #define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
  6703. #define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
  6704. #define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
  6705. #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
  6706. #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
  6707. #define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
  6708. #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
  6709. #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
  6710. #define HSW_PWR_WELL_FORCE_ON (1<<19)
  6711. #define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
  6712. /* SKL Fuse Status */
  6713. #define SKL_FUSE_STATUS _MMIO(0x42000)
  6714. #define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
  6715. #define SKL_FUSE_PG0_DIST_STATUS (1<<27)
  6716. #define SKL_FUSE_PG1_DIST_STATUS (1<<26)
  6717. #define SKL_FUSE_PG2_DIST_STATUS (1<<25)
  6718. /* Per-pipe DDI Function Control */
  6719. #define _TRANS_DDI_FUNC_CTL_A 0x60400
  6720. #define _TRANS_DDI_FUNC_CTL_B 0x61400
  6721. #define _TRANS_DDI_FUNC_CTL_C 0x62400
  6722. #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
  6723. #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
  6724. #define TRANS_DDI_FUNC_ENABLE (1<<31)
  6725. /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
  6726. #define TRANS_DDI_PORT_MASK (7<<28)
  6727. #define TRANS_DDI_PORT_SHIFT 28
  6728. #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
  6729. #define TRANS_DDI_PORT_NONE (0<<28)
  6730. #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
  6731. #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
  6732. #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
  6733. #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
  6734. #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
  6735. #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
  6736. #define TRANS_DDI_BPC_MASK (7<<20)
  6737. #define TRANS_DDI_BPC_8 (0<<20)
  6738. #define TRANS_DDI_BPC_10 (1<<20)
  6739. #define TRANS_DDI_BPC_6 (2<<20)
  6740. #define TRANS_DDI_BPC_12 (3<<20)
  6741. #define TRANS_DDI_PVSYNC (1<<17)
  6742. #define TRANS_DDI_PHSYNC (1<<16)
  6743. #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
  6744. #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
  6745. #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
  6746. #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
  6747. #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
  6748. #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
  6749. #define TRANS_DDI_BFI_ENABLE (1<<4)
  6750. /* DisplayPort Transport Control */
  6751. #define _DP_TP_CTL_A 0x64040
  6752. #define _DP_TP_CTL_B 0x64140
  6753. #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
  6754. #define DP_TP_CTL_ENABLE (1<<31)
  6755. #define DP_TP_CTL_MODE_SST (0<<27)
  6756. #define DP_TP_CTL_MODE_MST (1<<27)
  6757. #define DP_TP_CTL_FORCE_ACT (1<<25)
  6758. #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
  6759. #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
  6760. #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
  6761. #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
  6762. #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
  6763. #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
  6764. #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
  6765. #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
  6766. #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
  6767. /* DisplayPort Transport Status */
  6768. #define _DP_TP_STATUS_A 0x64044
  6769. #define _DP_TP_STATUS_B 0x64144
  6770. #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
  6771. #define DP_TP_STATUS_IDLE_DONE (1<<25)
  6772. #define DP_TP_STATUS_ACT_SENT (1<<24)
  6773. #define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
  6774. #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
  6775. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
  6776. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
  6777. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
  6778. /* DDI Buffer Control */
  6779. #define _DDI_BUF_CTL_A 0x64000
  6780. #define _DDI_BUF_CTL_B 0x64100
  6781. #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
  6782. #define DDI_BUF_CTL_ENABLE (1<<31)
  6783. #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
  6784. #define DDI_BUF_EMP_MASK (0xf<<24)
  6785. #define DDI_BUF_PORT_REVERSAL (1<<16)
  6786. #define DDI_BUF_IS_IDLE (1<<7)
  6787. #define DDI_A_4_LANES (1<<4)
  6788. #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
  6789. #define DDI_PORT_WIDTH_MASK (7 << 1)
  6790. #define DDI_PORT_WIDTH_SHIFT 1
  6791. #define DDI_INIT_DISPLAY_DETECTED (1<<0)
  6792. /* DDI Buffer Translations */
  6793. #define _DDI_BUF_TRANS_A 0x64E00
  6794. #define _DDI_BUF_TRANS_B 0x64E60
  6795. #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
  6796. #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
  6797. #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
  6798. /* Sideband Interface (SBI) is programmed indirectly, via
  6799. * SBI_ADDR, which contains the register offset; and SBI_DATA,
  6800. * which contains the payload */
  6801. #define SBI_ADDR _MMIO(0xC6000)
  6802. #define SBI_DATA _MMIO(0xC6004)
  6803. #define SBI_CTL_STAT _MMIO(0xC6008)
  6804. #define SBI_CTL_DEST_ICLK (0x0<<16)
  6805. #define SBI_CTL_DEST_MPHY (0x1<<16)
  6806. #define SBI_CTL_OP_IORD (0x2<<8)
  6807. #define SBI_CTL_OP_IOWR (0x3<<8)
  6808. #define SBI_CTL_OP_CRRD (0x6<<8)
  6809. #define SBI_CTL_OP_CRWR (0x7<<8)
  6810. #define SBI_RESPONSE_FAIL (0x1<<1)
  6811. #define SBI_RESPONSE_SUCCESS (0x0<<1)
  6812. #define SBI_BUSY (0x1<<0)
  6813. #define SBI_READY (0x0<<0)
  6814. /* SBI offsets */
  6815. #define SBI_SSCDIVINTPHASE 0x0200
  6816. #define SBI_SSCDIVINTPHASE6 0x0600
  6817. #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
  6818. #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
  6819. #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
  6820. #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
  6821. #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
  6822. #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
  6823. #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
  6824. #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
  6825. #define SBI_SSCDITHPHASE 0x0204
  6826. #define SBI_SSCCTL 0x020c
  6827. #define SBI_SSCCTL6 0x060C
  6828. #define SBI_SSCCTL_PATHALT (1<<3)
  6829. #define SBI_SSCCTL_DISABLE (1<<0)
  6830. #define SBI_SSCAUXDIV6 0x0610
  6831. #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
  6832. #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
  6833. #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
  6834. #define SBI_DBUFF0 0x2a00
  6835. #define SBI_GEN0 0x1f00
  6836. #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
  6837. /* LPT PIXCLK_GATE */
  6838. #define PIXCLK_GATE _MMIO(0xC6020)
  6839. #define PIXCLK_GATE_UNGATE (1<<0)
  6840. #define PIXCLK_GATE_GATE (0<<0)
  6841. /* SPLL */
  6842. #define SPLL_CTL _MMIO(0x46020)
  6843. #define SPLL_PLL_ENABLE (1<<31)
  6844. #define SPLL_PLL_SSC (1<<28)
  6845. #define SPLL_PLL_NON_SSC (2<<28)
  6846. #define SPLL_PLL_LCPLL (3<<28)
  6847. #define SPLL_PLL_REF_MASK (3<<28)
  6848. #define SPLL_PLL_FREQ_810MHz (0<<26)
  6849. #define SPLL_PLL_FREQ_1350MHz (1<<26)
  6850. #define SPLL_PLL_FREQ_2700MHz (2<<26)
  6851. #define SPLL_PLL_FREQ_MASK (3<<26)
  6852. /* WRPLL */
  6853. #define _WRPLL_CTL1 0x46040
  6854. #define _WRPLL_CTL2 0x46060
  6855. #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
  6856. #define WRPLL_PLL_ENABLE (1<<31)
  6857. #define WRPLL_PLL_SSC (1<<28)
  6858. #define WRPLL_PLL_NON_SSC (2<<28)
  6859. #define WRPLL_PLL_LCPLL (3<<28)
  6860. #define WRPLL_PLL_REF_MASK (3<<28)
  6861. /* WRPLL divider programming */
  6862. #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
  6863. #define WRPLL_DIVIDER_REF_MASK (0xff)
  6864. #define WRPLL_DIVIDER_POST(x) ((x)<<8)
  6865. #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
  6866. #define WRPLL_DIVIDER_POST_SHIFT 8
  6867. #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
  6868. #define WRPLL_DIVIDER_FB_SHIFT 16
  6869. #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
  6870. /* Port clock selection */
  6871. #define _PORT_CLK_SEL_A 0x46100
  6872. #define _PORT_CLK_SEL_B 0x46104
  6873. #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
  6874. #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
  6875. #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
  6876. #define PORT_CLK_SEL_LCPLL_810 (2<<29)
  6877. #define PORT_CLK_SEL_SPLL (3<<29)
  6878. #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
  6879. #define PORT_CLK_SEL_WRPLL1 (4<<29)
  6880. #define PORT_CLK_SEL_WRPLL2 (5<<29)
  6881. #define PORT_CLK_SEL_NONE (7<<29)
  6882. #define PORT_CLK_SEL_MASK (7<<29)
  6883. /* Transcoder clock selection */
  6884. #define _TRANS_CLK_SEL_A 0x46140
  6885. #define _TRANS_CLK_SEL_B 0x46144
  6886. #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
  6887. /* For each transcoder, we need to select the corresponding port clock */
  6888. #define TRANS_CLK_SEL_DISABLED (0x0<<29)
  6889. #define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
  6890. #define CDCLK_FREQ _MMIO(0x46200)
  6891. #define _TRANSA_MSA_MISC 0x60410
  6892. #define _TRANSB_MSA_MISC 0x61410
  6893. #define _TRANSC_MSA_MISC 0x62410
  6894. #define _TRANS_EDP_MSA_MISC 0x6f410
  6895. #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
  6896. #define TRANS_MSA_SYNC_CLK (1<<0)
  6897. #define TRANS_MSA_6_BPC (0<<5)
  6898. #define TRANS_MSA_8_BPC (1<<5)
  6899. #define TRANS_MSA_10_BPC (2<<5)
  6900. #define TRANS_MSA_12_BPC (3<<5)
  6901. #define TRANS_MSA_16_BPC (4<<5)
  6902. /* LCPLL Control */
  6903. #define LCPLL_CTL _MMIO(0x130040)
  6904. #define LCPLL_PLL_DISABLE (1<<31)
  6905. #define LCPLL_PLL_LOCK (1<<30)
  6906. #define LCPLL_CLK_FREQ_MASK (3<<26)
  6907. #define LCPLL_CLK_FREQ_450 (0<<26)
  6908. #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
  6909. #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
  6910. #define LCPLL_CLK_FREQ_675_BDW (3<<26)
  6911. #define LCPLL_CD_CLOCK_DISABLE (1<<25)
  6912. #define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
  6913. #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
  6914. #define LCPLL_POWER_DOWN_ALLOW (1<<22)
  6915. #define LCPLL_CD_SOURCE_FCLK (1<<21)
  6916. #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
  6917. /*
  6918. * SKL Clocks
  6919. */
  6920. /* CDCLK_CTL */
  6921. #define CDCLK_CTL _MMIO(0x46000)
  6922. #define CDCLK_FREQ_SEL_MASK (3<<26)
  6923. #define CDCLK_FREQ_450_432 (0<<26)
  6924. #define CDCLK_FREQ_540 (1<<26)
  6925. #define CDCLK_FREQ_337_308 (2<<26)
  6926. #define CDCLK_FREQ_675_617 (3<<26)
  6927. #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
  6928. #define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
  6929. #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
  6930. #define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
  6931. #define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
  6932. #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
  6933. #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
  6934. #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
  6935. #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
  6936. /* LCPLL_CTL */
  6937. #define LCPLL1_CTL _MMIO(0x46010)
  6938. #define LCPLL2_CTL _MMIO(0x46014)
  6939. #define LCPLL_PLL_ENABLE (1<<31)
  6940. /* DPLL control1 */
  6941. #define DPLL_CTRL1 _MMIO(0x6C058)
  6942. #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
  6943. #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
  6944. #define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
  6945. #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
  6946. #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
  6947. #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
  6948. #define DPLL_CTRL1_LINK_RATE_2700 0
  6949. #define DPLL_CTRL1_LINK_RATE_1350 1
  6950. #define DPLL_CTRL1_LINK_RATE_810 2
  6951. #define DPLL_CTRL1_LINK_RATE_1620 3
  6952. #define DPLL_CTRL1_LINK_RATE_1080 4
  6953. #define DPLL_CTRL1_LINK_RATE_2160 5
  6954. /* DPLL control2 */
  6955. #define DPLL_CTRL2 _MMIO(0x6C05C)
  6956. #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
  6957. #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
  6958. #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
  6959. #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
  6960. #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
  6961. /* DPLL Status */
  6962. #define DPLL_STATUS _MMIO(0x6C060)
  6963. #define DPLL_LOCK(id) (1<<((id)*8))
  6964. /* DPLL cfg */
  6965. #define _DPLL1_CFGCR1 0x6C040
  6966. #define _DPLL2_CFGCR1 0x6C048
  6967. #define _DPLL3_CFGCR1 0x6C050
  6968. #define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
  6969. #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
  6970. #define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
  6971. #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
  6972. #define _DPLL1_CFGCR2 0x6C044
  6973. #define _DPLL2_CFGCR2 0x6C04C
  6974. #define _DPLL3_CFGCR2 0x6C054
  6975. #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
  6976. #define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
  6977. #define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
  6978. #define DPLL_CFGCR2_KDIV_MASK (3<<5)
  6979. #define DPLL_CFGCR2_KDIV(x) ((x)<<5)
  6980. #define DPLL_CFGCR2_KDIV_5 (0<<5)
  6981. #define DPLL_CFGCR2_KDIV_2 (1<<5)
  6982. #define DPLL_CFGCR2_KDIV_3 (2<<5)
  6983. #define DPLL_CFGCR2_KDIV_1 (3<<5)
  6984. #define DPLL_CFGCR2_PDIV_MASK (7<<2)
  6985. #define DPLL_CFGCR2_PDIV(x) ((x)<<2)
  6986. #define DPLL_CFGCR2_PDIV_1 (0<<2)
  6987. #define DPLL_CFGCR2_PDIV_2 (1<<2)
  6988. #define DPLL_CFGCR2_PDIV_3 (2<<2)
  6989. #define DPLL_CFGCR2_PDIV_7 (4<<2)
  6990. #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
  6991. #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
  6992. #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
  6993. /* BXT display engine PLL */
  6994. #define BXT_DE_PLL_CTL _MMIO(0x6d000)
  6995. #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
  6996. #define BXT_DE_PLL_RATIO_MASK 0xff
  6997. #define BXT_DE_PLL_ENABLE _MMIO(0x46070)
  6998. #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
  6999. #define BXT_DE_PLL_LOCK (1 << 30)
  7000. /* GEN9 DC */
  7001. #define DC_STATE_EN _MMIO(0x45504)
  7002. #define DC_STATE_DISABLE 0
  7003. #define DC_STATE_EN_UPTO_DC5 (1<<0)
  7004. #define DC_STATE_EN_DC9 (1<<3)
  7005. #define DC_STATE_EN_UPTO_DC6 (2<<0)
  7006. #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
  7007. #define DC_STATE_DEBUG _MMIO(0x45520)
  7008. #define DC_STATE_DEBUG_MASK_CORES (1<<0)
  7009. #define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
  7010. /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
  7011. * since on HSW we can't write to it using I915_WRITE. */
  7012. #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
  7013. #define D_COMP_BDW _MMIO(0x138144)
  7014. #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
  7015. #define D_COMP_COMP_FORCE (1<<8)
  7016. #define D_COMP_COMP_DISABLE (1<<0)
  7017. /* Pipe WM_LINETIME - watermark line time */
  7018. #define _PIPE_WM_LINETIME_A 0x45270
  7019. #define _PIPE_WM_LINETIME_B 0x45274
  7020. #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
  7021. #define PIPE_WM_LINETIME_MASK (0x1ff)
  7022. #define PIPE_WM_LINETIME_TIME(x) ((x))
  7023. #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
  7024. #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
  7025. /* SFUSE_STRAP */
  7026. #define SFUSE_STRAP _MMIO(0xc2014)
  7027. #define SFUSE_STRAP_FUSE_LOCK (1<<13)
  7028. #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
  7029. #define SFUSE_STRAP_CRT_DISABLED (1<<6)
  7030. #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
  7031. #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
  7032. #define SFUSE_STRAP_DDID_DETECTED (1<<0)
  7033. #define WM_MISC _MMIO(0x45260)
  7034. #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
  7035. #define WM_DBG _MMIO(0x45280)
  7036. #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
  7037. #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
  7038. #define WM_DBG_DISALLOW_SPRITE (1<<2)
  7039. /* pipe CSC */
  7040. #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
  7041. #define _PIPE_A_CSC_COEFF_BY 0x49014
  7042. #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
  7043. #define _PIPE_A_CSC_COEFF_BU 0x4901c
  7044. #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
  7045. #define _PIPE_A_CSC_COEFF_BV 0x49024
  7046. #define _PIPE_A_CSC_MODE 0x49028
  7047. #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
  7048. #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
  7049. #define CSC_MODE_YUV_TO_RGB (1 << 0)
  7050. #define _PIPE_A_CSC_PREOFF_HI 0x49030
  7051. #define _PIPE_A_CSC_PREOFF_ME 0x49034
  7052. #define _PIPE_A_CSC_PREOFF_LO 0x49038
  7053. #define _PIPE_A_CSC_POSTOFF_HI 0x49040
  7054. #define _PIPE_A_CSC_POSTOFF_ME 0x49044
  7055. #define _PIPE_A_CSC_POSTOFF_LO 0x49048
  7056. #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
  7057. #define _PIPE_B_CSC_COEFF_BY 0x49114
  7058. #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
  7059. #define _PIPE_B_CSC_COEFF_BU 0x4911c
  7060. #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
  7061. #define _PIPE_B_CSC_COEFF_BV 0x49124
  7062. #define _PIPE_B_CSC_MODE 0x49128
  7063. #define _PIPE_B_CSC_PREOFF_HI 0x49130
  7064. #define _PIPE_B_CSC_PREOFF_ME 0x49134
  7065. #define _PIPE_B_CSC_PREOFF_LO 0x49138
  7066. #define _PIPE_B_CSC_POSTOFF_HI 0x49140
  7067. #define _PIPE_B_CSC_POSTOFF_ME 0x49144
  7068. #define _PIPE_B_CSC_POSTOFF_LO 0x49148
  7069. #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
  7070. #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
  7071. #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
  7072. #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
  7073. #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
  7074. #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
  7075. #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
  7076. #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
  7077. #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
  7078. #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
  7079. #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
  7080. #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
  7081. #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
  7082. /* pipe degamma/gamma LUTs on IVB+ */
  7083. #define _PAL_PREC_INDEX_A 0x4A400
  7084. #define _PAL_PREC_INDEX_B 0x4AC00
  7085. #define _PAL_PREC_INDEX_C 0x4B400
  7086. #define PAL_PREC_10_12_BIT (0 << 31)
  7087. #define PAL_PREC_SPLIT_MODE (1 << 31)
  7088. #define PAL_PREC_AUTO_INCREMENT (1 << 15)
  7089. #define _PAL_PREC_DATA_A 0x4A404
  7090. #define _PAL_PREC_DATA_B 0x4AC04
  7091. #define _PAL_PREC_DATA_C 0x4B404
  7092. #define _PAL_PREC_GC_MAX_A 0x4A410
  7093. #define _PAL_PREC_GC_MAX_B 0x4AC10
  7094. #define _PAL_PREC_GC_MAX_C 0x4B410
  7095. #define _PAL_PREC_EXT_GC_MAX_A 0x4A420
  7096. #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
  7097. #define _PAL_PREC_EXT_GC_MAX_C 0x4B420
  7098. #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
  7099. #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
  7100. #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
  7101. #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
  7102. /* pipe CSC & degamma/gamma LUTs on CHV */
  7103. #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
  7104. #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
  7105. #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
  7106. #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
  7107. #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
  7108. #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
  7109. #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
  7110. #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
  7111. #define CGM_PIPE_MODE_GAMMA (1 << 2)
  7112. #define CGM_PIPE_MODE_CSC (1 << 1)
  7113. #define CGM_PIPE_MODE_DEGAMMA (1 << 0)
  7114. #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
  7115. #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
  7116. #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
  7117. #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
  7118. #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
  7119. #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
  7120. #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
  7121. #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
  7122. #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
  7123. #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
  7124. #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
  7125. #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
  7126. #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
  7127. #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
  7128. #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
  7129. #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
  7130. /* MIPI DSI registers */
  7131. #define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
  7132. #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
  7133. /* BXT MIPI clock controls */
  7134. #define BXT_MAX_VAR_OUTPUT_KHZ 39500
  7135. #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
  7136. #define BXT_MIPI1_DIV_SHIFT 26
  7137. #define BXT_MIPI2_DIV_SHIFT 10
  7138. #define BXT_MIPI_DIV_SHIFT(port) \
  7139. _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
  7140. BXT_MIPI2_DIV_SHIFT)
  7141. /* TX control divider to select actual TX clock output from (8x/var) */
  7142. #define BXT_MIPI1_TX_ESCLK_SHIFT 26
  7143. #define BXT_MIPI2_TX_ESCLK_SHIFT 10
  7144. #define BXT_MIPI_TX_ESCLK_SHIFT(port) \
  7145. _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
  7146. BXT_MIPI2_TX_ESCLK_SHIFT)
  7147. #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
  7148. #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
  7149. #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
  7150. _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
  7151. BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
  7152. #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
  7153. ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
  7154. /* RX upper control divider to select actual RX clock output from 8x */
  7155. #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
  7156. #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
  7157. #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
  7158. _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
  7159. BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
  7160. #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
  7161. #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
  7162. #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
  7163. _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
  7164. BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
  7165. #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
  7166. ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
  7167. /* 8/3X divider to select the actual 8/3X clock output from 8x */
  7168. #define BXT_MIPI1_8X_BY3_SHIFT 19
  7169. #define BXT_MIPI2_8X_BY3_SHIFT 3
  7170. #define BXT_MIPI_8X_BY3_SHIFT(port) \
  7171. _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
  7172. BXT_MIPI2_8X_BY3_SHIFT)
  7173. #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
  7174. #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
  7175. #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
  7176. _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
  7177. BXT_MIPI2_8X_BY3_DIVIDER_MASK)
  7178. #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
  7179. ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
  7180. /* RX lower control divider to select actual RX clock output from 8x */
  7181. #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
  7182. #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
  7183. #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
  7184. _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
  7185. BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
  7186. #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
  7187. #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
  7188. #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
  7189. _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
  7190. BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
  7191. #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
  7192. ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
  7193. #define RX_DIVIDER_BIT_1_2 0x3
  7194. #define RX_DIVIDER_BIT_3_4 0xC
  7195. /* BXT MIPI mode configure */
  7196. #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
  7197. #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
  7198. #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
  7199. _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
  7200. #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
  7201. #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
  7202. #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
  7203. _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
  7204. #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
  7205. #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
  7206. #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
  7207. _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
  7208. #define BXT_DSI_PLL_CTL _MMIO(0x161000)
  7209. #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
  7210. #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
  7211. #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
  7212. #define BXT_DSIC_16X_BY2 (1 << 10)
  7213. #define BXT_DSIC_16X_BY3 (2 << 10)
  7214. #define BXT_DSIC_16X_BY4 (3 << 10)
  7215. #define BXT_DSIC_16X_MASK (3 << 10)
  7216. #define BXT_DSIA_16X_BY2 (1 << 8)
  7217. #define BXT_DSIA_16X_BY3 (2 << 8)
  7218. #define BXT_DSIA_16X_BY4 (3 << 8)
  7219. #define BXT_DSIA_16X_MASK (3 << 8)
  7220. #define BXT_DSI_FREQ_SEL_SHIFT 8
  7221. #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
  7222. #define BXT_DSI_PLL_RATIO_MAX 0x7D
  7223. #define BXT_DSI_PLL_RATIO_MIN 0x22
  7224. #define BXT_DSI_PLL_RATIO_MASK 0xFF
  7225. #define BXT_REF_CLOCK_KHZ 19200
  7226. #define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
  7227. #define BXT_DSI_PLL_DO_ENABLE (1 << 31)
  7228. #define BXT_DSI_PLL_LOCKED (1 << 30)
  7229. #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
  7230. #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
  7231. #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
  7232. /* BXT port control */
  7233. #define _BXT_MIPIA_PORT_CTRL 0x6B0C0
  7234. #define _BXT_MIPIC_PORT_CTRL 0x6B8C0
  7235. #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
  7236. #define DPI_ENABLE (1 << 31) /* A + C */
  7237. #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
  7238. #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
  7239. #define DUAL_LINK_MODE_SHIFT 26
  7240. #define DUAL_LINK_MODE_MASK (1 << 26)
  7241. #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
  7242. #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
  7243. #define DITHERING_ENABLE (1 << 25) /* A + C */
  7244. #define FLOPPED_HSTX (1 << 23)
  7245. #define DE_INVERT (1 << 19) /* XXX */
  7246. #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
  7247. #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
  7248. #define AFE_LATCHOUT (1 << 17)
  7249. #define LP_OUTPUT_HOLD (1 << 16)
  7250. #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
  7251. #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
  7252. #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
  7253. #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
  7254. #define CSB_SHIFT 9
  7255. #define CSB_MASK (3 << 9)
  7256. #define CSB_20MHZ (0 << 9)
  7257. #define CSB_10MHZ (1 << 9)
  7258. #define CSB_40MHZ (2 << 9)
  7259. #define BANDGAP_MASK (1 << 8)
  7260. #define BANDGAP_PNW_CIRCUIT (0 << 8)
  7261. #define BANDGAP_LNC_CIRCUIT (1 << 8)
  7262. #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
  7263. #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
  7264. #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
  7265. #define TEARING_EFFECT_SHIFT 2 /* A + C */
  7266. #define TEARING_EFFECT_MASK (3 << 2)
  7267. #define TEARING_EFFECT_OFF (0 << 2)
  7268. #define TEARING_EFFECT_DSI (1 << 2)
  7269. #define TEARING_EFFECT_GPIO (2 << 2)
  7270. #define LANE_CONFIGURATION_SHIFT 0
  7271. #define LANE_CONFIGURATION_MASK (3 << 0)
  7272. #define LANE_CONFIGURATION_4LANE (0 << 0)
  7273. #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
  7274. #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
  7275. #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
  7276. #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
  7277. #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
  7278. #define TEARING_EFFECT_DELAY_SHIFT 0
  7279. #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
  7280. /* XXX: all bits reserved */
  7281. #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
  7282. /* MIPI DSI Controller and D-PHY registers */
  7283. #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
  7284. #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
  7285. #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
  7286. #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
  7287. #define ULPS_STATE_MASK (3 << 1)
  7288. #define ULPS_STATE_ENTER (2 << 1)
  7289. #define ULPS_STATE_EXIT (1 << 1)
  7290. #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
  7291. #define DEVICE_READY (1 << 0)
  7292. #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
  7293. #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
  7294. #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
  7295. #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
  7296. #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
  7297. #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
  7298. #define TEARING_EFFECT (1 << 31)
  7299. #define SPL_PKT_SENT_INTERRUPT (1 << 30)
  7300. #define GEN_READ_DATA_AVAIL (1 << 29)
  7301. #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
  7302. #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
  7303. #define RX_PROT_VIOLATION (1 << 26)
  7304. #define RX_INVALID_TX_LENGTH (1 << 25)
  7305. #define ACK_WITH_NO_ERROR (1 << 24)
  7306. #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
  7307. #define LP_RX_TIMEOUT (1 << 22)
  7308. #define HS_TX_TIMEOUT (1 << 21)
  7309. #define DPI_FIFO_UNDERRUN (1 << 20)
  7310. #define LOW_CONTENTION (1 << 19)
  7311. #define HIGH_CONTENTION (1 << 18)
  7312. #define TXDSI_VC_ID_INVALID (1 << 17)
  7313. #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
  7314. #define TXCHECKSUM_ERROR (1 << 15)
  7315. #define TXECC_MULTIBIT_ERROR (1 << 14)
  7316. #define TXECC_SINGLE_BIT_ERROR (1 << 13)
  7317. #define TXFALSE_CONTROL_ERROR (1 << 12)
  7318. #define RXDSI_VC_ID_INVALID (1 << 11)
  7319. #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
  7320. #define RXCHECKSUM_ERROR (1 << 9)
  7321. #define RXECC_MULTIBIT_ERROR (1 << 8)
  7322. #define RXECC_SINGLE_BIT_ERROR (1 << 7)
  7323. #define RXFALSE_CONTROL_ERROR (1 << 6)
  7324. #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
  7325. #define RX_LP_TX_SYNC_ERROR (1 << 4)
  7326. #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
  7327. #define RXEOT_SYNC_ERROR (1 << 2)
  7328. #define RXSOT_SYNC_ERROR (1 << 1)
  7329. #define RXSOT_ERROR (1 << 0)
  7330. #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
  7331. #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
  7332. #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
  7333. #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
  7334. #define CMD_MODE_NOT_SUPPORTED (0 << 13)
  7335. #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
  7336. #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
  7337. #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
  7338. #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
  7339. #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
  7340. #define VID_MODE_FORMAT_MASK (0xf << 7)
  7341. #define VID_MODE_NOT_SUPPORTED (0 << 7)
  7342. #define VID_MODE_FORMAT_RGB565 (1 << 7)
  7343. #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
  7344. #define VID_MODE_FORMAT_RGB666 (3 << 7)
  7345. #define VID_MODE_FORMAT_RGB888 (4 << 7)
  7346. #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
  7347. #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
  7348. #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
  7349. #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
  7350. #define DATA_LANES_PRG_REG_SHIFT 0
  7351. #define DATA_LANES_PRG_REG_MASK (7 << 0)
  7352. #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
  7353. #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
  7354. #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
  7355. #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
  7356. #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
  7357. #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
  7358. #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
  7359. #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
  7360. #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
  7361. #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
  7362. #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
  7363. #define TURN_AROUND_TIMEOUT_MASK 0x3f
  7364. #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
  7365. #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
  7366. #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
  7367. #define DEVICE_RESET_TIMER_MASK 0xffff
  7368. #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
  7369. #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
  7370. #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
  7371. #define VERTICAL_ADDRESS_SHIFT 16
  7372. #define VERTICAL_ADDRESS_MASK (0xffff << 16)
  7373. #define HORIZONTAL_ADDRESS_SHIFT 0
  7374. #define HORIZONTAL_ADDRESS_MASK 0xffff
  7375. #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
  7376. #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
  7377. #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
  7378. #define DBI_FIFO_EMPTY_HALF (0 << 0)
  7379. #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
  7380. #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
  7381. /* regs below are bits 15:0 */
  7382. #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
  7383. #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
  7384. #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
  7385. #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
  7386. #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
  7387. #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
  7388. #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
  7389. #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
  7390. #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
  7391. #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
  7392. #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
  7393. #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
  7394. #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
  7395. #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
  7396. #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
  7397. #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
  7398. #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
  7399. #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
  7400. #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
  7401. #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
  7402. #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
  7403. #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
  7404. #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
  7405. #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
  7406. /* regs above are bits 15:0 */
  7407. #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
  7408. #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
  7409. #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
  7410. #define DPI_LP_MODE (1 << 6)
  7411. #define BACKLIGHT_OFF (1 << 5)
  7412. #define BACKLIGHT_ON (1 << 4)
  7413. #define COLOR_MODE_OFF (1 << 3)
  7414. #define COLOR_MODE_ON (1 << 2)
  7415. #define TURN_ON (1 << 1)
  7416. #define SHUTDOWN (1 << 0)
  7417. #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
  7418. #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
  7419. #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
  7420. #define COMMAND_BYTE_SHIFT 0
  7421. #define COMMAND_BYTE_MASK (0x3f << 0)
  7422. #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
  7423. #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
  7424. #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
  7425. #define MASTER_INIT_TIMER_SHIFT 0
  7426. #define MASTER_INIT_TIMER_MASK (0xffff << 0)
  7427. #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
  7428. #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
  7429. #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
  7430. _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
  7431. #define MAX_RETURN_PKT_SIZE_SHIFT 0
  7432. #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
  7433. #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
  7434. #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
  7435. #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
  7436. #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
  7437. #define DISABLE_VIDEO_BTA (1 << 3)
  7438. #define IP_TG_CONFIG (1 << 2)
  7439. #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
  7440. #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
  7441. #define VIDEO_MODE_BURST (3 << 0)
  7442. #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
  7443. #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
  7444. #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
  7445. #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
  7446. #define BXT_DPHY_DEFEATURE_EN (1 << 8)
  7447. #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
  7448. #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
  7449. #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
  7450. #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
  7451. #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
  7452. #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
  7453. #define CLOCKSTOP (1 << 1)
  7454. #define EOT_DISABLE (1 << 0)
  7455. #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
  7456. #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
  7457. #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
  7458. #define LP_BYTECLK_SHIFT 0
  7459. #define LP_BYTECLK_MASK (0xffff << 0)
  7460. /* bits 31:0 */
  7461. #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
  7462. #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
  7463. #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
  7464. /* bits 31:0 */
  7465. #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
  7466. #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
  7467. #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
  7468. #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
  7469. #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
  7470. #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
  7471. #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
  7472. #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
  7473. #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
  7474. #define LONG_PACKET_WORD_COUNT_SHIFT 8
  7475. #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
  7476. #define SHORT_PACKET_PARAM_SHIFT 8
  7477. #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
  7478. #define VIRTUAL_CHANNEL_SHIFT 6
  7479. #define VIRTUAL_CHANNEL_MASK (3 << 6)
  7480. #define DATA_TYPE_SHIFT 0
  7481. #define DATA_TYPE_MASK (0x3f << 0)
  7482. /* data type values, see include/video/mipi_display.h */
  7483. #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
  7484. #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
  7485. #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
  7486. #define DPI_FIFO_EMPTY (1 << 28)
  7487. #define DBI_FIFO_EMPTY (1 << 27)
  7488. #define LP_CTRL_FIFO_EMPTY (1 << 26)
  7489. #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
  7490. #define LP_CTRL_FIFO_FULL (1 << 24)
  7491. #define HS_CTRL_FIFO_EMPTY (1 << 18)
  7492. #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
  7493. #define HS_CTRL_FIFO_FULL (1 << 16)
  7494. #define LP_DATA_FIFO_EMPTY (1 << 10)
  7495. #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
  7496. #define LP_DATA_FIFO_FULL (1 << 8)
  7497. #define HS_DATA_FIFO_EMPTY (1 << 2)
  7498. #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
  7499. #define HS_DATA_FIFO_FULL (1 << 0)
  7500. #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
  7501. #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
  7502. #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
  7503. #define DBI_HS_LP_MODE_MASK (1 << 0)
  7504. #define DBI_LP_MODE (1 << 0)
  7505. #define DBI_HS_MODE (0 << 0)
  7506. #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
  7507. #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
  7508. #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
  7509. #define EXIT_ZERO_COUNT_SHIFT 24
  7510. #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
  7511. #define TRAIL_COUNT_SHIFT 16
  7512. #define TRAIL_COUNT_MASK (0x1f << 16)
  7513. #define CLK_ZERO_COUNT_SHIFT 8
  7514. #define CLK_ZERO_COUNT_MASK (0xff << 8)
  7515. #define PREPARE_COUNT_SHIFT 0
  7516. #define PREPARE_COUNT_MASK (0x3f << 0)
  7517. /* bits 31:0 */
  7518. #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
  7519. #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
  7520. #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
  7521. #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
  7522. #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
  7523. #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
  7524. #define LP_HS_SSW_CNT_SHIFT 16
  7525. #define LP_HS_SSW_CNT_MASK (0xffff << 16)
  7526. #define HS_LP_PWR_SW_CNT_SHIFT 0
  7527. #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
  7528. #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
  7529. #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
  7530. #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
  7531. #define STOP_STATE_STALL_COUNTER_SHIFT 0
  7532. #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
  7533. #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
  7534. #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
  7535. #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
  7536. #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
  7537. #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
  7538. #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
  7539. #define RX_CONTENTION_DETECTED (1 << 0)
  7540. /* XXX: only pipe A ?!? */
  7541. #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
  7542. #define DBI_TYPEC_ENABLE (1 << 31)
  7543. #define DBI_TYPEC_WIP (1 << 30)
  7544. #define DBI_TYPEC_OPTION_SHIFT 28
  7545. #define DBI_TYPEC_OPTION_MASK (3 << 28)
  7546. #define DBI_TYPEC_FREQ_SHIFT 24
  7547. #define DBI_TYPEC_FREQ_MASK (0xf << 24)
  7548. #define DBI_TYPEC_OVERRIDE (1 << 8)
  7549. #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
  7550. #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
  7551. /* MIPI adapter registers */
  7552. #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
  7553. #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
  7554. #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
  7555. #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
  7556. #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
  7557. #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
  7558. #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
  7559. #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
  7560. #define READ_REQUEST_PRIORITY_SHIFT 3
  7561. #define READ_REQUEST_PRIORITY_MASK (3 << 3)
  7562. #define READ_REQUEST_PRIORITY_LOW (0 << 3)
  7563. #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
  7564. #define RGB_FLIP_TO_BGR (1 << 2)
  7565. #define BXT_PIPE_SELECT_SHIFT 7
  7566. #define BXT_PIPE_SELECT_MASK (7 << 7)
  7567. #define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
  7568. #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
  7569. #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
  7570. #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
  7571. #define DATA_MEM_ADDRESS_SHIFT 5
  7572. #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
  7573. #define DATA_VALID (1 << 0)
  7574. #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
  7575. #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
  7576. #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
  7577. #define DATA_LENGTH_SHIFT 0
  7578. #define DATA_LENGTH_MASK (0xfffff << 0)
  7579. #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
  7580. #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
  7581. #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
  7582. #define COMMAND_MEM_ADDRESS_SHIFT 5
  7583. #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
  7584. #define AUTO_PWG_ENABLE (1 << 2)
  7585. #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
  7586. #define COMMAND_VALID (1 << 0)
  7587. #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
  7588. #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
  7589. #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
  7590. #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
  7591. #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
  7592. #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
  7593. #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
  7594. #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
  7595. #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
  7596. #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
  7597. #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
  7598. #define READ_DATA_VALID(n) (1 << (n))
  7599. /* For UMS only (deprecated): */
  7600. #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
  7601. #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
  7602. /* MOCS (Memory Object Control State) registers */
  7603. #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
  7604. #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
  7605. #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
  7606. #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
  7607. #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
  7608. #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
  7609. /* gamt regs */
  7610. #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
  7611. #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
  7612. #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
  7613. #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
  7614. #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
  7615. #endif /* _I915_REG_H_ */