i915_debugfs.c 147 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/circ_buf.h>
  30. #include <linux/ctype.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/slab.h>
  33. #include <linux/export.h>
  34. #include <linux/list_sort.h>
  35. #include <asm/msr-index.h>
  36. #include <drm/drmP.h>
  37. #include "intel_drv.h"
  38. #include "intel_ringbuffer.h"
  39. #include <drm/i915_drm.h>
  40. #include "i915_drv.h"
  41. static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
  42. {
  43. return to_i915(node->minor->dev);
  44. }
  45. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  46. * allocated we need to hook into the minor for release. */
  47. static int
  48. drm_add_fake_info_node(struct drm_minor *minor,
  49. struct dentry *ent,
  50. const void *key)
  51. {
  52. struct drm_info_node *node;
  53. node = kmalloc(sizeof(*node), GFP_KERNEL);
  54. if (node == NULL) {
  55. debugfs_remove(ent);
  56. return -ENOMEM;
  57. }
  58. node->minor = minor;
  59. node->dent = ent;
  60. node->info_ent = (void *)key;
  61. mutex_lock(&minor->debugfs_lock);
  62. list_add(&node->list, &minor->debugfs_list);
  63. mutex_unlock(&minor->debugfs_lock);
  64. return 0;
  65. }
  66. static int i915_capabilities(struct seq_file *m, void *data)
  67. {
  68. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  69. const struct intel_device_info *info = INTEL_INFO(dev_priv);
  70. seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
  71. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
  72. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  73. #define SEP_SEMICOLON ;
  74. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  75. #undef PRINT_FLAG
  76. #undef SEP_SEMICOLON
  77. return 0;
  78. }
  79. static char get_active_flag(struct drm_i915_gem_object *obj)
  80. {
  81. return i915_gem_object_is_active(obj) ? '*' : ' ';
  82. }
  83. static char get_pin_flag(struct drm_i915_gem_object *obj)
  84. {
  85. return obj->pin_display ? 'p' : ' ';
  86. }
  87. static char get_tiling_flag(struct drm_i915_gem_object *obj)
  88. {
  89. switch (i915_gem_object_get_tiling(obj)) {
  90. default:
  91. case I915_TILING_NONE: return ' ';
  92. case I915_TILING_X: return 'X';
  93. case I915_TILING_Y: return 'Y';
  94. }
  95. }
  96. static char get_global_flag(struct drm_i915_gem_object *obj)
  97. {
  98. return i915_gem_object_to_ggtt(obj, NULL) ? 'g' : ' ';
  99. }
  100. static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
  101. {
  102. return obj->mapping ? 'M' : ' ';
  103. }
  104. static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
  105. {
  106. u64 size = 0;
  107. struct i915_vma *vma;
  108. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  109. if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
  110. size += vma->node.size;
  111. }
  112. return size;
  113. }
  114. static void
  115. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  116. {
  117. struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
  118. struct intel_engine_cs *engine;
  119. struct i915_vma *vma;
  120. unsigned int frontbuffer_bits;
  121. int pin_count = 0;
  122. enum intel_engine_id id;
  123. lockdep_assert_held(&obj->base.dev->struct_mutex);
  124. seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
  125. &obj->base,
  126. get_active_flag(obj),
  127. get_pin_flag(obj),
  128. get_tiling_flag(obj),
  129. get_global_flag(obj),
  130. get_pin_mapped_flag(obj),
  131. obj->base.size / 1024,
  132. obj->base.read_domains,
  133. obj->base.write_domain);
  134. for_each_engine_id(engine, dev_priv, id)
  135. seq_printf(m, "%x ",
  136. i915_gem_active_get_seqno(&obj->last_read[id],
  137. &obj->base.dev->struct_mutex));
  138. seq_printf(m, "] %x %s%s%s",
  139. i915_gem_active_get_seqno(&obj->last_write,
  140. &obj->base.dev->struct_mutex),
  141. i915_cache_level_str(dev_priv, obj->cache_level),
  142. obj->dirty ? " dirty" : "",
  143. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  144. if (obj->base.name)
  145. seq_printf(m, " (name: %d)", obj->base.name);
  146. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  147. if (i915_vma_is_pinned(vma))
  148. pin_count++;
  149. }
  150. seq_printf(m, " (pinned x %d)", pin_count);
  151. if (obj->pin_display)
  152. seq_printf(m, " (display)");
  153. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  154. if (!drm_mm_node_allocated(&vma->node))
  155. continue;
  156. seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
  157. i915_vma_is_ggtt(vma) ? "g" : "pp",
  158. vma->node.start, vma->node.size);
  159. if (i915_vma_is_ggtt(vma))
  160. seq_printf(m, ", type: %u", vma->ggtt_view.type);
  161. if (vma->fence)
  162. seq_printf(m, " , fence: %d%s",
  163. vma->fence->id,
  164. i915_gem_active_isset(&vma->last_fence) ? "*" : "");
  165. seq_puts(m, ")");
  166. }
  167. if (obj->stolen)
  168. seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
  169. if (obj->pin_display || obj->fault_mappable) {
  170. char s[3], *t = s;
  171. if (obj->pin_display)
  172. *t++ = 'p';
  173. if (obj->fault_mappable)
  174. *t++ = 'f';
  175. *t = '\0';
  176. seq_printf(m, " (%s mappable)", s);
  177. }
  178. engine = i915_gem_active_get_engine(&obj->last_write,
  179. &dev_priv->drm.struct_mutex);
  180. if (engine)
  181. seq_printf(m, " (%s)", engine->name);
  182. frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
  183. if (frontbuffer_bits)
  184. seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
  185. }
  186. static int obj_rank_by_stolen(void *priv,
  187. struct list_head *A, struct list_head *B)
  188. {
  189. struct drm_i915_gem_object *a =
  190. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  191. struct drm_i915_gem_object *b =
  192. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  193. if (a->stolen->start < b->stolen->start)
  194. return -1;
  195. if (a->stolen->start > b->stolen->start)
  196. return 1;
  197. return 0;
  198. }
  199. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  200. {
  201. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  202. struct drm_device *dev = &dev_priv->drm;
  203. struct drm_i915_gem_object *obj;
  204. u64 total_obj_size, total_gtt_size;
  205. LIST_HEAD(stolen);
  206. int count, ret;
  207. ret = mutex_lock_interruptible(&dev->struct_mutex);
  208. if (ret)
  209. return ret;
  210. total_obj_size = total_gtt_size = count = 0;
  211. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  212. if (obj->stolen == NULL)
  213. continue;
  214. list_add(&obj->obj_exec_link, &stolen);
  215. total_obj_size += obj->base.size;
  216. total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
  217. count++;
  218. }
  219. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  220. if (obj->stolen == NULL)
  221. continue;
  222. list_add(&obj->obj_exec_link, &stolen);
  223. total_obj_size += obj->base.size;
  224. count++;
  225. }
  226. list_sort(NULL, &stolen, obj_rank_by_stolen);
  227. seq_puts(m, "Stolen:\n");
  228. while (!list_empty(&stolen)) {
  229. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  230. seq_puts(m, " ");
  231. describe_obj(m, obj);
  232. seq_putc(m, '\n');
  233. list_del_init(&obj->obj_exec_link);
  234. }
  235. mutex_unlock(&dev->struct_mutex);
  236. seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
  237. count, total_obj_size, total_gtt_size);
  238. return 0;
  239. }
  240. struct file_stats {
  241. struct drm_i915_file_private *file_priv;
  242. unsigned long count;
  243. u64 total, unbound;
  244. u64 global, shared;
  245. u64 active, inactive;
  246. };
  247. static int per_file_stats(int id, void *ptr, void *data)
  248. {
  249. struct drm_i915_gem_object *obj = ptr;
  250. struct file_stats *stats = data;
  251. struct i915_vma *vma;
  252. stats->count++;
  253. stats->total += obj->base.size;
  254. if (!obj->bind_count)
  255. stats->unbound += obj->base.size;
  256. if (obj->base.name || obj->base.dma_buf)
  257. stats->shared += obj->base.size;
  258. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  259. if (!drm_mm_node_allocated(&vma->node))
  260. continue;
  261. if (i915_vma_is_ggtt(vma)) {
  262. stats->global += vma->node.size;
  263. } else {
  264. struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
  265. if (ppgtt->base.file != stats->file_priv)
  266. continue;
  267. }
  268. if (i915_vma_is_active(vma))
  269. stats->active += vma->node.size;
  270. else
  271. stats->inactive += vma->node.size;
  272. }
  273. return 0;
  274. }
  275. #define print_file_stats(m, name, stats) do { \
  276. if (stats.count) \
  277. seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
  278. name, \
  279. stats.count, \
  280. stats.total, \
  281. stats.active, \
  282. stats.inactive, \
  283. stats.global, \
  284. stats.shared, \
  285. stats.unbound); \
  286. } while (0)
  287. static void print_batch_pool_stats(struct seq_file *m,
  288. struct drm_i915_private *dev_priv)
  289. {
  290. struct drm_i915_gem_object *obj;
  291. struct file_stats stats;
  292. struct intel_engine_cs *engine;
  293. int j;
  294. memset(&stats, 0, sizeof(stats));
  295. for_each_engine(engine, dev_priv) {
  296. for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
  297. list_for_each_entry(obj,
  298. &engine->batch_pool.cache_list[j],
  299. batch_pool_link)
  300. per_file_stats(0, obj, &stats);
  301. }
  302. }
  303. print_file_stats(m, "[k]batch pool", stats);
  304. }
  305. static int per_file_ctx_stats(int id, void *ptr, void *data)
  306. {
  307. struct i915_gem_context *ctx = ptr;
  308. int n;
  309. for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
  310. if (ctx->engine[n].state)
  311. per_file_stats(0, ctx->engine[n].state->obj, data);
  312. if (ctx->engine[n].ring)
  313. per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
  314. }
  315. return 0;
  316. }
  317. static void print_context_stats(struct seq_file *m,
  318. struct drm_i915_private *dev_priv)
  319. {
  320. struct drm_device *dev = &dev_priv->drm;
  321. struct file_stats stats;
  322. struct drm_file *file;
  323. memset(&stats, 0, sizeof(stats));
  324. mutex_lock(&dev->struct_mutex);
  325. if (dev_priv->kernel_context)
  326. per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
  327. list_for_each_entry(file, &dev->filelist, lhead) {
  328. struct drm_i915_file_private *fpriv = file->driver_priv;
  329. idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
  330. }
  331. mutex_unlock(&dev->struct_mutex);
  332. print_file_stats(m, "[k]contexts", stats);
  333. }
  334. static int i915_gem_object_info(struct seq_file *m, void *data)
  335. {
  336. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  337. struct drm_device *dev = &dev_priv->drm;
  338. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  339. u32 count, mapped_count, purgeable_count, dpy_count;
  340. u64 size, mapped_size, purgeable_size, dpy_size;
  341. struct drm_i915_gem_object *obj;
  342. struct drm_file *file;
  343. int ret;
  344. ret = mutex_lock_interruptible(&dev->struct_mutex);
  345. if (ret)
  346. return ret;
  347. seq_printf(m, "%u objects, %zu bytes\n",
  348. dev_priv->mm.object_count,
  349. dev_priv->mm.object_memory);
  350. size = count = 0;
  351. mapped_size = mapped_count = 0;
  352. purgeable_size = purgeable_count = 0;
  353. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  354. size += obj->base.size;
  355. ++count;
  356. if (obj->madv == I915_MADV_DONTNEED) {
  357. purgeable_size += obj->base.size;
  358. ++purgeable_count;
  359. }
  360. if (obj->mapping) {
  361. mapped_count++;
  362. mapped_size += obj->base.size;
  363. }
  364. }
  365. seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
  366. size = count = dpy_size = dpy_count = 0;
  367. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  368. size += obj->base.size;
  369. ++count;
  370. if (obj->pin_display) {
  371. dpy_size += obj->base.size;
  372. ++dpy_count;
  373. }
  374. if (obj->madv == I915_MADV_DONTNEED) {
  375. purgeable_size += obj->base.size;
  376. ++purgeable_count;
  377. }
  378. if (obj->mapping) {
  379. mapped_count++;
  380. mapped_size += obj->base.size;
  381. }
  382. }
  383. seq_printf(m, "%u bound objects, %llu bytes\n",
  384. count, size);
  385. seq_printf(m, "%u purgeable objects, %llu bytes\n",
  386. purgeable_count, purgeable_size);
  387. seq_printf(m, "%u mapped objects, %llu bytes\n",
  388. mapped_count, mapped_size);
  389. seq_printf(m, "%u display objects (pinned), %llu bytes\n",
  390. dpy_count, dpy_size);
  391. seq_printf(m, "%llu [%llu] gtt total\n",
  392. ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
  393. seq_putc(m, '\n');
  394. print_batch_pool_stats(m, dev_priv);
  395. mutex_unlock(&dev->struct_mutex);
  396. mutex_lock(&dev->filelist_mutex);
  397. print_context_stats(m, dev_priv);
  398. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  399. struct file_stats stats;
  400. struct drm_i915_file_private *file_priv = file->driver_priv;
  401. struct drm_i915_gem_request *request;
  402. struct task_struct *task;
  403. memset(&stats, 0, sizeof(stats));
  404. stats.file_priv = file->driver_priv;
  405. spin_lock(&file->table_lock);
  406. idr_for_each(&file->object_idr, per_file_stats, &stats);
  407. spin_unlock(&file->table_lock);
  408. /*
  409. * Although we have a valid reference on file->pid, that does
  410. * not guarantee that the task_struct who called get_pid() is
  411. * still alive (e.g. get_pid(current) => fork() => exit()).
  412. * Therefore, we need to protect this ->comm access using RCU.
  413. */
  414. mutex_lock(&dev->struct_mutex);
  415. request = list_first_entry_or_null(&file_priv->mm.request_list,
  416. struct drm_i915_gem_request,
  417. client_list);
  418. rcu_read_lock();
  419. task = pid_task(request && request->ctx->pid ?
  420. request->ctx->pid : file->pid,
  421. PIDTYPE_PID);
  422. print_file_stats(m, task ? task->comm : "<unknown>", stats);
  423. rcu_read_unlock();
  424. mutex_unlock(&dev->struct_mutex);
  425. }
  426. mutex_unlock(&dev->filelist_mutex);
  427. return 0;
  428. }
  429. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  430. {
  431. struct drm_info_node *node = m->private;
  432. struct drm_i915_private *dev_priv = node_to_i915(node);
  433. struct drm_device *dev = &dev_priv->drm;
  434. bool show_pin_display_only = !!node->info_ent->data;
  435. struct drm_i915_gem_object *obj;
  436. u64 total_obj_size, total_gtt_size;
  437. int count, ret;
  438. ret = mutex_lock_interruptible(&dev->struct_mutex);
  439. if (ret)
  440. return ret;
  441. total_obj_size = total_gtt_size = count = 0;
  442. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  443. if (show_pin_display_only && !obj->pin_display)
  444. continue;
  445. seq_puts(m, " ");
  446. describe_obj(m, obj);
  447. seq_putc(m, '\n');
  448. total_obj_size += obj->base.size;
  449. total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
  450. count++;
  451. }
  452. mutex_unlock(&dev->struct_mutex);
  453. seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
  454. count, total_obj_size, total_gtt_size);
  455. return 0;
  456. }
  457. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  458. {
  459. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  460. struct drm_device *dev = &dev_priv->drm;
  461. struct intel_crtc *crtc;
  462. int ret;
  463. ret = mutex_lock_interruptible(&dev->struct_mutex);
  464. if (ret)
  465. return ret;
  466. for_each_intel_crtc(dev, crtc) {
  467. const char pipe = pipe_name(crtc->pipe);
  468. const char plane = plane_name(crtc->plane);
  469. struct intel_flip_work *work;
  470. spin_lock_irq(&dev->event_lock);
  471. work = crtc->flip_work;
  472. if (work == NULL) {
  473. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  474. pipe, plane);
  475. } else {
  476. u32 pending;
  477. u32 addr;
  478. pending = atomic_read(&work->pending);
  479. if (pending) {
  480. seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
  481. pipe, plane);
  482. } else {
  483. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  484. pipe, plane);
  485. }
  486. if (work->flip_queued_req) {
  487. struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
  488. seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
  489. engine->name,
  490. i915_gem_request_get_seqno(work->flip_queued_req),
  491. dev_priv->next_seqno,
  492. intel_engine_get_seqno(engine),
  493. i915_gem_request_completed(work->flip_queued_req));
  494. } else
  495. seq_printf(m, "Flip not associated with any ring\n");
  496. seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
  497. work->flip_queued_vblank,
  498. work->flip_ready_vblank,
  499. intel_crtc_get_vblank_counter(crtc));
  500. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  501. if (INTEL_GEN(dev_priv) >= 4)
  502. addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
  503. else
  504. addr = I915_READ(DSPADDR(crtc->plane));
  505. seq_printf(m, "Current scanout address 0x%08x\n", addr);
  506. if (work->pending_flip_obj) {
  507. seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
  508. seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
  509. }
  510. }
  511. spin_unlock_irq(&dev->event_lock);
  512. }
  513. mutex_unlock(&dev->struct_mutex);
  514. return 0;
  515. }
  516. static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
  517. {
  518. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  519. struct drm_device *dev = &dev_priv->drm;
  520. struct drm_i915_gem_object *obj;
  521. struct intel_engine_cs *engine;
  522. int total = 0;
  523. int ret, j;
  524. ret = mutex_lock_interruptible(&dev->struct_mutex);
  525. if (ret)
  526. return ret;
  527. for_each_engine(engine, dev_priv) {
  528. for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
  529. int count;
  530. count = 0;
  531. list_for_each_entry(obj,
  532. &engine->batch_pool.cache_list[j],
  533. batch_pool_link)
  534. count++;
  535. seq_printf(m, "%s cache[%d]: %d objects\n",
  536. engine->name, j, count);
  537. list_for_each_entry(obj,
  538. &engine->batch_pool.cache_list[j],
  539. batch_pool_link) {
  540. seq_puts(m, " ");
  541. describe_obj(m, obj);
  542. seq_putc(m, '\n');
  543. }
  544. total += count;
  545. }
  546. }
  547. seq_printf(m, "total: %d\n", total);
  548. mutex_unlock(&dev->struct_mutex);
  549. return 0;
  550. }
  551. static int i915_gem_request_info(struct seq_file *m, void *data)
  552. {
  553. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  554. struct drm_device *dev = &dev_priv->drm;
  555. struct intel_engine_cs *engine;
  556. struct drm_i915_gem_request *req;
  557. int ret, any;
  558. ret = mutex_lock_interruptible(&dev->struct_mutex);
  559. if (ret)
  560. return ret;
  561. any = 0;
  562. for_each_engine(engine, dev_priv) {
  563. int count;
  564. count = 0;
  565. list_for_each_entry(req, &engine->request_list, link)
  566. count++;
  567. if (count == 0)
  568. continue;
  569. seq_printf(m, "%s requests: %d\n", engine->name, count);
  570. list_for_each_entry(req, &engine->request_list, link) {
  571. struct pid *pid = req->ctx->pid;
  572. struct task_struct *task;
  573. rcu_read_lock();
  574. task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
  575. seq_printf(m, " %x @ %d: %s [%d]\n",
  576. req->fence.seqno,
  577. (int) (jiffies - req->emitted_jiffies),
  578. task ? task->comm : "<unknown>",
  579. task ? task->pid : -1);
  580. rcu_read_unlock();
  581. }
  582. any++;
  583. }
  584. mutex_unlock(&dev->struct_mutex);
  585. if (any == 0)
  586. seq_puts(m, "No requests\n");
  587. return 0;
  588. }
  589. static void i915_ring_seqno_info(struct seq_file *m,
  590. struct intel_engine_cs *engine)
  591. {
  592. struct intel_breadcrumbs *b = &engine->breadcrumbs;
  593. struct rb_node *rb;
  594. seq_printf(m, "Current sequence (%s): %x\n",
  595. engine->name, intel_engine_get_seqno(engine));
  596. spin_lock(&b->lock);
  597. for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
  598. struct intel_wait *w = container_of(rb, typeof(*w), node);
  599. seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
  600. engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
  601. }
  602. spin_unlock(&b->lock);
  603. }
  604. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  605. {
  606. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  607. struct intel_engine_cs *engine;
  608. for_each_engine(engine, dev_priv)
  609. i915_ring_seqno_info(m, engine);
  610. return 0;
  611. }
  612. static int i915_interrupt_info(struct seq_file *m, void *data)
  613. {
  614. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  615. struct intel_engine_cs *engine;
  616. int i, pipe;
  617. intel_runtime_pm_get(dev_priv);
  618. if (IS_CHERRYVIEW(dev_priv)) {
  619. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  620. I915_READ(GEN8_MASTER_IRQ));
  621. seq_printf(m, "Display IER:\t%08x\n",
  622. I915_READ(VLV_IER));
  623. seq_printf(m, "Display IIR:\t%08x\n",
  624. I915_READ(VLV_IIR));
  625. seq_printf(m, "Display IIR_RW:\t%08x\n",
  626. I915_READ(VLV_IIR_RW));
  627. seq_printf(m, "Display IMR:\t%08x\n",
  628. I915_READ(VLV_IMR));
  629. for_each_pipe(dev_priv, pipe)
  630. seq_printf(m, "Pipe %c stat:\t%08x\n",
  631. pipe_name(pipe),
  632. I915_READ(PIPESTAT(pipe)));
  633. seq_printf(m, "Port hotplug:\t%08x\n",
  634. I915_READ(PORT_HOTPLUG_EN));
  635. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  636. I915_READ(VLV_DPFLIPSTAT));
  637. seq_printf(m, "DPINVGTT:\t%08x\n",
  638. I915_READ(DPINVGTT));
  639. for (i = 0; i < 4; i++) {
  640. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  641. i, I915_READ(GEN8_GT_IMR(i)));
  642. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  643. i, I915_READ(GEN8_GT_IIR(i)));
  644. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  645. i, I915_READ(GEN8_GT_IER(i)));
  646. }
  647. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  648. I915_READ(GEN8_PCU_IMR));
  649. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  650. I915_READ(GEN8_PCU_IIR));
  651. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  652. I915_READ(GEN8_PCU_IER));
  653. } else if (INTEL_GEN(dev_priv) >= 8) {
  654. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  655. I915_READ(GEN8_MASTER_IRQ));
  656. for (i = 0; i < 4; i++) {
  657. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  658. i, I915_READ(GEN8_GT_IMR(i)));
  659. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  660. i, I915_READ(GEN8_GT_IIR(i)));
  661. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  662. i, I915_READ(GEN8_GT_IER(i)));
  663. }
  664. for_each_pipe(dev_priv, pipe) {
  665. enum intel_display_power_domain power_domain;
  666. power_domain = POWER_DOMAIN_PIPE(pipe);
  667. if (!intel_display_power_get_if_enabled(dev_priv,
  668. power_domain)) {
  669. seq_printf(m, "Pipe %c power disabled\n",
  670. pipe_name(pipe));
  671. continue;
  672. }
  673. seq_printf(m, "Pipe %c IMR:\t%08x\n",
  674. pipe_name(pipe),
  675. I915_READ(GEN8_DE_PIPE_IMR(pipe)));
  676. seq_printf(m, "Pipe %c IIR:\t%08x\n",
  677. pipe_name(pipe),
  678. I915_READ(GEN8_DE_PIPE_IIR(pipe)));
  679. seq_printf(m, "Pipe %c IER:\t%08x\n",
  680. pipe_name(pipe),
  681. I915_READ(GEN8_DE_PIPE_IER(pipe)));
  682. intel_display_power_put(dev_priv, power_domain);
  683. }
  684. seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
  685. I915_READ(GEN8_DE_PORT_IMR));
  686. seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
  687. I915_READ(GEN8_DE_PORT_IIR));
  688. seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
  689. I915_READ(GEN8_DE_PORT_IER));
  690. seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
  691. I915_READ(GEN8_DE_MISC_IMR));
  692. seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
  693. I915_READ(GEN8_DE_MISC_IIR));
  694. seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
  695. I915_READ(GEN8_DE_MISC_IER));
  696. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  697. I915_READ(GEN8_PCU_IMR));
  698. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  699. I915_READ(GEN8_PCU_IIR));
  700. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  701. I915_READ(GEN8_PCU_IER));
  702. } else if (IS_VALLEYVIEW(dev_priv)) {
  703. seq_printf(m, "Display IER:\t%08x\n",
  704. I915_READ(VLV_IER));
  705. seq_printf(m, "Display IIR:\t%08x\n",
  706. I915_READ(VLV_IIR));
  707. seq_printf(m, "Display IIR_RW:\t%08x\n",
  708. I915_READ(VLV_IIR_RW));
  709. seq_printf(m, "Display IMR:\t%08x\n",
  710. I915_READ(VLV_IMR));
  711. for_each_pipe(dev_priv, pipe)
  712. seq_printf(m, "Pipe %c stat:\t%08x\n",
  713. pipe_name(pipe),
  714. I915_READ(PIPESTAT(pipe)));
  715. seq_printf(m, "Master IER:\t%08x\n",
  716. I915_READ(VLV_MASTER_IER));
  717. seq_printf(m, "Render IER:\t%08x\n",
  718. I915_READ(GTIER));
  719. seq_printf(m, "Render IIR:\t%08x\n",
  720. I915_READ(GTIIR));
  721. seq_printf(m, "Render IMR:\t%08x\n",
  722. I915_READ(GTIMR));
  723. seq_printf(m, "PM IER:\t\t%08x\n",
  724. I915_READ(GEN6_PMIER));
  725. seq_printf(m, "PM IIR:\t\t%08x\n",
  726. I915_READ(GEN6_PMIIR));
  727. seq_printf(m, "PM IMR:\t\t%08x\n",
  728. I915_READ(GEN6_PMIMR));
  729. seq_printf(m, "Port hotplug:\t%08x\n",
  730. I915_READ(PORT_HOTPLUG_EN));
  731. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  732. I915_READ(VLV_DPFLIPSTAT));
  733. seq_printf(m, "DPINVGTT:\t%08x\n",
  734. I915_READ(DPINVGTT));
  735. } else if (!HAS_PCH_SPLIT(dev_priv)) {
  736. seq_printf(m, "Interrupt enable: %08x\n",
  737. I915_READ(IER));
  738. seq_printf(m, "Interrupt identity: %08x\n",
  739. I915_READ(IIR));
  740. seq_printf(m, "Interrupt mask: %08x\n",
  741. I915_READ(IMR));
  742. for_each_pipe(dev_priv, pipe)
  743. seq_printf(m, "Pipe %c stat: %08x\n",
  744. pipe_name(pipe),
  745. I915_READ(PIPESTAT(pipe)));
  746. } else {
  747. seq_printf(m, "North Display Interrupt enable: %08x\n",
  748. I915_READ(DEIER));
  749. seq_printf(m, "North Display Interrupt identity: %08x\n",
  750. I915_READ(DEIIR));
  751. seq_printf(m, "North Display Interrupt mask: %08x\n",
  752. I915_READ(DEIMR));
  753. seq_printf(m, "South Display Interrupt enable: %08x\n",
  754. I915_READ(SDEIER));
  755. seq_printf(m, "South Display Interrupt identity: %08x\n",
  756. I915_READ(SDEIIR));
  757. seq_printf(m, "South Display Interrupt mask: %08x\n",
  758. I915_READ(SDEIMR));
  759. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  760. I915_READ(GTIER));
  761. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  762. I915_READ(GTIIR));
  763. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  764. I915_READ(GTIMR));
  765. }
  766. for_each_engine(engine, dev_priv) {
  767. if (INTEL_GEN(dev_priv) >= 6) {
  768. seq_printf(m,
  769. "Graphics Interrupt mask (%s): %08x\n",
  770. engine->name, I915_READ_IMR(engine));
  771. }
  772. i915_ring_seqno_info(m, engine);
  773. }
  774. intel_runtime_pm_put(dev_priv);
  775. return 0;
  776. }
  777. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  778. {
  779. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  780. struct drm_device *dev = &dev_priv->drm;
  781. int i, ret;
  782. ret = mutex_lock_interruptible(&dev->struct_mutex);
  783. if (ret)
  784. return ret;
  785. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  786. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  787. struct i915_vma *vma = dev_priv->fence_regs[i].vma;
  788. seq_printf(m, "Fence %d, pin count = %d, object = ",
  789. i, dev_priv->fence_regs[i].pin_count);
  790. if (!vma)
  791. seq_puts(m, "unused");
  792. else
  793. describe_obj(m, vma->obj);
  794. seq_putc(m, '\n');
  795. }
  796. mutex_unlock(&dev->struct_mutex);
  797. return 0;
  798. }
  799. static int i915_hws_info(struct seq_file *m, void *data)
  800. {
  801. struct drm_info_node *node = m->private;
  802. struct drm_i915_private *dev_priv = node_to_i915(node);
  803. struct intel_engine_cs *engine;
  804. const u32 *hws;
  805. int i;
  806. engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
  807. hws = engine->status_page.page_addr;
  808. if (hws == NULL)
  809. return 0;
  810. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  811. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  812. i * 4,
  813. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  814. }
  815. return 0;
  816. }
  817. static ssize_t
  818. i915_error_state_write(struct file *filp,
  819. const char __user *ubuf,
  820. size_t cnt,
  821. loff_t *ppos)
  822. {
  823. struct i915_error_state_file_priv *error_priv = filp->private_data;
  824. DRM_DEBUG_DRIVER("Resetting error state\n");
  825. i915_destroy_error_state(error_priv->dev);
  826. return cnt;
  827. }
  828. static int i915_error_state_open(struct inode *inode, struct file *file)
  829. {
  830. struct drm_i915_private *dev_priv = inode->i_private;
  831. struct i915_error_state_file_priv *error_priv;
  832. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  833. if (!error_priv)
  834. return -ENOMEM;
  835. error_priv->dev = &dev_priv->drm;
  836. i915_error_state_get(&dev_priv->drm, error_priv);
  837. file->private_data = error_priv;
  838. return 0;
  839. }
  840. static int i915_error_state_release(struct inode *inode, struct file *file)
  841. {
  842. struct i915_error_state_file_priv *error_priv = file->private_data;
  843. i915_error_state_put(error_priv);
  844. kfree(error_priv);
  845. return 0;
  846. }
  847. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  848. size_t count, loff_t *pos)
  849. {
  850. struct i915_error_state_file_priv *error_priv = file->private_data;
  851. struct drm_i915_error_state_buf error_str;
  852. loff_t tmp_pos = 0;
  853. ssize_t ret_count = 0;
  854. int ret;
  855. ret = i915_error_state_buf_init(&error_str,
  856. to_i915(error_priv->dev), count, *pos);
  857. if (ret)
  858. return ret;
  859. ret = i915_error_state_to_str(&error_str, error_priv);
  860. if (ret)
  861. goto out;
  862. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  863. error_str.buf,
  864. error_str.bytes);
  865. if (ret_count < 0)
  866. ret = ret_count;
  867. else
  868. *pos = error_str.start + ret_count;
  869. out:
  870. i915_error_state_buf_release(&error_str);
  871. return ret ?: ret_count;
  872. }
  873. static const struct file_operations i915_error_state_fops = {
  874. .owner = THIS_MODULE,
  875. .open = i915_error_state_open,
  876. .read = i915_error_state_read,
  877. .write = i915_error_state_write,
  878. .llseek = default_llseek,
  879. .release = i915_error_state_release,
  880. };
  881. static int
  882. i915_next_seqno_get(void *data, u64 *val)
  883. {
  884. struct drm_i915_private *dev_priv = data;
  885. int ret;
  886. ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
  887. if (ret)
  888. return ret;
  889. *val = dev_priv->next_seqno;
  890. mutex_unlock(&dev_priv->drm.struct_mutex);
  891. return 0;
  892. }
  893. static int
  894. i915_next_seqno_set(void *data, u64 val)
  895. {
  896. struct drm_i915_private *dev_priv = data;
  897. struct drm_device *dev = &dev_priv->drm;
  898. int ret;
  899. ret = mutex_lock_interruptible(&dev->struct_mutex);
  900. if (ret)
  901. return ret;
  902. ret = i915_gem_set_seqno(dev, val);
  903. mutex_unlock(&dev->struct_mutex);
  904. return ret;
  905. }
  906. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  907. i915_next_seqno_get, i915_next_seqno_set,
  908. "0x%llx\n");
  909. static int i915_frequency_info(struct seq_file *m, void *unused)
  910. {
  911. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  912. struct drm_device *dev = &dev_priv->drm;
  913. int ret = 0;
  914. intel_runtime_pm_get(dev_priv);
  915. if (IS_GEN5(dev_priv)) {
  916. u16 rgvswctl = I915_READ16(MEMSWCTL);
  917. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  918. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  919. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  920. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  921. MEMSTAT_VID_SHIFT);
  922. seq_printf(m, "Current P-state: %d\n",
  923. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  924. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  925. u32 freq_sts;
  926. mutex_lock(&dev_priv->rps.hw_lock);
  927. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  928. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  929. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  930. seq_printf(m, "actual GPU freq: %d MHz\n",
  931. intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
  932. seq_printf(m, "current GPU freq: %d MHz\n",
  933. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
  934. seq_printf(m, "max GPU freq: %d MHz\n",
  935. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  936. seq_printf(m, "min GPU freq: %d MHz\n",
  937. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
  938. seq_printf(m, "idle GPU freq: %d MHz\n",
  939. intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
  940. seq_printf(m,
  941. "efficient (RPe) frequency: %d MHz\n",
  942. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
  943. mutex_unlock(&dev_priv->rps.hw_lock);
  944. } else if (INTEL_GEN(dev_priv) >= 6) {
  945. u32 rp_state_limits;
  946. u32 gt_perf_status;
  947. u32 rp_state_cap;
  948. u32 rpmodectl, rpinclimit, rpdeclimit;
  949. u32 rpstat, cagf, reqf;
  950. u32 rpupei, rpcurup, rpprevup;
  951. u32 rpdownei, rpcurdown, rpprevdown;
  952. u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
  953. int max_freq;
  954. rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  955. if (IS_BROXTON(dev_priv)) {
  956. rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
  957. gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
  958. } else {
  959. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  960. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  961. }
  962. /* RPSTAT1 is in the GT power well */
  963. ret = mutex_lock_interruptible(&dev->struct_mutex);
  964. if (ret)
  965. goto out;
  966. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  967. reqf = I915_READ(GEN6_RPNSWREQ);
  968. if (IS_GEN9(dev_priv))
  969. reqf >>= 23;
  970. else {
  971. reqf &= ~GEN6_TURBO_DISABLE;
  972. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  973. reqf >>= 24;
  974. else
  975. reqf >>= 25;
  976. }
  977. reqf = intel_gpu_freq(dev_priv, reqf);
  978. rpmodectl = I915_READ(GEN6_RP_CONTROL);
  979. rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
  980. rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
  981. rpstat = I915_READ(GEN6_RPSTAT1);
  982. rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
  983. rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
  984. rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
  985. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
  986. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
  987. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
  988. if (IS_GEN9(dev_priv))
  989. cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
  990. else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  991. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  992. else
  993. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  994. cagf = intel_gpu_freq(dev_priv, cagf);
  995. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  996. mutex_unlock(&dev->struct_mutex);
  997. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  998. pm_ier = I915_READ(GEN6_PMIER);
  999. pm_imr = I915_READ(GEN6_PMIMR);
  1000. pm_isr = I915_READ(GEN6_PMISR);
  1001. pm_iir = I915_READ(GEN6_PMIIR);
  1002. pm_mask = I915_READ(GEN6_PMINTRMSK);
  1003. } else {
  1004. pm_ier = I915_READ(GEN8_GT_IER(2));
  1005. pm_imr = I915_READ(GEN8_GT_IMR(2));
  1006. pm_isr = I915_READ(GEN8_GT_ISR(2));
  1007. pm_iir = I915_READ(GEN8_GT_IIR(2));
  1008. pm_mask = I915_READ(GEN6_PMINTRMSK);
  1009. }
  1010. seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
  1011. pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
  1012. seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
  1013. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  1014. seq_printf(m, "Render p-state ratio: %d\n",
  1015. (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
  1016. seq_printf(m, "Render p-state VID: %d\n",
  1017. gt_perf_status & 0xff);
  1018. seq_printf(m, "Render p-state limit: %d\n",
  1019. rp_state_limits & 0xff);
  1020. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  1021. seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
  1022. seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
  1023. seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
  1024. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  1025. seq_printf(m, "CAGF: %dMHz\n", cagf);
  1026. seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
  1027. rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
  1028. seq_printf(m, "RP CUR UP: %d (%dus)\n",
  1029. rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
  1030. seq_printf(m, "RP PREV UP: %d (%dus)\n",
  1031. rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
  1032. seq_printf(m, "Up threshold: %d%%\n",
  1033. dev_priv->rps.up_threshold);
  1034. seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
  1035. rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
  1036. seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
  1037. rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
  1038. seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
  1039. rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
  1040. seq_printf(m, "Down threshold: %d%%\n",
  1041. dev_priv->rps.down_threshold);
  1042. max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
  1043. rp_state_cap >> 16) & 0xff;
  1044. max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
  1045. GEN9_FREQ_SCALER : 1);
  1046. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  1047. intel_gpu_freq(dev_priv, max_freq));
  1048. max_freq = (rp_state_cap & 0xff00) >> 8;
  1049. max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
  1050. GEN9_FREQ_SCALER : 1);
  1051. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  1052. intel_gpu_freq(dev_priv, max_freq));
  1053. max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
  1054. rp_state_cap >> 0) & 0xff;
  1055. max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
  1056. GEN9_FREQ_SCALER : 1);
  1057. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  1058. intel_gpu_freq(dev_priv, max_freq));
  1059. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  1060. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  1061. seq_printf(m, "Current freq: %d MHz\n",
  1062. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
  1063. seq_printf(m, "Actual freq: %d MHz\n", cagf);
  1064. seq_printf(m, "Idle freq: %d MHz\n",
  1065. intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
  1066. seq_printf(m, "Min freq: %d MHz\n",
  1067. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
  1068. seq_printf(m, "Boost freq: %d MHz\n",
  1069. intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
  1070. seq_printf(m, "Max freq: %d MHz\n",
  1071. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  1072. seq_printf(m,
  1073. "efficient (RPe) frequency: %d MHz\n",
  1074. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
  1075. } else {
  1076. seq_puts(m, "no P-state info available\n");
  1077. }
  1078. seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
  1079. seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
  1080. seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
  1081. out:
  1082. intel_runtime_pm_put(dev_priv);
  1083. return ret;
  1084. }
  1085. static int i915_hangcheck_info(struct seq_file *m, void *unused)
  1086. {
  1087. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1088. struct intel_engine_cs *engine;
  1089. u64 acthd[I915_NUM_ENGINES];
  1090. u32 seqno[I915_NUM_ENGINES];
  1091. u32 instdone[I915_NUM_INSTDONE_REG];
  1092. enum intel_engine_id id;
  1093. int j;
  1094. if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
  1095. seq_printf(m, "Wedged\n");
  1096. if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
  1097. seq_printf(m, "Reset in progress\n");
  1098. if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
  1099. seq_printf(m, "Waiter holding struct mutex\n");
  1100. if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
  1101. seq_printf(m, "struct_mutex blocked for reset\n");
  1102. if (!i915.enable_hangcheck) {
  1103. seq_printf(m, "Hangcheck disabled\n");
  1104. return 0;
  1105. }
  1106. intel_runtime_pm_get(dev_priv);
  1107. for_each_engine_id(engine, dev_priv, id) {
  1108. acthd[id] = intel_engine_get_active_head(engine);
  1109. seqno[id] = intel_engine_get_seqno(engine);
  1110. }
  1111. i915_get_extra_instdone(dev_priv, instdone);
  1112. intel_runtime_pm_put(dev_priv);
  1113. if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
  1114. seq_printf(m, "Hangcheck active, fires in %dms\n",
  1115. jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
  1116. jiffies));
  1117. } else
  1118. seq_printf(m, "Hangcheck inactive\n");
  1119. for_each_engine_id(engine, dev_priv, id) {
  1120. seq_printf(m, "%s:\n", engine->name);
  1121. seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
  1122. engine->hangcheck.seqno,
  1123. seqno[id],
  1124. engine->last_submitted_seqno);
  1125. seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
  1126. yesno(intel_engine_has_waiter(engine)),
  1127. yesno(test_bit(engine->id,
  1128. &dev_priv->gpu_error.missed_irq_rings)));
  1129. seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
  1130. (long long)engine->hangcheck.acthd,
  1131. (long long)acthd[id]);
  1132. seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
  1133. seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
  1134. if (engine->id == RCS) {
  1135. seq_puts(m, "\tinstdone read =");
  1136. for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
  1137. seq_printf(m, " 0x%08x", instdone[j]);
  1138. seq_puts(m, "\n\tinstdone accu =");
  1139. for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
  1140. seq_printf(m, " 0x%08x",
  1141. engine->hangcheck.instdone[j]);
  1142. seq_puts(m, "\n");
  1143. }
  1144. }
  1145. return 0;
  1146. }
  1147. static int ironlake_drpc_info(struct seq_file *m)
  1148. {
  1149. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1150. struct drm_device *dev = &dev_priv->drm;
  1151. u32 rgvmodectl, rstdbyctl;
  1152. u16 crstandvid;
  1153. int ret;
  1154. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1155. if (ret)
  1156. return ret;
  1157. intel_runtime_pm_get(dev_priv);
  1158. rgvmodectl = I915_READ(MEMMODECTL);
  1159. rstdbyctl = I915_READ(RSTDBYCTL);
  1160. crstandvid = I915_READ16(CRSTANDVID);
  1161. intel_runtime_pm_put(dev_priv);
  1162. mutex_unlock(&dev->struct_mutex);
  1163. seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
  1164. seq_printf(m, "Boost freq: %d\n",
  1165. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  1166. MEMMODE_BOOST_FREQ_SHIFT);
  1167. seq_printf(m, "HW control enabled: %s\n",
  1168. yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
  1169. seq_printf(m, "SW control enabled: %s\n",
  1170. yesno(rgvmodectl & MEMMODE_SWMODE_EN));
  1171. seq_printf(m, "Gated voltage change: %s\n",
  1172. yesno(rgvmodectl & MEMMODE_RCLK_GATE));
  1173. seq_printf(m, "Starting frequency: P%d\n",
  1174. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  1175. seq_printf(m, "Max P-state: P%d\n",
  1176. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  1177. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  1178. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  1179. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  1180. seq_printf(m, "Render standby enabled: %s\n",
  1181. yesno(!(rstdbyctl & RCX_SW_EXIT)));
  1182. seq_puts(m, "Current RS state: ");
  1183. switch (rstdbyctl & RSX_STATUS_MASK) {
  1184. case RSX_STATUS_ON:
  1185. seq_puts(m, "on\n");
  1186. break;
  1187. case RSX_STATUS_RC1:
  1188. seq_puts(m, "RC1\n");
  1189. break;
  1190. case RSX_STATUS_RC1E:
  1191. seq_puts(m, "RC1E\n");
  1192. break;
  1193. case RSX_STATUS_RS1:
  1194. seq_puts(m, "RS1\n");
  1195. break;
  1196. case RSX_STATUS_RS2:
  1197. seq_puts(m, "RS2 (RC6)\n");
  1198. break;
  1199. case RSX_STATUS_RS3:
  1200. seq_puts(m, "RC3 (RC6+)\n");
  1201. break;
  1202. default:
  1203. seq_puts(m, "unknown\n");
  1204. break;
  1205. }
  1206. return 0;
  1207. }
  1208. static int i915_forcewake_domains(struct seq_file *m, void *data)
  1209. {
  1210. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1211. struct intel_uncore_forcewake_domain *fw_domain;
  1212. spin_lock_irq(&dev_priv->uncore.lock);
  1213. for_each_fw_domain(fw_domain, dev_priv) {
  1214. seq_printf(m, "%s.wake_count = %u\n",
  1215. intel_uncore_forcewake_domain_to_str(fw_domain->id),
  1216. fw_domain->wake_count);
  1217. }
  1218. spin_unlock_irq(&dev_priv->uncore.lock);
  1219. return 0;
  1220. }
  1221. static int vlv_drpc_info(struct seq_file *m)
  1222. {
  1223. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1224. u32 rpmodectl1, rcctl1, pw_status;
  1225. intel_runtime_pm_get(dev_priv);
  1226. pw_status = I915_READ(VLV_GTLC_PW_STATUS);
  1227. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1228. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1229. intel_runtime_pm_put(dev_priv);
  1230. seq_printf(m, "Video Turbo Mode: %s\n",
  1231. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1232. seq_printf(m, "Turbo enabled: %s\n",
  1233. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1234. seq_printf(m, "HW control enabled: %s\n",
  1235. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1236. seq_printf(m, "SW control enabled: %s\n",
  1237. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1238. GEN6_RP_MEDIA_SW_MODE));
  1239. seq_printf(m, "RC6 Enabled: %s\n",
  1240. yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
  1241. GEN6_RC_CTL_EI_MODE(1))));
  1242. seq_printf(m, "Render Power Well: %s\n",
  1243. (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
  1244. seq_printf(m, "Media Power Well: %s\n",
  1245. (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
  1246. seq_printf(m, "Render RC6 residency since boot: %u\n",
  1247. I915_READ(VLV_GT_RENDER_RC6));
  1248. seq_printf(m, "Media RC6 residency since boot: %u\n",
  1249. I915_READ(VLV_GT_MEDIA_RC6));
  1250. return i915_forcewake_domains(m, NULL);
  1251. }
  1252. static int gen6_drpc_info(struct seq_file *m)
  1253. {
  1254. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1255. struct drm_device *dev = &dev_priv->drm;
  1256. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  1257. u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
  1258. unsigned forcewake_count;
  1259. int count = 0, ret;
  1260. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1261. if (ret)
  1262. return ret;
  1263. intel_runtime_pm_get(dev_priv);
  1264. spin_lock_irq(&dev_priv->uncore.lock);
  1265. forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
  1266. spin_unlock_irq(&dev_priv->uncore.lock);
  1267. if (forcewake_count) {
  1268. seq_puts(m, "RC information inaccurate because somebody "
  1269. "holds a forcewake reference \n");
  1270. } else {
  1271. /* NB: we cannot use forcewake, else we read the wrong values */
  1272. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  1273. udelay(10);
  1274. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1275. }
  1276. gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
  1277. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  1278. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1279. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1280. if (INTEL_GEN(dev_priv) >= 9) {
  1281. gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
  1282. gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
  1283. }
  1284. mutex_unlock(&dev->struct_mutex);
  1285. mutex_lock(&dev_priv->rps.hw_lock);
  1286. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1287. mutex_unlock(&dev_priv->rps.hw_lock);
  1288. intel_runtime_pm_put(dev_priv);
  1289. seq_printf(m, "Video Turbo Mode: %s\n",
  1290. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1291. seq_printf(m, "HW control enabled: %s\n",
  1292. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1293. seq_printf(m, "SW control enabled: %s\n",
  1294. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1295. GEN6_RP_MEDIA_SW_MODE));
  1296. seq_printf(m, "RC1e Enabled: %s\n",
  1297. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1298. seq_printf(m, "RC6 Enabled: %s\n",
  1299. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1300. if (INTEL_GEN(dev_priv) >= 9) {
  1301. seq_printf(m, "Render Well Gating Enabled: %s\n",
  1302. yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
  1303. seq_printf(m, "Media Well Gating Enabled: %s\n",
  1304. yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
  1305. }
  1306. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1307. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1308. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1309. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1310. seq_puts(m, "Current RC state: ");
  1311. switch (gt_core_status & GEN6_RCn_MASK) {
  1312. case GEN6_RC0:
  1313. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1314. seq_puts(m, "Core Power Down\n");
  1315. else
  1316. seq_puts(m, "on\n");
  1317. break;
  1318. case GEN6_RC3:
  1319. seq_puts(m, "RC3\n");
  1320. break;
  1321. case GEN6_RC6:
  1322. seq_puts(m, "RC6\n");
  1323. break;
  1324. case GEN6_RC7:
  1325. seq_puts(m, "RC7\n");
  1326. break;
  1327. default:
  1328. seq_puts(m, "Unknown\n");
  1329. break;
  1330. }
  1331. seq_printf(m, "Core Power Down: %s\n",
  1332. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1333. if (INTEL_GEN(dev_priv) >= 9) {
  1334. seq_printf(m, "Render Power Well: %s\n",
  1335. (gen9_powergate_status &
  1336. GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
  1337. seq_printf(m, "Media Power Well: %s\n",
  1338. (gen9_powergate_status &
  1339. GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
  1340. }
  1341. /* Not exactly sure what this is */
  1342. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1343. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1344. seq_printf(m, "RC6 residency since boot: %u\n",
  1345. I915_READ(GEN6_GT_GFX_RC6));
  1346. seq_printf(m, "RC6+ residency since boot: %u\n",
  1347. I915_READ(GEN6_GT_GFX_RC6p));
  1348. seq_printf(m, "RC6++ residency since boot: %u\n",
  1349. I915_READ(GEN6_GT_GFX_RC6pp));
  1350. seq_printf(m, "RC6 voltage: %dmV\n",
  1351. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1352. seq_printf(m, "RC6+ voltage: %dmV\n",
  1353. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1354. seq_printf(m, "RC6++ voltage: %dmV\n",
  1355. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1356. return i915_forcewake_domains(m, NULL);
  1357. }
  1358. static int i915_drpc_info(struct seq_file *m, void *unused)
  1359. {
  1360. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1361. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1362. return vlv_drpc_info(m);
  1363. else if (INTEL_GEN(dev_priv) >= 6)
  1364. return gen6_drpc_info(m);
  1365. else
  1366. return ironlake_drpc_info(m);
  1367. }
  1368. static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
  1369. {
  1370. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1371. seq_printf(m, "FB tracking busy bits: 0x%08x\n",
  1372. dev_priv->fb_tracking.busy_bits);
  1373. seq_printf(m, "FB tracking flip bits: 0x%08x\n",
  1374. dev_priv->fb_tracking.flip_bits);
  1375. return 0;
  1376. }
  1377. static int i915_fbc_status(struct seq_file *m, void *unused)
  1378. {
  1379. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1380. if (!HAS_FBC(dev_priv)) {
  1381. seq_puts(m, "FBC unsupported on this chipset\n");
  1382. return 0;
  1383. }
  1384. intel_runtime_pm_get(dev_priv);
  1385. mutex_lock(&dev_priv->fbc.lock);
  1386. if (intel_fbc_is_active(dev_priv))
  1387. seq_puts(m, "FBC enabled\n");
  1388. else
  1389. seq_printf(m, "FBC disabled: %s\n",
  1390. dev_priv->fbc.no_fbc_reason);
  1391. if (INTEL_GEN(dev_priv) >= 7)
  1392. seq_printf(m, "Compressing: %s\n",
  1393. yesno(I915_READ(FBC_STATUS2) &
  1394. FBC_COMPRESSION_MASK));
  1395. mutex_unlock(&dev_priv->fbc.lock);
  1396. intel_runtime_pm_put(dev_priv);
  1397. return 0;
  1398. }
  1399. static int i915_fbc_fc_get(void *data, u64 *val)
  1400. {
  1401. struct drm_i915_private *dev_priv = data;
  1402. if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
  1403. return -ENODEV;
  1404. *val = dev_priv->fbc.false_color;
  1405. return 0;
  1406. }
  1407. static int i915_fbc_fc_set(void *data, u64 val)
  1408. {
  1409. struct drm_i915_private *dev_priv = data;
  1410. u32 reg;
  1411. if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
  1412. return -ENODEV;
  1413. mutex_lock(&dev_priv->fbc.lock);
  1414. reg = I915_READ(ILK_DPFC_CONTROL);
  1415. dev_priv->fbc.false_color = val;
  1416. I915_WRITE(ILK_DPFC_CONTROL, val ?
  1417. (reg | FBC_CTL_FALSE_COLOR) :
  1418. (reg & ~FBC_CTL_FALSE_COLOR));
  1419. mutex_unlock(&dev_priv->fbc.lock);
  1420. return 0;
  1421. }
  1422. DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
  1423. i915_fbc_fc_get, i915_fbc_fc_set,
  1424. "%llu\n");
  1425. static int i915_ips_status(struct seq_file *m, void *unused)
  1426. {
  1427. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1428. if (!HAS_IPS(dev_priv)) {
  1429. seq_puts(m, "not supported\n");
  1430. return 0;
  1431. }
  1432. intel_runtime_pm_get(dev_priv);
  1433. seq_printf(m, "Enabled by kernel parameter: %s\n",
  1434. yesno(i915.enable_ips));
  1435. if (INTEL_GEN(dev_priv) >= 8) {
  1436. seq_puts(m, "Currently: unknown\n");
  1437. } else {
  1438. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1439. seq_puts(m, "Currently: enabled\n");
  1440. else
  1441. seq_puts(m, "Currently: disabled\n");
  1442. }
  1443. intel_runtime_pm_put(dev_priv);
  1444. return 0;
  1445. }
  1446. static int i915_sr_status(struct seq_file *m, void *unused)
  1447. {
  1448. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1449. bool sr_enabled = false;
  1450. intel_runtime_pm_get(dev_priv);
  1451. if (HAS_PCH_SPLIT(dev_priv))
  1452. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1453. else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
  1454. IS_I945G(dev_priv) || IS_I945GM(dev_priv))
  1455. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1456. else if (IS_I915GM(dev_priv))
  1457. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1458. else if (IS_PINEVIEW(dev_priv))
  1459. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1460. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1461. sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
  1462. intel_runtime_pm_put(dev_priv);
  1463. seq_printf(m, "self-refresh: %s\n",
  1464. sr_enabled ? "enabled" : "disabled");
  1465. return 0;
  1466. }
  1467. static int i915_emon_status(struct seq_file *m, void *unused)
  1468. {
  1469. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1470. struct drm_device *dev = &dev_priv->drm;
  1471. unsigned long temp, chipset, gfx;
  1472. int ret;
  1473. if (!IS_GEN5(dev_priv))
  1474. return -ENODEV;
  1475. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1476. if (ret)
  1477. return ret;
  1478. temp = i915_mch_val(dev_priv);
  1479. chipset = i915_chipset_val(dev_priv);
  1480. gfx = i915_gfx_val(dev_priv);
  1481. mutex_unlock(&dev->struct_mutex);
  1482. seq_printf(m, "GMCH temp: %ld\n", temp);
  1483. seq_printf(m, "Chipset power: %ld\n", chipset);
  1484. seq_printf(m, "GFX power: %ld\n", gfx);
  1485. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1486. return 0;
  1487. }
  1488. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1489. {
  1490. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1491. int ret = 0;
  1492. int gpu_freq, ia_freq;
  1493. unsigned int max_gpu_freq, min_gpu_freq;
  1494. if (!HAS_LLC(dev_priv)) {
  1495. seq_puts(m, "unsupported on this chipset\n");
  1496. return 0;
  1497. }
  1498. intel_runtime_pm_get(dev_priv);
  1499. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1500. if (ret)
  1501. goto out;
  1502. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1503. /* Convert GT frequency to 50 HZ units */
  1504. min_gpu_freq =
  1505. dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
  1506. max_gpu_freq =
  1507. dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
  1508. } else {
  1509. min_gpu_freq = dev_priv->rps.min_freq_softlimit;
  1510. max_gpu_freq = dev_priv->rps.max_freq_softlimit;
  1511. }
  1512. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1513. for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
  1514. ia_freq = gpu_freq;
  1515. sandybridge_pcode_read(dev_priv,
  1516. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1517. &ia_freq);
  1518. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1519. intel_gpu_freq(dev_priv, (gpu_freq *
  1520. (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
  1521. GEN9_FREQ_SCALER : 1))),
  1522. ((ia_freq >> 0) & 0xff) * 100,
  1523. ((ia_freq >> 8) & 0xff) * 100);
  1524. }
  1525. mutex_unlock(&dev_priv->rps.hw_lock);
  1526. out:
  1527. intel_runtime_pm_put(dev_priv);
  1528. return ret;
  1529. }
  1530. static int i915_opregion(struct seq_file *m, void *unused)
  1531. {
  1532. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1533. struct drm_device *dev = &dev_priv->drm;
  1534. struct intel_opregion *opregion = &dev_priv->opregion;
  1535. int ret;
  1536. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1537. if (ret)
  1538. goto out;
  1539. if (opregion->header)
  1540. seq_write(m, opregion->header, OPREGION_SIZE);
  1541. mutex_unlock(&dev->struct_mutex);
  1542. out:
  1543. return 0;
  1544. }
  1545. static int i915_vbt(struct seq_file *m, void *unused)
  1546. {
  1547. struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
  1548. if (opregion->vbt)
  1549. seq_write(m, opregion->vbt, opregion->vbt_size);
  1550. return 0;
  1551. }
  1552. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1553. {
  1554. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1555. struct drm_device *dev = &dev_priv->drm;
  1556. struct intel_framebuffer *fbdev_fb = NULL;
  1557. struct drm_framebuffer *drm_fb;
  1558. int ret;
  1559. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1560. if (ret)
  1561. return ret;
  1562. #ifdef CONFIG_DRM_FBDEV_EMULATION
  1563. if (dev_priv->fbdev) {
  1564. fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
  1565. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
  1566. fbdev_fb->base.width,
  1567. fbdev_fb->base.height,
  1568. fbdev_fb->base.depth,
  1569. fbdev_fb->base.bits_per_pixel,
  1570. fbdev_fb->base.modifier[0],
  1571. drm_framebuffer_read_refcount(&fbdev_fb->base));
  1572. describe_obj(m, fbdev_fb->obj);
  1573. seq_putc(m, '\n');
  1574. }
  1575. #endif
  1576. mutex_lock(&dev->mode_config.fb_lock);
  1577. drm_for_each_fb(drm_fb, dev) {
  1578. struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
  1579. if (fb == fbdev_fb)
  1580. continue;
  1581. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
  1582. fb->base.width,
  1583. fb->base.height,
  1584. fb->base.depth,
  1585. fb->base.bits_per_pixel,
  1586. fb->base.modifier[0],
  1587. drm_framebuffer_read_refcount(&fb->base));
  1588. describe_obj(m, fb->obj);
  1589. seq_putc(m, '\n');
  1590. }
  1591. mutex_unlock(&dev->mode_config.fb_lock);
  1592. mutex_unlock(&dev->struct_mutex);
  1593. return 0;
  1594. }
  1595. static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
  1596. {
  1597. seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
  1598. ring->space, ring->head, ring->tail,
  1599. ring->last_retired_head);
  1600. }
  1601. static int i915_context_status(struct seq_file *m, void *unused)
  1602. {
  1603. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1604. struct drm_device *dev = &dev_priv->drm;
  1605. struct intel_engine_cs *engine;
  1606. struct i915_gem_context *ctx;
  1607. int ret;
  1608. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1609. if (ret)
  1610. return ret;
  1611. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1612. seq_printf(m, "HW context %u ", ctx->hw_id);
  1613. if (ctx->pid) {
  1614. struct task_struct *task;
  1615. task = get_pid_task(ctx->pid, PIDTYPE_PID);
  1616. if (task) {
  1617. seq_printf(m, "(%s [%d]) ",
  1618. task->comm, task->pid);
  1619. put_task_struct(task);
  1620. }
  1621. } else if (IS_ERR(ctx->file_priv)) {
  1622. seq_puts(m, "(deleted) ");
  1623. } else {
  1624. seq_puts(m, "(kernel) ");
  1625. }
  1626. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  1627. seq_putc(m, '\n');
  1628. for_each_engine(engine, dev_priv) {
  1629. struct intel_context *ce = &ctx->engine[engine->id];
  1630. seq_printf(m, "%s: ", engine->name);
  1631. seq_putc(m, ce->initialised ? 'I' : 'i');
  1632. if (ce->state)
  1633. describe_obj(m, ce->state->obj);
  1634. if (ce->ring)
  1635. describe_ctx_ring(m, ce->ring);
  1636. seq_putc(m, '\n');
  1637. }
  1638. seq_putc(m, '\n');
  1639. }
  1640. mutex_unlock(&dev->struct_mutex);
  1641. return 0;
  1642. }
  1643. static void i915_dump_lrc_obj(struct seq_file *m,
  1644. struct i915_gem_context *ctx,
  1645. struct intel_engine_cs *engine)
  1646. {
  1647. struct i915_vma *vma = ctx->engine[engine->id].state;
  1648. struct page *page;
  1649. int j;
  1650. seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
  1651. if (!vma) {
  1652. seq_puts(m, "\tFake context\n");
  1653. return;
  1654. }
  1655. if (vma->flags & I915_VMA_GLOBAL_BIND)
  1656. seq_printf(m, "\tBound in GGTT at 0x%08x\n",
  1657. i915_ggtt_offset(vma));
  1658. if (i915_gem_object_get_pages(vma->obj)) {
  1659. seq_puts(m, "\tFailed to get pages for context object\n\n");
  1660. return;
  1661. }
  1662. page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
  1663. if (page) {
  1664. u32 *reg_state = kmap_atomic(page);
  1665. for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
  1666. seq_printf(m,
  1667. "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
  1668. j * 4,
  1669. reg_state[j], reg_state[j + 1],
  1670. reg_state[j + 2], reg_state[j + 3]);
  1671. }
  1672. kunmap_atomic(reg_state);
  1673. }
  1674. seq_putc(m, '\n');
  1675. }
  1676. static int i915_dump_lrc(struct seq_file *m, void *unused)
  1677. {
  1678. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1679. struct drm_device *dev = &dev_priv->drm;
  1680. struct intel_engine_cs *engine;
  1681. struct i915_gem_context *ctx;
  1682. int ret;
  1683. if (!i915.enable_execlists) {
  1684. seq_printf(m, "Logical Ring Contexts are disabled\n");
  1685. return 0;
  1686. }
  1687. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1688. if (ret)
  1689. return ret;
  1690. list_for_each_entry(ctx, &dev_priv->context_list, link)
  1691. for_each_engine(engine, dev_priv)
  1692. i915_dump_lrc_obj(m, ctx, engine);
  1693. mutex_unlock(&dev->struct_mutex);
  1694. return 0;
  1695. }
  1696. static int i915_execlists(struct seq_file *m, void *data)
  1697. {
  1698. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1699. struct drm_device *dev = &dev_priv->drm;
  1700. struct intel_engine_cs *engine;
  1701. u32 status_pointer;
  1702. u8 read_pointer;
  1703. u8 write_pointer;
  1704. u32 status;
  1705. u32 ctx_id;
  1706. struct list_head *cursor;
  1707. int i, ret;
  1708. if (!i915.enable_execlists) {
  1709. seq_puts(m, "Logical Ring Contexts are disabled\n");
  1710. return 0;
  1711. }
  1712. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1713. if (ret)
  1714. return ret;
  1715. intel_runtime_pm_get(dev_priv);
  1716. for_each_engine(engine, dev_priv) {
  1717. struct drm_i915_gem_request *head_req = NULL;
  1718. int count = 0;
  1719. seq_printf(m, "%s\n", engine->name);
  1720. status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
  1721. ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
  1722. seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
  1723. status, ctx_id);
  1724. status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
  1725. seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
  1726. read_pointer = GEN8_CSB_READ_PTR(status_pointer);
  1727. write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
  1728. if (read_pointer > write_pointer)
  1729. write_pointer += GEN8_CSB_ENTRIES;
  1730. seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
  1731. read_pointer, write_pointer);
  1732. for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
  1733. status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
  1734. ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
  1735. seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
  1736. i, status, ctx_id);
  1737. }
  1738. spin_lock_bh(&engine->execlist_lock);
  1739. list_for_each(cursor, &engine->execlist_queue)
  1740. count++;
  1741. head_req = list_first_entry_or_null(&engine->execlist_queue,
  1742. struct drm_i915_gem_request,
  1743. execlist_link);
  1744. spin_unlock_bh(&engine->execlist_lock);
  1745. seq_printf(m, "\t%d requests in queue\n", count);
  1746. if (head_req) {
  1747. seq_printf(m, "\tHead request context: %u\n",
  1748. head_req->ctx->hw_id);
  1749. seq_printf(m, "\tHead request tail: %u\n",
  1750. head_req->tail);
  1751. }
  1752. seq_putc(m, '\n');
  1753. }
  1754. intel_runtime_pm_put(dev_priv);
  1755. mutex_unlock(&dev->struct_mutex);
  1756. return 0;
  1757. }
  1758. static const char *swizzle_string(unsigned swizzle)
  1759. {
  1760. switch (swizzle) {
  1761. case I915_BIT_6_SWIZZLE_NONE:
  1762. return "none";
  1763. case I915_BIT_6_SWIZZLE_9:
  1764. return "bit9";
  1765. case I915_BIT_6_SWIZZLE_9_10:
  1766. return "bit9/bit10";
  1767. case I915_BIT_6_SWIZZLE_9_11:
  1768. return "bit9/bit11";
  1769. case I915_BIT_6_SWIZZLE_9_10_11:
  1770. return "bit9/bit10/bit11";
  1771. case I915_BIT_6_SWIZZLE_9_17:
  1772. return "bit9/bit17";
  1773. case I915_BIT_6_SWIZZLE_9_10_17:
  1774. return "bit9/bit10/bit17";
  1775. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1776. return "unknown";
  1777. }
  1778. return "bug";
  1779. }
  1780. static int i915_swizzle_info(struct seq_file *m, void *data)
  1781. {
  1782. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1783. struct drm_device *dev = &dev_priv->drm;
  1784. int ret;
  1785. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1786. if (ret)
  1787. return ret;
  1788. intel_runtime_pm_get(dev_priv);
  1789. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1790. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1791. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1792. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1793. if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
  1794. seq_printf(m, "DDC = 0x%08x\n",
  1795. I915_READ(DCC));
  1796. seq_printf(m, "DDC2 = 0x%08x\n",
  1797. I915_READ(DCC2));
  1798. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1799. I915_READ16(C0DRB3));
  1800. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1801. I915_READ16(C1DRB3));
  1802. } else if (INTEL_GEN(dev_priv) >= 6) {
  1803. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1804. I915_READ(MAD_DIMM_C0));
  1805. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1806. I915_READ(MAD_DIMM_C1));
  1807. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1808. I915_READ(MAD_DIMM_C2));
  1809. seq_printf(m, "TILECTL = 0x%08x\n",
  1810. I915_READ(TILECTL));
  1811. if (INTEL_GEN(dev_priv) >= 8)
  1812. seq_printf(m, "GAMTARBMODE = 0x%08x\n",
  1813. I915_READ(GAMTARBMODE));
  1814. else
  1815. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1816. I915_READ(ARB_MODE));
  1817. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1818. I915_READ(DISP_ARB_CTL));
  1819. }
  1820. if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
  1821. seq_puts(m, "L-shaped memory detected\n");
  1822. intel_runtime_pm_put(dev_priv);
  1823. mutex_unlock(&dev->struct_mutex);
  1824. return 0;
  1825. }
  1826. static int per_file_ctx(int id, void *ptr, void *data)
  1827. {
  1828. struct i915_gem_context *ctx = ptr;
  1829. struct seq_file *m = data;
  1830. struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
  1831. if (!ppgtt) {
  1832. seq_printf(m, " no ppgtt for context %d\n",
  1833. ctx->user_handle);
  1834. return 0;
  1835. }
  1836. if (i915_gem_context_is_default(ctx))
  1837. seq_puts(m, " default context:\n");
  1838. else
  1839. seq_printf(m, " context %d:\n", ctx->user_handle);
  1840. ppgtt->debug_dump(ppgtt, m);
  1841. return 0;
  1842. }
  1843. static void gen8_ppgtt_info(struct seq_file *m,
  1844. struct drm_i915_private *dev_priv)
  1845. {
  1846. struct intel_engine_cs *engine;
  1847. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1848. int i;
  1849. if (!ppgtt)
  1850. return;
  1851. for_each_engine(engine, dev_priv) {
  1852. seq_printf(m, "%s\n", engine->name);
  1853. for (i = 0; i < 4; i++) {
  1854. u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
  1855. pdp <<= 32;
  1856. pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
  1857. seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
  1858. }
  1859. }
  1860. }
  1861. static void gen6_ppgtt_info(struct seq_file *m,
  1862. struct drm_i915_private *dev_priv)
  1863. {
  1864. struct intel_engine_cs *engine;
  1865. if (IS_GEN6(dev_priv))
  1866. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1867. for_each_engine(engine, dev_priv) {
  1868. seq_printf(m, "%s\n", engine->name);
  1869. if (IS_GEN7(dev_priv))
  1870. seq_printf(m, "GFX_MODE: 0x%08x\n",
  1871. I915_READ(RING_MODE_GEN7(engine)));
  1872. seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
  1873. I915_READ(RING_PP_DIR_BASE(engine)));
  1874. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
  1875. I915_READ(RING_PP_DIR_BASE_READ(engine)));
  1876. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
  1877. I915_READ(RING_PP_DIR_DCLV(engine)));
  1878. }
  1879. if (dev_priv->mm.aliasing_ppgtt) {
  1880. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1881. seq_puts(m, "aliasing PPGTT:\n");
  1882. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
  1883. ppgtt->debug_dump(ppgtt, m);
  1884. }
  1885. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1886. }
  1887. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1888. {
  1889. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1890. struct drm_device *dev = &dev_priv->drm;
  1891. struct drm_file *file;
  1892. int ret;
  1893. mutex_lock(&dev->filelist_mutex);
  1894. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1895. if (ret)
  1896. goto out_unlock;
  1897. intel_runtime_pm_get(dev_priv);
  1898. if (INTEL_GEN(dev_priv) >= 8)
  1899. gen8_ppgtt_info(m, dev_priv);
  1900. else if (INTEL_GEN(dev_priv) >= 6)
  1901. gen6_ppgtt_info(m, dev_priv);
  1902. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  1903. struct drm_i915_file_private *file_priv = file->driver_priv;
  1904. struct task_struct *task;
  1905. task = get_pid_task(file->pid, PIDTYPE_PID);
  1906. if (!task) {
  1907. ret = -ESRCH;
  1908. goto out_rpm;
  1909. }
  1910. seq_printf(m, "\nproc: %s\n", task->comm);
  1911. put_task_struct(task);
  1912. idr_for_each(&file_priv->context_idr, per_file_ctx,
  1913. (void *)(unsigned long)m);
  1914. }
  1915. out_rpm:
  1916. intel_runtime_pm_put(dev_priv);
  1917. mutex_unlock(&dev->struct_mutex);
  1918. out_unlock:
  1919. mutex_unlock(&dev->filelist_mutex);
  1920. return ret;
  1921. }
  1922. static int count_irq_waiters(struct drm_i915_private *i915)
  1923. {
  1924. struct intel_engine_cs *engine;
  1925. int count = 0;
  1926. for_each_engine(engine, i915)
  1927. count += intel_engine_has_waiter(engine);
  1928. return count;
  1929. }
  1930. static const char *rps_power_to_str(unsigned int power)
  1931. {
  1932. static const char * const strings[] = {
  1933. [LOW_POWER] = "low power",
  1934. [BETWEEN] = "mixed",
  1935. [HIGH_POWER] = "high power",
  1936. };
  1937. if (power >= ARRAY_SIZE(strings) || !strings[power])
  1938. return "unknown";
  1939. return strings[power];
  1940. }
  1941. static int i915_rps_boost_info(struct seq_file *m, void *data)
  1942. {
  1943. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1944. struct drm_device *dev = &dev_priv->drm;
  1945. struct drm_file *file;
  1946. seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
  1947. seq_printf(m, "GPU busy? %s [%x]\n",
  1948. yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
  1949. seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
  1950. seq_printf(m, "Frequency requested %d\n",
  1951. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
  1952. seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
  1953. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  1954. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
  1955. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
  1956. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  1957. seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
  1958. intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
  1959. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  1960. intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
  1961. mutex_lock(&dev->filelist_mutex);
  1962. spin_lock(&dev_priv->rps.client_lock);
  1963. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  1964. struct drm_i915_file_private *file_priv = file->driver_priv;
  1965. struct task_struct *task;
  1966. rcu_read_lock();
  1967. task = pid_task(file->pid, PIDTYPE_PID);
  1968. seq_printf(m, "%s [%d]: %d boosts%s\n",
  1969. task ? task->comm : "<unknown>",
  1970. task ? task->pid : -1,
  1971. file_priv->rps.boosts,
  1972. list_empty(&file_priv->rps.link) ? "" : ", active");
  1973. rcu_read_unlock();
  1974. }
  1975. seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
  1976. spin_unlock(&dev_priv->rps.client_lock);
  1977. mutex_unlock(&dev->filelist_mutex);
  1978. if (INTEL_GEN(dev_priv) >= 6 &&
  1979. dev_priv->rps.enabled &&
  1980. dev_priv->gt.active_engines) {
  1981. u32 rpup, rpupei;
  1982. u32 rpdown, rpdownei;
  1983. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1984. rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
  1985. rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
  1986. rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
  1987. rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
  1988. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1989. seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
  1990. rps_power_to_str(dev_priv->rps.power));
  1991. seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
  1992. 100 * rpup / rpupei,
  1993. dev_priv->rps.up_threshold);
  1994. seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
  1995. 100 * rpdown / rpdownei,
  1996. dev_priv->rps.down_threshold);
  1997. } else {
  1998. seq_puts(m, "\nRPS Autotuning inactive\n");
  1999. }
  2000. return 0;
  2001. }
  2002. static int i915_llc(struct seq_file *m, void *data)
  2003. {
  2004. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2005. const bool edram = INTEL_GEN(dev_priv) > 8;
  2006. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
  2007. seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
  2008. intel_uncore_edram_size(dev_priv)/1024/1024);
  2009. return 0;
  2010. }
  2011. static int i915_guc_load_status_info(struct seq_file *m, void *data)
  2012. {
  2013. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2014. struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
  2015. u32 tmp, i;
  2016. if (!HAS_GUC_UCODE(dev_priv))
  2017. return 0;
  2018. seq_printf(m, "GuC firmware status:\n");
  2019. seq_printf(m, "\tpath: %s\n",
  2020. guc_fw->guc_fw_path);
  2021. seq_printf(m, "\tfetch: %s\n",
  2022. intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
  2023. seq_printf(m, "\tload: %s\n",
  2024. intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
  2025. seq_printf(m, "\tversion wanted: %d.%d\n",
  2026. guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
  2027. seq_printf(m, "\tversion found: %d.%d\n",
  2028. guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
  2029. seq_printf(m, "\theader: offset is %d; size = %d\n",
  2030. guc_fw->header_offset, guc_fw->header_size);
  2031. seq_printf(m, "\tuCode: offset is %d; size = %d\n",
  2032. guc_fw->ucode_offset, guc_fw->ucode_size);
  2033. seq_printf(m, "\tRSA: offset is %d; size = %d\n",
  2034. guc_fw->rsa_offset, guc_fw->rsa_size);
  2035. tmp = I915_READ(GUC_STATUS);
  2036. seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
  2037. seq_printf(m, "\tBootrom status = 0x%x\n",
  2038. (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
  2039. seq_printf(m, "\tuKernel status = 0x%x\n",
  2040. (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
  2041. seq_printf(m, "\tMIA Core status = 0x%x\n",
  2042. (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
  2043. seq_puts(m, "\nScratch registers:\n");
  2044. for (i = 0; i < 16; i++)
  2045. seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
  2046. return 0;
  2047. }
  2048. static void i915_guc_client_info(struct seq_file *m,
  2049. struct drm_i915_private *dev_priv,
  2050. struct i915_guc_client *client)
  2051. {
  2052. struct intel_engine_cs *engine;
  2053. enum intel_engine_id id;
  2054. uint64_t tot = 0;
  2055. seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
  2056. client->priority, client->ctx_index, client->proc_desc_offset);
  2057. seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
  2058. client->doorbell_id, client->doorbell_offset, client->cookie);
  2059. seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
  2060. client->wq_size, client->wq_offset, client->wq_tail);
  2061. seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
  2062. seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
  2063. seq_printf(m, "\tLast submission result: %d\n", client->retcode);
  2064. for_each_engine_id(engine, dev_priv, id) {
  2065. u64 submissions = client->submissions[id];
  2066. tot += submissions;
  2067. seq_printf(m, "\tSubmissions: %llu %s\n",
  2068. submissions, engine->name);
  2069. }
  2070. seq_printf(m, "\tTotal: %llu\n", tot);
  2071. }
  2072. static int i915_guc_info(struct seq_file *m, void *data)
  2073. {
  2074. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2075. struct drm_device *dev = &dev_priv->drm;
  2076. struct intel_guc guc;
  2077. struct i915_guc_client client = {};
  2078. struct intel_engine_cs *engine;
  2079. enum intel_engine_id id;
  2080. u64 total = 0;
  2081. if (!HAS_GUC_SCHED(dev_priv))
  2082. return 0;
  2083. if (mutex_lock_interruptible(&dev->struct_mutex))
  2084. return 0;
  2085. /* Take a local copy of the GuC data, so we can dump it at leisure */
  2086. guc = dev_priv->guc;
  2087. if (guc.execbuf_client)
  2088. client = *guc.execbuf_client;
  2089. mutex_unlock(&dev->struct_mutex);
  2090. seq_printf(m, "Doorbell map:\n");
  2091. seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
  2092. seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
  2093. seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
  2094. seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
  2095. seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
  2096. seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
  2097. seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
  2098. seq_printf(m, "\nGuC submissions:\n");
  2099. for_each_engine_id(engine, dev_priv, id) {
  2100. u64 submissions = guc.submissions[id];
  2101. total += submissions;
  2102. seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
  2103. engine->name, submissions, guc.last_seqno[id]);
  2104. }
  2105. seq_printf(m, "\t%s: %llu\n", "Total", total);
  2106. seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
  2107. i915_guc_client_info(m, dev_priv, &client);
  2108. /* Add more as required ... */
  2109. return 0;
  2110. }
  2111. static int i915_guc_log_dump(struct seq_file *m, void *data)
  2112. {
  2113. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2114. struct drm_i915_gem_object *obj;
  2115. int i = 0, pg;
  2116. if (!dev_priv->guc.log_vma)
  2117. return 0;
  2118. obj = dev_priv->guc.log_vma->obj;
  2119. for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
  2120. u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
  2121. for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
  2122. seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
  2123. *(log + i), *(log + i + 1),
  2124. *(log + i + 2), *(log + i + 3));
  2125. kunmap_atomic(log);
  2126. }
  2127. seq_putc(m, '\n');
  2128. return 0;
  2129. }
  2130. static int i915_edp_psr_status(struct seq_file *m, void *data)
  2131. {
  2132. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2133. u32 psrperf = 0;
  2134. u32 stat[3];
  2135. enum pipe pipe;
  2136. bool enabled = false;
  2137. if (!HAS_PSR(dev_priv)) {
  2138. seq_puts(m, "PSR not supported\n");
  2139. return 0;
  2140. }
  2141. intel_runtime_pm_get(dev_priv);
  2142. mutex_lock(&dev_priv->psr.lock);
  2143. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  2144. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  2145. seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
  2146. seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
  2147. seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
  2148. dev_priv->psr.busy_frontbuffer_bits);
  2149. seq_printf(m, "Re-enable work scheduled: %s\n",
  2150. yesno(work_busy(&dev_priv->psr.work.work)));
  2151. if (HAS_DDI(dev_priv))
  2152. enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
  2153. else {
  2154. for_each_pipe(dev_priv, pipe) {
  2155. stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
  2156. VLV_EDP_PSR_CURR_STATE_MASK;
  2157. if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  2158. (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
  2159. enabled = true;
  2160. }
  2161. }
  2162. seq_printf(m, "Main link in standby mode: %s\n",
  2163. yesno(dev_priv->psr.link_standby));
  2164. seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
  2165. if (!HAS_DDI(dev_priv))
  2166. for_each_pipe(dev_priv, pipe) {
  2167. if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  2168. (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
  2169. seq_printf(m, " pipe %c", pipe_name(pipe));
  2170. }
  2171. seq_puts(m, "\n");
  2172. /*
  2173. * VLV/CHV PSR has no kind of performance counter
  2174. * SKL+ Perf counter is reset to 0 everytime DC state is entered
  2175. */
  2176. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  2177. psrperf = I915_READ(EDP_PSR_PERF_CNT) &
  2178. EDP_PSR_PERF_CNT_MASK;
  2179. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  2180. }
  2181. mutex_unlock(&dev_priv->psr.lock);
  2182. intel_runtime_pm_put(dev_priv);
  2183. return 0;
  2184. }
  2185. static int i915_sink_crc(struct seq_file *m, void *data)
  2186. {
  2187. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2188. struct drm_device *dev = &dev_priv->drm;
  2189. struct intel_connector *connector;
  2190. struct intel_dp *intel_dp = NULL;
  2191. int ret;
  2192. u8 crc[6];
  2193. drm_modeset_lock_all(dev);
  2194. for_each_intel_connector(dev, connector) {
  2195. struct drm_crtc *crtc;
  2196. if (!connector->base.state->best_encoder)
  2197. continue;
  2198. crtc = connector->base.state->crtc;
  2199. if (!crtc->state->active)
  2200. continue;
  2201. if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
  2202. continue;
  2203. intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
  2204. ret = intel_dp_sink_crc(intel_dp, crc);
  2205. if (ret)
  2206. goto out;
  2207. seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
  2208. crc[0], crc[1], crc[2],
  2209. crc[3], crc[4], crc[5]);
  2210. goto out;
  2211. }
  2212. ret = -ENODEV;
  2213. out:
  2214. drm_modeset_unlock_all(dev);
  2215. return ret;
  2216. }
  2217. static int i915_energy_uJ(struct seq_file *m, void *data)
  2218. {
  2219. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2220. u64 power;
  2221. u32 units;
  2222. if (INTEL_GEN(dev_priv) < 6)
  2223. return -ENODEV;
  2224. intel_runtime_pm_get(dev_priv);
  2225. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  2226. power = (power & 0x1f00) >> 8;
  2227. units = 1000000 / (1 << power); /* convert to uJ */
  2228. power = I915_READ(MCH_SECP_NRG_STTS);
  2229. power *= units;
  2230. intel_runtime_pm_put(dev_priv);
  2231. seq_printf(m, "%llu", (long long unsigned)power);
  2232. return 0;
  2233. }
  2234. static int i915_runtime_pm_status(struct seq_file *m, void *unused)
  2235. {
  2236. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2237. struct pci_dev *pdev = dev_priv->drm.pdev;
  2238. if (!HAS_RUNTIME_PM(dev_priv))
  2239. seq_puts(m, "Runtime power management not supported\n");
  2240. seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
  2241. seq_printf(m, "IRQs disabled: %s\n",
  2242. yesno(!intel_irqs_enabled(dev_priv)));
  2243. #ifdef CONFIG_PM
  2244. seq_printf(m, "Usage count: %d\n",
  2245. atomic_read(&dev_priv->drm.dev->power.usage_count));
  2246. #else
  2247. seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
  2248. #endif
  2249. seq_printf(m, "PCI device power state: %s [%d]\n",
  2250. pci_power_name(pdev->current_state),
  2251. pdev->current_state);
  2252. return 0;
  2253. }
  2254. static int i915_power_domain_info(struct seq_file *m, void *unused)
  2255. {
  2256. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2257. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2258. int i;
  2259. mutex_lock(&power_domains->lock);
  2260. seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
  2261. for (i = 0; i < power_domains->power_well_count; i++) {
  2262. struct i915_power_well *power_well;
  2263. enum intel_display_power_domain power_domain;
  2264. power_well = &power_domains->power_wells[i];
  2265. seq_printf(m, "%-25s %d\n", power_well->name,
  2266. power_well->count);
  2267. for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
  2268. power_domain++) {
  2269. if (!(BIT(power_domain) & power_well->domains))
  2270. continue;
  2271. seq_printf(m, " %-23s %d\n",
  2272. intel_display_power_domain_str(power_domain),
  2273. power_domains->domain_use_count[power_domain]);
  2274. }
  2275. }
  2276. mutex_unlock(&power_domains->lock);
  2277. return 0;
  2278. }
  2279. static int i915_dmc_info(struct seq_file *m, void *unused)
  2280. {
  2281. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2282. struct intel_csr *csr;
  2283. if (!HAS_CSR(dev_priv)) {
  2284. seq_puts(m, "not supported\n");
  2285. return 0;
  2286. }
  2287. csr = &dev_priv->csr;
  2288. intel_runtime_pm_get(dev_priv);
  2289. seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
  2290. seq_printf(m, "path: %s\n", csr->fw_path);
  2291. if (!csr->dmc_payload)
  2292. goto out;
  2293. seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
  2294. CSR_VERSION_MINOR(csr->version));
  2295. if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
  2296. seq_printf(m, "DC3 -> DC5 count: %d\n",
  2297. I915_READ(SKL_CSR_DC3_DC5_COUNT));
  2298. seq_printf(m, "DC5 -> DC6 count: %d\n",
  2299. I915_READ(SKL_CSR_DC5_DC6_COUNT));
  2300. } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
  2301. seq_printf(m, "DC3 -> DC5 count: %d\n",
  2302. I915_READ(BXT_CSR_DC3_DC5_COUNT));
  2303. }
  2304. out:
  2305. seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
  2306. seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
  2307. seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
  2308. intel_runtime_pm_put(dev_priv);
  2309. return 0;
  2310. }
  2311. static void intel_seq_print_mode(struct seq_file *m, int tabs,
  2312. struct drm_display_mode *mode)
  2313. {
  2314. int i;
  2315. for (i = 0; i < tabs; i++)
  2316. seq_putc(m, '\t');
  2317. seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
  2318. mode->base.id, mode->name,
  2319. mode->vrefresh, mode->clock,
  2320. mode->hdisplay, mode->hsync_start,
  2321. mode->hsync_end, mode->htotal,
  2322. mode->vdisplay, mode->vsync_start,
  2323. mode->vsync_end, mode->vtotal,
  2324. mode->type, mode->flags);
  2325. }
  2326. static void intel_encoder_info(struct seq_file *m,
  2327. struct intel_crtc *intel_crtc,
  2328. struct intel_encoder *intel_encoder)
  2329. {
  2330. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2331. struct drm_device *dev = &dev_priv->drm;
  2332. struct drm_crtc *crtc = &intel_crtc->base;
  2333. struct intel_connector *intel_connector;
  2334. struct drm_encoder *encoder;
  2335. encoder = &intel_encoder->base;
  2336. seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
  2337. encoder->base.id, encoder->name);
  2338. for_each_connector_on_encoder(dev, encoder, intel_connector) {
  2339. struct drm_connector *connector = &intel_connector->base;
  2340. seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
  2341. connector->base.id,
  2342. connector->name,
  2343. drm_get_connector_status_name(connector->status));
  2344. if (connector->status == connector_status_connected) {
  2345. struct drm_display_mode *mode = &crtc->mode;
  2346. seq_printf(m, ", mode:\n");
  2347. intel_seq_print_mode(m, 2, mode);
  2348. } else {
  2349. seq_putc(m, '\n');
  2350. }
  2351. }
  2352. }
  2353. static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2354. {
  2355. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2356. struct drm_device *dev = &dev_priv->drm;
  2357. struct drm_crtc *crtc = &intel_crtc->base;
  2358. struct intel_encoder *intel_encoder;
  2359. struct drm_plane_state *plane_state = crtc->primary->state;
  2360. struct drm_framebuffer *fb = plane_state->fb;
  2361. if (fb)
  2362. seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
  2363. fb->base.id, plane_state->src_x >> 16,
  2364. plane_state->src_y >> 16, fb->width, fb->height);
  2365. else
  2366. seq_puts(m, "\tprimary plane disabled\n");
  2367. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  2368. intel_encoder_info(m, intel_crtc, intel_encoder);
  2369. }
  2370. static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
  2371. {
  2372. struct drm_display_mode *mode = panel->fixed_mode;
  2373. seq_printf(m, "\tfixed mode:\n");
  2374. intel_seq_print_mode(m, 2, mode);
  2375. }
  2376. static void intel_dp_info(struct seq_file *m,
  2377. struct intel_connector *intel_connector)
  2378. {
  2379. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2380. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2381. seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
  2382. seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
  2383. if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
  2384. intel_panel_info(m, &intel_connector->panel);
  2385. drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
  2386. &intel_dp->aux);
  2387. }
  2388. static void intel_hdmi_info(struct seq_file *m,
  2389. struct intel_connector *intel_connector)
  2390. {
  2391. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2392. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
  2393. seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
  2394. }
  2395. static void intel_lvds_info(struct seq_file *m,
  2396. struct intel_connector *intel_connector)
  2397. {
  2398. intel_panel_info(m, &intel_connector->panel);
  2399. }
  2400. static void intel_connector_info(struct seq_file *m,
  2401. struct drm_connector *connector)
  2402. {
  2403. struct intel_connector *intel_connector = to_intel_connector(connector);
  2404. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2405. struct drm_display_mode *mode;
  2406. seq_printf(m, "connector %d: type %s, status: %s\n",
  2407. connector->base.id, connector->name,
  2408. drm_get_connector_status_name(connector->status));
  2409. if (connector->status == connector_status_connected) {
  2410. seq_printf(m, "\tname: %s\n", connector->display_info.name);
  2411. seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
  2412. connector->display_info.width_mm,
  2413. connector->display_info.height_mm);
  2414. seq_printf(m, "\tsubpixel order: %s\n",
  2415. drm_get_subpixel_order_name(connector->display_info.subpixel_order));
  2416. seq_printf(m, "\tCEA rev: %d\n",
  2417. connector->display_info.cea_rev);
  2418. }
  2419. if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
  2420. return;
  2421. switch (connector->connector_type) {
  2422. case DRM_MODE_CONNECTOR_DisplayPort:
  2423. case DRM_MODE_CONNECTOR_eDP:
  2424. intel_dp_info(m, intel_connector);
  2425. break;
  2426. case DRM_MODE_CONNECTOR_LVDS:
  2427. if (intel_encoder->type == INTEL_OUTPUT_LVDS)
  2428. intel_lvds_info(m, intel_connector);
  2429. break;
  2430. case DRM_MODE_CONNECTOR_HDMIA:
  2431. if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
  2432. intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
  2433. intel_hdmi_info(m, intel_connector);
  2434. break;
  2435. default:
  2436. break;
  2437. }
  2438. seq_printf(m, "\tmodes:\n");
  2439. list_for_each_entry(mode, &connector->modes, head)
  2440. intel_seq_print_mode(m, 2, mode);
  2441. }
  2442. static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
  2443. {
  2444. u32 state;
  2445. if (IS_845G(dev_priv) || IS_I865G(dev_priv))
  2446. state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
  2447. else
  2448. state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
  2449. return state;
  2450. }
  2451. static bool cursor_position(struct drm_i915_private *dev_priv,
  2452. int pipe, int *x, int *y)
  2453. {
  2454. u32 pos;
  2455. pos = I915_READ(CURPOS(pipe));
  2456. *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
  2457. if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
  2458. *x = -*x;
  2459. *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
  2460. if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
  2461. *y = -*y;
  2462. return cursor_active(dev_priv, pipe);
  2463. }
  2464. static const char *plane_type(enum drm_plane_type type)
  2465. {
  2466. switch (type) {
  2467. case DRM_PLANE_TYPE_OVERLAY:
  2468. return "OVL";
  2469. case DRM_PLANE_TYPE_PRIMARY:
  2470. return "PRI";
  2471. case DRM_PLANE_TYPE_CURSOR:
  2472. return "CUR";
  2473. /*
  2474. * Deliberately omitting default: to generate compiler warnings
  2475. * when a new drm_plane_type gets added.
  2476. */
  2477. }
  2478. return "unknown";
  2479. }
  2480. static const char *plane_rotation(unsigned int rotation)
  2481. {
  2482. static char buf[48];
  2483. /*
  2484. * According to doc only one DRM_ROTATE_ is allowed but this
  2485. * will print them all to visualize if the values are misused
  2486. */
  2487. snprintf(buf, sizeof(buf),
  2488. "%s%s%s%s%s%s(0x%08x)",
  2489. (rotation & DRM_ROTATE_0) ? "0 " : "",
  2490. (rotation & DRM_ROTATE_90) ? "90 " : "",
  2491. (rotation & DRM_ROTATE_180) ? "180 " : "",
  2492. (rotation & DRM_ROTATE_270) ? "270 " : "",
  2493. (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
  2494. (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
  2495. rotation);
  2496. return buf;
  2497. }
  2498. static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2499. {
  2500. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2501. struct drm_device *dev = &dev_priv->drm;
  2502. struct intel_plane *intel_plane;
  2503. for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
  2504. struct drm_plane_state *state;
  2505. struct drm_plane *plane = &intel_plane->base;
  2506. char *format_name;
  2507. if (!plane->state) {
  2508. seq_puts(m, "plane->state is NULL!\n");
  2509. continue;
  2510. }
  2511. state = plane->state;
  2512. if (state->fb) {
  2513. format_name = drm_get_format_name(state->fb->pixel_format);
  2514. } else {
  2515. format_name = kstrdup("N/A", GFP_KERNEL);
  2516. }
  2517. seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
  2518. plane->base.id,
  2519. plane_type(intel_plane->base.type),
  2520. state->crtc_x, state->crtc_y,
  2521. state->crtc_w, state->crtc_h,
  2522. (state->src_x >> 16),
  2523. ((state->src_x & 0xffff) * 15625) >> 10,
  2524. (state->src_y >> 16),
  2525. ((state->src_y & 0xffff) * 15625) >> 10,
  2526. (state->src_w >> 16),
  2527. ((state->src_w & 0xffff) * 15625) >> 10,
  2528. (state->src_h >> 16),
  2529. ((state->src_h & 0xffff) * 15625) >> 10,
  2530. format_name,
  2531. plane_rotation(state->rotation));
  2532. kfree(format_name);
  2533. }
  2534. }
  2535. static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2536. {
  2537. struct intel_crtc_state *pipe_config;
  2538. int num_scalers = intel_crtc->num_scalers;
  2539. int i;
  2540. pipe_config = to_intel_crtc_state(intel_crtc->base.state);
  2541. /* Not all platformas have a scaler */
  2542. if (num_scalers) {
  2543. seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
  2544. num_scalers,
  2545. pipe_config->scaler_state.scaler_users,
  2546. pipe_config->scaler_state.scaler_id);
  2547. for (i = 0; i < SKL_NUM_SCALERS; i++) {
  2548. struct intel_scaler *sc =
  2549. &pipe_config->scaler_state.scalers[i];
  2550. seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
  2551. i, yesno(sc->in_use), sc->mode);
  2552. }
  2553. seq_puts(m, "\n");
  2554. } else {
  2555. seq_puts(m, "\tNo scalers available on this platform\n");
  2556. }
  2557. }
  2558. static int i915_display_info(struct seq_file *m, void *unused)
  2559. {
  2560. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2561. struct drm_device *dev = &dev_priv->drm;
  2562. struct intel_crtc *crtc;
  2563. struct drm_connector *connector;
  2564. intel_runtime_pm_get(dev_priv);
  2565. drm_modeset_lock_all(dev);
  2566. seq_printf(m, "CRTC info\n");
  2567. seq_printf(m, "---------\n");
  2568. for_each_intel_crtc(dev, crtc) {
  2569. bool active;
  2570. struct intel_crtc_state *pipe_config;
  2571. int x, y;
  2572. pipe_config = to_intel_crtc_state(crtc->base.state);
  2573. seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
  2574. crtc->base.base.id, pipe_name(crtc->pipe),
  2575. yesno(pipe_config->base.active),
  2576. pipe_config->pipe_src_w, pipe_config->pipe_src_h,
  2577. yesno(pipe_config->dither), pipe_config->pipe_bpp);
  2578. if (pipe_config->base.active) {
  2579. intel_crtc_info(m, crtc);
  2580. active = cursor_position(dev_priv, crtc->pipe, &x, &y);
  2581. seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
  2582. yesno(crtc->cursor_base),
  2583. x, y, crtc->base.cursor->state->crtc_w,
  2584. crtc->base.cursor->state->crtc_h,
  2585. crtc->cursor_addr, yesno(active));
  2586. intel_scaler_info(m, crtc);
  2587. intel_plane_info(m, crtc);
  2588. }
  2589. seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
  2590. yesno(!crtc->cpu_fifo_underrun_disabled),
  2591. yesno(!crtc->pch_fifo_underrun_disabled));
  2592. }
  2593. seq_printf(m, "\n");
  2594. seq_printf(m, "Connector info\n");
  2595. seq_printf(m, "--------------\n");
  2596. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2597. intel_connector_info(m, connector);
  2598. }
  2599. drm_modeset_unlock_all(dev);
  2600. intel_runtime_pm_put(dev_priv);
  2601. return 0;
  2602. }
  2603. static int i915_semaphore_status(struct seq_file *m, void *unused)
  2604. {
  2605. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2606. struct drm_device *dev = &dev_priv->drm;
  2607. struct intel_engine_cs *engine;
  2608. int num_rings = INTEL_INFO(dev_priv)->num_rings;
  2609. enum intel_engine_id id;
  2610. int j, ret;
  2611. if (!i915.semaphores) {
  2612. seq_puts(m, "Semaphores are disabled\n");
  2613. return 0;
  2614. }
  2615. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2616. if (ret)
  2617. return ret;
  2618. intel_runtime_pm_get(dev_priv);
  2619. if (IS_BROADWELL(dev_priv)) {
  2620. struct page *page;
  2621. uint64_t *seqno;
  2622. page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
  2623. seqno = (uint64_t *)kmap_atomic(page);
  2624. for_each_engine_id(engine, dev_priv, id) {
  2625. uint64_t offset;
  2626. seq_printf(m, "%s\n", engine->name);
  2627. seq_puts(m, " Last signal:");
  2628. for (j = 0; j < num_rings; j++) {
  2629. offset = id * I915_NUM_ENGINES + j;
  2630. seq_printf(m, "0x%08llx (0x%02llx) ",
  2631. seqno[offset], offset * 8);
  2632. }
  2633. seq_putc(m, '\n');
  2634. seq_puts(m, " Last wait: ");
  2635. for (j = 0; j < num_rings; j++) {
  2636. offset = id + (j * I915_NUM_ENGINES);
  2637. seq_printf(m, "0x%08llx (0x%02llx) ",
  2638. seqno[offset], offset * 8);
  2639. }
  2640. seq_putc(m, '\n');
  2641. }
  2642. kunmap_atomic(seqno);
  2643. } else {
  2644. seq_puts(m, " Last signal:");
  2645. for_each_engine(engine, dev_priv)
  2646. for (j = 0; j < num_rings; j++)
  2647. seq_printf(m, "0x%08x\n",
  2648. I915_READ(engine->semaphore.mbox.signal[j]));
  2649. seq_putc(m, '\n');
  2650. }
  2651. seq_puts(m, "\nSync seqno:\n");
  2652. for_each_engine(engine, dev_priv) {
  2653. for (j = 0; j < num_rings; j++)
  2654. seq_printf(m, " 0x%08x ",
  2655. engine->semaphore.sync_seqno[j]);
  2656. seq_putc(m, '\n');
  2657. }
  2658. seq_putc(m, '\n');
  2659. intel_runtime_pm_put(dev_priv);
  2660. mutex_unlock(&dev->struct_mutex);
  2661. return 0;
  2662. }
  2663. static int i915_shared_dplls_info(struct seq_file *m, void *unused)
  2664. {
  2665. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2666. struct drm_device *dev = &dev_priv->drm;
  2667. int i;
  2668. drm_modeset_lock_all(dev);
  2669. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2670. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  2671. seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
  2672. seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
  2673. pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
  2674. seq_printf(m, " tracked hardware state:\n");
  2675. seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
  2676. seq_printf(m, " dpll_md: 0x%08x\n",
  2677. pll->config.hw_state.dpll_md);
  2678. seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
  2679. seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
  2680. seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
  2681. }
  2682. drm_modeset_unlock_all(dev);
  2683. return 0;
  2684. }
  2685. static int i915_wa_registers(struct seq_file *m, void *unused)
  2686. {
  2687. int i;
  2688. int ret;
  2689. struct intel_engine_cs *engine;
  2690. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2691. struct drm_device *dev = &dev_priv->drm;
  2692. struct i915_workarounds *workarounds = &dev_priv->workarounds;
  2693. enum intel_engine_id id;
  2694. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2695. if (ret)
  2696. return ret;
  2697. intel_runtime_pm_get(dev_priv);
  2698. seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
  2699. for_each_engine_id(engine, dev_priv, id)
  2700. seq_printf(m, "HW whitelist count for %s: %d\n",
  2701. engine->name, workarounds->hw_whitelist_count[id]);
  2702. for (i = 0; i < workarounds->count; ++i) {
  2703. i915_reg_t addr;
  2704. u32 mask, value, read;
  2705. bool ok;
  2706. addr = workarounds->reg[i].addr;
  2707. mask = workarounds->reg[i].mask;
  2708. value = workarounds->reg[i].value;
  2709. read = I915_READ(addr);
  2710. ok = (value & mask) == (read & mask);
  2711. seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
  2712. i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
  2713. }
  2714. intel_runtime_pm_put(dev_priv);
  2715. mutex_unlock(&dev->struct_mutex);
  2716. return 0;
  2717. }
  2718. static int i915_ddb_info(struct seq_file *m, void *unused)
  2719. {
  2720. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2721. struct drm_device *dev = &dev_priv->drm;
  2722. struct skl_ddb_allocation *ddb;
  2723. struct skl_ddb_entry *entry;
  2724. enum pipe pipe;
  2725. int plane;
  2726. if (INTEL_GEN(dev_priv) < 9)
  2727. return 0;
  2728. drm_modeset_lock_all(dev);
  2729. ddb = &dev_priv->wm.skl_hw.ddb;
  2730. seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
  2731. for_each_pipe(dev_priv, pipe) {
  2732. seq_printf(m, "Pipe %c\n", pipe_name(pipe));
  2733. for_each_plane(dev_priv, pipe, plane) {
  2734. entry = &ddb->plane[pipe][plane];
  2735. seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
  2736. entry->start, entry->end,
  2737. skl_ddb_entry_size(entry));
  2738. }
  2739. entry = &ddb->plane[pipe][PLANE_CURSOR];
  2740. seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
  2741. entry->end, skl_ddb_entry_size(entry));
  2742. }
  2743. drm_modeset_unlock_all(dev);
  2744. return 0;
  2745. }
  2746. static void drrs_status_per_crtc(struct seq_file *m,
  2747. struct drm_device *dev,
  2748. struct intel_crtc *intel_crtc)
  2749. {
  2750. struct drm_i915_private *dev_priv = to_i915(dev);
  2751. struct i915_drrs *drrs = &dev_priv->drrs;
  2752. int vrefresh = 0;
  2753. struct drm_connector *connector;
  2754. drm_for_each_connector(connector, dev) {
  2755. if (connector->state->crtc != &intel_crtc->base)
  2756. continue;
  2757. seq_printf(m, "%s:\n", connector->name);
  2758. }
  2759. if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
  2760. seq_puts(m, "\tVBT: DRRS_type: Static");
  2761. else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
  2762. seq_puts(m, "\tVBT: DRRS_type: Seamless");
  2763. else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
  2764. seq_puts(m, "\tVBT: DRRS_type: None");
  2765. else
  2766. seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
  2767. seq_puts(m, "\n\n");
  2768. if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
  2769. struct intel_panel *panel;
  2770. mutex_lock(&drrs->mutex);
  2771. /* DRRS Supported */
  2772. seq_puts(m, "\tDRRS Supported: Yes\n");
  2773. /* disable_drrs() will make drrs->dp NULL */
  2774. if (!drrs->dp) {
  2775. seq_puts(m, "Idleness DRRS: Disabled");
  2776. mutex_unlock(&drrs->mutex);
  2777. return;
  2778. }
  2779. panel = &drrs->dp->attached_connector->panel;
  2780. seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
  2781. drrs->busy_frontbuffer_bits);
  2782. seq_puts(m, "\n\t\t");
  2783. if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
  2784. seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
  2785. vrefresh = panel->fixed_mode->vrefresh;
  2786. } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
  2787. seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
  2788. vrefresh = panel->downclock_mode->vrefresh;
  2789. } else {
  2790. seq_printf(m, "DRRS_State: Unknown(%d)\n",
  2791. drrs->refresh_rate_type);
  2792. mutex_unlock(&drrs->mutex);
  2793. return;
  2794. }
  2795. seq_printf(m, "\t\tVrefresh: %d", vrefresh);
  2796. seq_puts(m, "\n\t\t");
  2797. mutex_unlock(&drrs->mutex);
  2798. } else {
  2799. /* DRRS not supported. Print the VBT parameter*/
  2800. seq_puts(m, "\tDRRS Supported : No");
  2801. }
  2802. seq_puts(m, "\n");
  2803. }
  2804. static int i915_drrs_status(struct seq_file *m, void *unused)
  2805. {
  2806. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2807. struct drm_device *dev = &dev_priv->drm;
  2808. struct intel_crtc *intel_crtc;
  2809. int active_crtc_cnt = 0;
  2810. drm_modeset_lock_all(dev);
  2811. for_each_intel_crtc(dev, intel_crtc) {
  2812. if (intel_crtc->base.state->active) {
  2813. active_crtc_cnt++;
  2814. seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
  2815. drrs_status_per_crtc(m, dev, intel_crtc);
  2816. }
  2817. }
  2818. drm_modeset_unlock_all(dev);
  2819. if (!active_crtc_cnt)
  2820. seq_puts(m, "No active crtc found\n");
  2821. return 0;
  2822. }
  2823. struct pipe_crc_info {
  2824. const char *name;
  2825. struct drm_i915_private *dev_priv;
  2826. enum pipe pipe;
  2827. };
  2828. static int i915_dp_mst_info(struct seq_file *m, void *unused)
  2829. {
  2830. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2831. struct drm_device *dev = &dev_priv->drm;
  2832. struct intel_encoder *intel_encoder;
  2833. struct intel_digital_port *intel_dig_port;
  2834. struct drm_connector *connector;
  2835. drm_modeset_lock_all(dev);
  2836. drm_for_each_connector(connector, dev) {
  2837. if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
  2838. continue;
  2839. intel_encoder = intel_attached_encoder(connector);
  2840. if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
  2841. continue;
  2842. intel_dig_port = enc_to_dig_port(&intel_encoder->base);
  2843. if (!intel_dig_port->dp.can_mst)
  2844. continue;
  2845. seq_printf(m, "MST Source Port %c\n",
  2846. port_name(intel_dig_port->port));
  2847. drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
  2848. }
  2849. drm_modeset_unlock_all(dev);
  2850. return 0;
  2851. }
  2852. static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
  2853. {
  2854. struct pipe_crc_info *info = inode->i_private;
  2855. struct drm_i915_private *dev_priv = info->dev_priv;
  2856. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  2857. if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
  2858. return -ENODEV;
  2859. spin_lock_irq(&pipe_crc->lock);
  2860. if (pipe_crc->opened) {
  2861. spin_unlock_irq(&pipe_crc->lock);
  2862. return -EBUSY; /* already open */
  2863. }
  2864. pipe_crc->opened = true;
  2865. filep->private_data = inode->i_private;
  2866. spin_unlock_irq(&pipe_crc->lock);
  2867. return 0;
  2868. }
  2869. static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
  2870. {
  2871. struct pipe_crc_info *info = inode->i_private;
  2872. struct drm_i915_private *dev_priv = info->dev_priv;
  2873. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  2874. spin_lock_irq(&pipe_crc->lock);
  2875. pipe_crc->opened = false;
  2876. spin_unlock_irq(&pipe_crc->lock);
  2877. return 0;
  2878. }
  2879. /* (6 fields, 8 chars each, space separated (5) + '\n') */
  2880. #define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
  2881. /* account for \'0' */
  2882. #define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
  2883. static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
  2884. {
  2885. assert_spin_locked(&pipe_crc->lock);
  2886. return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
  2887. INTEL_PIPE_CRC_ENTRIES_NR);
  2888. }
  2889. static ssize_t
  2890. i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
  2891. loff_t *pos)
  2892. {
  2893. struct pipe_crc_info *info = filep->private_data;
  2894. struct drm_i915_private *dev_priv = info->dev_priv;
  2895. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  2896. char buf[PIPE_CRC_BUFFER_LEN];
  2897. int n_entries;
  2898. ssize_t bytes_read;
  2899. /*
  2900. * Don't allow user space to provide buffers not big enough to hold
  2901. * a line of data.
  2902. */
  2903. if (count < PIPE_CRC_LINE_LEN)
  2904. return -EINVAL;
  2905. if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
  2906. return 0;
  2907. /* nothing to read */
  2908. spin_lock_irq(&pipe_crc->lock);
  2909. while (pipe_crc_data_count(pipe_crc) == 0) {
  2910. int ret;
  2911. if (filep->f_flags & O_NONBLOCK) {
  2912. spin_unlock_irq(&pipe_crc->lock);
  2913. return -EAGAIN;
  2914. }
  2915. ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
  2916. pipe_crc_data_count(pipe_crc), pipe_crc->lock);
  2917. if (ret) {
  2918. spin_unlock_irq(&pipe_crc->lock);
  2919. return ret;
  2920. }
  2921. }
  2922. /* We now have one or more entries to read */
  2923. n_entries = count / PIPE_CRC_LINE_LEN;
  2924. bytes_read = 0;
  2925. while (n_entries > 0) {
  2926. struct intel_pipe_crc_entry *entry =
  2927. &pipe_crc->entries[pipe_crc->tail];
  2928. if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
  2929. INTEL_PIPE_CRC_ENTRIES_NR) < 1)
  2930. break;
  2931. BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
  2932. pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  2933. bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
  2934. "%8u %8x %8x %8x %8x %8x\n",
  2935. entry->frame, entry->crc[0],
  2936. entry->crc[1], entry->crc[2],
  2937. entry->crc[3], entry->crc[4]);
  2938. spin_unlock_irq(&pipe_crc->lock);
  2939. if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
  2940. return -EFAULT;
  2941. user_buf += PIPE_CRC_LINE_LEN;
  2942. n_entries--;
  2943. spin_lock_irq(&pipe_crc->lock);
  2944. }
  2945. spin_unlock_irq(&pipe_crc->lock);
  2946. return bytes_read;
  2947. }
  2948. static const struct file_operations i915_pipe_crc_fops = {
  2949. .owner = THIS_MODULE,
  2950. .open = i915_pipe_crc_open,
  2951. .read = i915_pipe_crc_read,
  2952. .release = i915_pipe_crc_release,
  2953. };
  2954. static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
  2955. {
  2956. .name = "i915_pipe_A_crc",
  2957. .pipe = PIPE_A,
  2958. },
  2959. {
  2960. .name = "i915_pipe_B_crc",
  2961. .pipe = PIPE_B,
  2962. },
  2963. {
  2964. .name = "i915_pipe_C_crc",
  2965. .pipe = PIPE_C,
  2966. },
  2967. };
  2968. static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
  2969. enum pipe pipe)
  2970. {
  2971. struct drm_i915_private *dev_priv = to_i915(minor->dev);
  2972. struct dentry *ent;
  2973. struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
  2974. info->dev_priv = dev_priv;
  2975. ent = debugfs_create_file(info->name, S_IRUGO, root, info,
  2976. &i915_pipe_crc_fops);
  2977. if (!ent)
  2978. return -ENOMEM;
  2979. return drm_add_fake_info_node(minor, ent, info);
  2980. }
  2981. static const char * const pipe_crc_sources[] = {
  2982. "none",
  2983. "plane1",
  2984. "plane2",
  2985. "pf",
  2986. "pipe",
  2987. "TV",
  2988. "DP-B",
  2989. "DP-C",
  2990. "DP-D",
  2991. "auto",
  2992. };
  2993. static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
  2994. {
  2995. BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
  2996. return pipe_crc_sources[source];
  2997. }
  2998. static int display_crc_ctl_show(struct seq_file *m, void *data)
  2999. {
  3000. struct drm_i915_private *dev_priv = m->private;
  3001. int i;
  3002. for (i = 0; i < I915_MAX_PIPES; i++)
  3003. seq_printf(m, "%c %s\n", pipe_name(i),
  3004. pipe_crc_source_name(dev_priv->pipe_crc[i].source));
  3005. return 0;
  3006. }
  3007. static int display_crc_ctl_open(struct inode *inode, struct file *file)
  3008. {
  3009. return single_open(file, display_crc_ctl_show, inode->i_private);
  3010. }
  3011. static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  3012. uint32_t *val)
  3013. {
  3014. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  3015. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  3016. switch (*source) {
  3017. case INTEL_PIPE_CRC_SOURCE_PIPE:
  3018. *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
  3019. break;
  3020. case INTEL_PIPE_CRC_SOURCE_NONE:
  3021. *val = 0;
  3022. break;
  3023. default:
  3024. return -EINVAL;
  3025. }
  3026. return 0;
  3027. }
  3028. static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
  3029. enum pipe pipe,
  3030. enum intel_pipe_crc_source *source)
  3031. {
  3032. struct drm_device *dev = &dev_priv->drm;
  3033. struct intel_encoder *encoder;
  3034. struct intel_crtc *crtc;
  3035. struct intel_digital_port *dig_port;
  3036. int ret = 0;
  3037. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  3038. drm_modeset_lock_all(dev);
  3039. for_each_intel_encoder(dev, encoder) {
  3040. if (!encoder->base.crtc)
  3041. continue;
  3042. crtc = to_intel_crtc(encoder->base.crtc);
  3043. if (crtc->pipe != pipe)
  3044. continue;
  3045. switch (encoder->type) {
  3046. case INTEL_OUTPUT_TVOUT:
  3047. *source = INTEL_PIPE_CRC_SOURCE_TV;
  3048. break;
  3049. case INTEL_OUTPUT_DP:
  3050. case INTEL_OUTPUT_EDP:
  3051. dig_port = enc_to_dig_port(&encoder->base);
  3052. switch (dig_port->port) {
  3053. case PORT_B:
  3054. *source = INTEL_PIPE_CRC_SOURCE_DP_B;
  3055. break;
  3056. case PORT_C:
  3057. *source = INTEL_PIPE_CRC_SOURCE_DP_C;
  3058. break;
  3059. case PORT_D:
  3060. *source = INTEL_PIPE_CRC_SOURCE_DP_D;
  3061. break;
  3062. default:
  3063. WARN(1, "nonexisting DP port %c\n",
  3064. port_name(dig_port->port));
  3065. break;
  3066. }
  3067. break;
  3068. default:
  3069. break;
  3070. }
  3071. }
  3072. drm_modeset_unlock_all(dev);
  3073. return ret;
  3074. }
  3075. static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
  3076. enum pipe pipe,
  3077. enum intel_pipe_crc_source *source,
  3078. uint32_t *val)
  3079. {
  3080. bool need_stable_symbols = false;
  3081. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  3082. int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
  3083. if (ret)
  3084. return ret;
  3085. }
  3086. switch (*source) {
  3087. case INTEL_PIPE_CRC_SOURCE_PIPE:
  3088. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
  3089. break;
  3090. case INTEL_PIPE_CRC_SOURCE_DP_B:
  3091. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
  3092. need_stable_symbols = true;
  3093. break;
  3094. case INTEL_PIPE_CRC_SOURCE_DP_C:
  3095. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
  3096. need_stable_symbols = true;
  3097. break;
  3098. case INTEL_PIPE_CRC_SOURCE_DP_D:
  3099. if (!IS_CHERRYVIEW(dev_priv))
  3100. return -EINVAL;
  3101. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
  3102. need_stable_symbols = true;
  3103. break;
  3104. case INTEL_PIPE_CRC_SOURCE_NONE:
  3105. *val = 0;
  3106. break;
  3107. default:
  3108. return -EINVAL;
  3109. }
  3110. /*
  3111. * When the pipe CRC tap point is after the transcoders we need
  3112. * to tweak symbol-level features to produce a deterministic series of
  3113. * symbols for a given frame. We need to reset those features only once
  3114. * a frame (instead of every nth symbol):
  3115. * - DC-balance: used to ensure a better clock recovery from the data
  3116. * link (SDVO)
  3117. * - DisplayPort scrambling: used for EMI reduction
  3118. */
  3119. if (need_stable_symbols) {
  3120. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  3121. tmp |= DC_BALANCE_RESET_VLV;
  3122. switch (pipe) {
  3123. case PIPE_A:
  3124. tmp |= PIPE_A_SCRAMBLE_RESET;
  3125. break;
  3126. case PIPE_B:
  3127. tmp |= PIPE_B_SCRAMBLE_RESET;
  3128. break;
  3129. case PIPE_C:
  3130. tmp |= PIPE_C_SCRAMBLE_RESET;
  3131. break;
  3132. default:
  3133. return -EINVAL;
  3134. }
  3135. I915_WRITE(PORT_DFT2_G4X, tmp);
  3136. }
  3137. return 0;
  3138. }
  3139. static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
  3140. enum pipe pipe,
  3141. enum intel_pipe_crc_source *source,
  3142. uint32_t *val)
  3143. {
  3144. bool need_stable_symbols = false;
  3145. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  3146. int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
  3147. if (ret)
  3148. return ret;
  3149. }
  3150. switch (*source) {
  3151. case INTEL_PIPE_CRC_SOURCE_PIPE:
  3152. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
  3153. break;
  3154. case INTEL_PIPE_CRC_SOURCE_TV:
  3155. if (!SUPPORTS_TV(dev_priv))
  3156. return -EINVAL;
  3157. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
  3158. break;
  3159. case INTEL_PIPE_CRC_SOURCE_DP_B:
  3160. if (!IS_G4X(dev_priv))
  3161. return -EINVAL;
  3162. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
  3163. need_stable_symbols = true;
  3164. break;
  3165. case INTEL_PIPE_CRC_SOURCE_DP_C:
  3166. if (!IS_G4X(dev_priv))
  3167. return -EINVAL;
  3168. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
  3169. need_stable_symbols = true;
  3170. break;
  3171. case INTEL_PIPE_CRC_SOURCE_DP_D:
  3172. if (!IS_G4X(dev_priv))
  3173. return -EINVAL;
  3174. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
  3175. need_stable_symbols = true;
  3176. break;
  3177. case INTEL_PIPE_CRC_SOURCE_NONE:
  3178. *val = 0;
  3179. break;
  3180. default:
  3181. return -EINVAL;
  3182. }
  3183. /*
  3184. * When the pipe CRC tap point is after the transcoders we need
  3185. * to tweak symbol-level features to produce a deterministic series of
  3186. * symbols for a given frame. We need to reset those features only once
  3187. * a frame (instead of every nth symbol):
  3188. * - DC-balance: used to ensure a better clock recovery from the data
  3189. * link (SDVO)
  3190. * - DisplayPort scrambling: used for EMI reduction
  3191. */
  3192. if (need_stable_symbols) {
  3193. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  3194. WARN_ON(!IS_G4X(dev_priv));
  3195. I915_WRITE(PORT_DFT_I9XX,
  3196. I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
  3197. if (pipe == PIPE_A)
  3198. tmp |= PIPE_A_SCRAMBLE_RESET;
  3199. else
  3200. tmp |= PIPE_B_SCRAMBLE_RESET;
  3201. I915_WRITE(PORT_DFT2_G4X, tmp);
  3202. }
  3203. return 0;
  3204. }
  3205. static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
  3206. enum pipe pipe)
  3207. {
  3208. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  3209. switch (pipe) {
  3210. case PIPE_A:
  3211. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  3212. break;
  3213. case PIPE_B:
  3214. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  3215. break;
  3216. case PIPE_C:
  3217. tmp &= ~PIPE_C_SCRAMBLE_RESET;
  3218. break;
  3219. default:
  3220. return;
  3221. }
  3222. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
  3223. tmp &= ~DC_BALANCE_RESET_VLV;
  3224. I915_WRITE(PORT_DFT2_G4X, tmp);
  3225. }
  3226. static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
  3227. enum pipe pipe)
  3228. {
  3229. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  3230. if (pipe == PIPE_A)
  3231. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  3232. else
  3233. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  3234. I915_WRITE(PORT_DFT2_G4X, tmp);
  3235. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
  3236. I915_WRITE(PORT_DFT_I9XX,
  3237. I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
  3238. }
  3239. }
  3240. static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  3241. uint32_t *val)
  3242. {
  3243. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  3244. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  3245. switch (*source) {
  3246. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  3247. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
  3248. break;
  3249. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  3250. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
  3251. break;
  3252. case INTEL_PIPE_CRC_SOURCE_PIPE:
  3253. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
  3254. break;
  3255. case INTEL_PIPE_CRC_SOURCE_NONE:
  3256. *val = 0;
  3257. break;
  3258. default:
  3259. return -EINVAL;
  3260. }
  3261. return 0;
  3262. }
  3263. static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
  3264. bool enable)
  3265. {
  3266. struct drm_device *dev = &dev_priv->drm;
  3267. struct intel_crtc *crtc =
  3268. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
  3269. struct intel_crtc_state *pipe_config;
  3270. struct drm_atomic_state *state;
  3271. int ret = 0;
  3272. drm_modeset_lock_all(dev);
  3273. state = drm_atomic_state_alloc(dev);
  3274. if (!state) {
  3275. ret = -ENOMEM;
  3276. goto out;
  3277. }
  3278. state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
  3279. pipe_config = intel_atomic_get_crtc_state(state, crtc);
  3280. if (IS_ERR(pipe_config)) {
  3281. ret = PTR_ERR(pipe_config);
  3282. goto out;
  3283. }
  3284. pipe_config->pch_pfit.force_thru = enable;
  3285. if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
  3286. pipe_config->pch_pfit.enabled != enable)
  3287. pipe_config->base.connectors_changed = true;
  3288. ret = drm_atomic_commit(state);
  3289. out:
  3290. drm_modeset_unlock_all(dev);
  3291. WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
  3292. if (ret)
  3293. drm_atomic_state_free(state);
  3294. }
  3295. static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
  3296. enum pipe pipe,
  3297. enum intel_pipe_crc_source *source,
  3298. uint32_t *val)
  3299. {
  3300. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  3301. *source = INTEL_PIPE_CRC_SOURCE_PF;
  3302. switch (*source) {
  3303. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  3304. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
  3305. break;
  3306. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  3307. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
  3308. break;
  3309. case INTEL_PIPE_CRC_SOURCE_PF:
  3310. if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
  3311. hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
  3312. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
  3313. break;
  3314. case INTEL_PIPE_CRC_SOURCE_NONE:
  3315. *val = 0;
  3316. break;
  3317. default:
  3318. return -EINVAL;
  3319. }
  3320. return 0;
  3321. }
  3322. static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
  3323. enum pipe pipe,
  3324. enum intel_pipe_crc_source source)
  3325. {
  3326. struct drm_device *dev = &dev_priv->drm;
  3327. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  3328. struct intel_crtc *crtc =
  3329. to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
  3330. enum intel_display_power_domain power_domain;
  3331. u32 val = 0; /* shut up gcc */
  3332. int ret;
  3333. if (pipe_crc->source == source)
  3334. return 0;
  3335. /* forbid changing the source without going back to 'none' */
  3336. if (pipe_crc->source && source)
  3337. return -EINVAL;
  3338. power_domain = POWER_DOMAIN_PIPE(pipe);
  3339. if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
  3340. DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
  3341. return -EIO;
  3342. }
  3343. if (IS_GEN2(dev_priv))
  3344. ret = i8xx_pipe_crc_ctl_reg(&source, &val);
  3345. else if (INTEL_GEN(dev_priv) < 5)
  3346. ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
  3347. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  3348. ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
  3349. else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
  3350. ret = ilk_pipe_crc_ctl_reg(&source, &val);
  3351. else
  3352. ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
  3353. if (ret != 0)
  3354. goto out;
  3355. /* none -> real source transition */
  3356. if (source) {
  3357. struct intel_pipe_crc_entry *entries;
  3358. DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
  3359. pipe_name(pipe), pipe_crc_source_name(source));
  3360. entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
  3361. sizeof(pipe_crc->entries[0]),
  3362. GFP_KERNEL);
  3363. if (!entries) {
  3364. ret = -ENOMEM;
  3365. goto out;
  3366. }
  3367. /*
  3368. * When IPS gets enabled, the pipe CRC changes. Since IPS gets
  3369. * enabled and disabled dynamically based on package C states,
  3370. * user space can't make reliable use of the CRCs, so let's just
  3371. * completely disable it.
  3372. */
  3373. hsw_disable_ips(crtc);
  3374. spin_lock_irq(&pipe_crc->lock);
  3375. kfree(pipe_crc->entries);
  3376. pipe_crc->entries = entries;
  3377. pipe_crc->head = 0;
  3378. pipe_crc->tail = 0;
  3379. spin_unlock_irq(&pipe_crc->lock);
  3380. }
  3381. pipe_crc->source = source;
  3382. I915_WRITE(PIPE_CRC_CTL(pipe), val);
  3383. POSTING_READ(PIPE_CRC_CTL(pipe));
  3384. /* real source -> none transition */
  3385. if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
  3386. struct intel_pipe_crc_entry *entries;
  3387. struct intel_crtc *crtc =
  3388. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  3389. DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
  3390. pipe_name(pipe));
  3391. drm_modeset_lock(&crtc->base.mutex, NULL);
  3392. if (crtc->base.state->active)
  3393. intel_wait_for_vblank(dev, pipe);
  3394. drm_modeset_unlock(&crtc->base.mutex);
  3395. spin_lock_irq(&pipe_crc->lock);
  3396. entries = pipe_crc->entries;
  3397. pipe_crc->entries = NULL;
  3398. pipe_crc->head = 0;
  3399. pipe_crc->tail = 0;
  3400. spin_unlock_irq(&pipe_crc->lock);
  3401. kfree(entries);
  3402. if (IS_G4X(dev_priv))
  3403. g4x_undo_pipe_scramble_reset(dev_priv, pipe);
  3404. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  3405. vlv_undo_pipe_scramble_reset(dev_priv, pipe);
  3406. else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
  3407. hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
  3408. hsw_enable_ips(crtc);
  3409. }
  3410. ret = 0;
  3411. out:
  3412. intel_display_power_put(dev_priv, power_domain);
  3413. return ret;
  3414. }
  3415. /*
  3416. * Parse pipe CRC command strings:
  3417. * command: wsp* object wsp+ name wsp+ source wsp*
  3418. * object: 'pipe'
  3419. * name: (A | B | C)
  3420. * source: (none | plane1 | plane2 | pf)
  3421. * wsp: (#0x20 | #0x9 | #0xA)+
  3422. *
  3423. * eg.:
  3424. * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
  3425. * "pipe A none" -> Stop CRC
  3426. */
  3427. static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
  3428. {
  3429. int n_words = 0;
  3430. while (*buf) {
  3431. char *end;
  3432. /* skip leading white space */
  3433. buf = skip_spaces(buf);
  3434. if (!*buf)
  3435. break; /* end of buffer */
  3436. /* find end of word */
  3437. for (end = buf; *end && !isspace(*end); end++)
  3438. ;
  3439. if (n_words == max_words) {
  3440. DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
  3441. max_words);
  3442. return -EINVAL; /* ran out of words[] before bytes */
  3443. }
  3444. if (*end)
  3445. *end++ = '\0';
  3446. words[n_words++] = buf;
  3447. buf = end;
  3448. }
  3449. return n_words;
  3450. }
  3451. enum intel_pipe_crc_object {
  3452. PIPE_CRC_OBJECT_PIPE,
  3453. };
  3454. static const char * const pipe_crc_objects[] = {
  3455. "pipe",
  3456. };
  3457. static int
  3458. display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
  3459. {
  3460. int i;
  3461. for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
  3462. if (!strcmp(buf, pipe_crc_objects[i])) {
  3463. *o = i;
  3464. return 0;
  3465. }
  3466. return -EINVAL;
  3467. }
  3468. static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
  3469. {
  3470. const char name = buf[0];
  3471. if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
  3472. return -EINVAL;
  3473. *pipe = name - 'A';
  3474. return 0;
  3475. }
  3476. static int
  3477. display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
  3478. {
  3479. int i;
  3480. for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
  3481. if (!strcmp(buf, pipe_crc_sources[i])) {
  3482. *s = i;
  3483. return 0;
  3484. }
  3485. return -EINVAL;
  3486. }
  3487. static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
  3488. char *buf, size_t len)
  3489. {
  3490. #define N_WORDS 3
  3491. int n_words;
  3492. char *words[N_WORDS];
  3493. enum pipe pipe;
  3494. enum intel_pipe_crc_object object;
  3495. enum intel_pipe_crc_source source;
  3496. n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
  3497. if (n_words != N_WORDS) {
  3498. DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
  3499. N_WORDS);
  3500. return -EINVAL;
  3501. }
  3502. if (display_crc_ctl_parse_object(words[0], &object) < 0) {
  3503. DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
  3504. return -EINVAL;
  3505. }
  3506. if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
  3507. DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
  3508. return -EINVAL;
  3509. }
  3510. if (display_crc_ctl_parse_source(words[2], &source) < 0) {
  3511. DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
  3512. return -EINVAL;
  3513. }
  3514. return pipe_crc_set_source(dev_priv, pipe, source);
  3515. }
  3516. static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
  3517. size_t len, loff_t *offp)
  3518. {
  3519. struct seq_file *m = file->private_data;
  3520. struct drm_i915_private *dev_priv = m->private;
  3521. char *tmpbuf;
  3522. int ret;
  3523. if (len == 0)
  3524. return 0;
  3525. if (len > PAGE_SIZE - 1) {
  3526. DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
  3527. PAGE_SIZE);
  3528. return -E2BIG;
  3529. }
  3530. tmpbuf = kmalloc(len + 1, GFP_KERNEL);
  3531. if (!tmpbuf)
  3532. return -ENOMEM;
  3533. if (copy_from_user(tmpbuf, ubuf, len)) {
  3534. ret = -EFAULT;
  3535. goto out;
  3536. }
  3537. tmpbuf[len] = '\0';
  3538. ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
  3539. out:
  3540. kfree(tmpbuf);
  3541. if (ret < 0)
  3542. return ret;
  3543. *offp += len;
  3544. return len;
  3545. }
  3546. static const struct file_operations i915_display_crc_ctl_fops = {
  3547. .owner = THIS_MODULE,
  3548. .open = display_crc_ctl_open,
  3549. .read = seq_read,
  3550. .llseek = seq_lseek,
  3551. .release = single_release,
  3552. .write = display_crc_ctl_write
  3553. };
  3554. static ssize_t i915_displayport_test_active_write(struct file *file,
  3555. const char __user *ubuf,
  3556. size_t len, loff_t *offp)
  3557. {
  3558. char *input_buffer;
  3559. int status = 0;
  3560. struct drm_device *dev;
  3561. struct drm_connector *connector;
  3562. struct list_head *connector_list;
  3563. struct intel_dp *intel_dp;
  3564. int val = 0;
  3565. dev = ((struct seq_file *)file->private_data)->private;
  3566. connector_list = &dev->mode_config.connector_list;
  3567. if (len == 0)
  3568. return 0;
  3569. input_buffer = kmalloc(len + 1, GFP_KERNEL);
  3570. if (!input_buffer)
  3571. return -ENOMEM;
  3572. if (copy_from_user(input_buffer, ubuf, len)) {
  3573. status = -EFAULT;
  3574. goto out;
  3575. }
  3576. input_buffer[len] = '\0';
  3577. DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
  3578. list_for_each_entry(connector, connector_list, head) {
  3579. if (connector->connector_type !=
  3580. DRM_MODE_CONNECTOR_DisplayPort)
  3581. continue;
  3582. if (connector->status == connector_status_connected &&
  3583. connector->encoder != NULL) {
  3584. intel_dp = enc_to_intel_dp(connector->encoder);
  3585. status = kstrtoint(input_buffer, 10, &val);
  3586. if (status < 0)
  3587. goto out;
  3588. DRM_DEBUG_DRIVER("Got %d for test active\n", val);
  3589. /* To prevent erroneous activation of the compliance
  3590. * testing code, only accept an actual value of 1 here
  3591. */
  3592. if (val == 1)
  3593. intel_dp->compliance_test_active = 1;
  3594. else
  3595. intel_dp->compliance_test_active = 0;
  3596. }
  3597. }
  3598. out:
  3599. kfree(input_buffer);
  3600. if (status < 0)
  3601. return status;
  3602. *offp += len;
  3603. return len;
  3604. }
  3605. static int i915_displayport_test_active_show(struct seq_file *m, void *data)
  3606. {
  3607. struct drm_device *dev = m->private;
  3608. struct drm_connector *connector;
  3609. struct list_head *connector_list = &dev->mode_config.connector_list;
  3610. struct intel_dp *intel_dp;
  3611. list_for_each_entry(connector, connector_list, head) {
  3612. if (connector->connector_type !=
  3613. DRM_MODE_CONNECTOR_DisplayPort)
  3614. continue;
  3615. if (connector->status == connector_status_connected &&
  3616. connector->encoder != NULL) {
  3617. intel_dp = enc_to_intel_dp(connector->encoder);
  3618. if (intel_dp->compliance_test_active)
  3619. seq_puts(m, "1");
  3620. else
  3621. seq_puts(m, "0");
  3622. } else
  3623. seq_puts(m, "0");
  3624. }
  3625. return 0;
  3626. }
  3627. static int i915_displayport_test_active_open(struct inode *inode,
  3628. struct file *file)
  3629. {
  3630. struct drm_i915_private *dev_priv = inode->i_private;
  3631. return single_open(file, i915_displayport_test_active_show,
  3632. &dev_priv->drm);
  3633. }
  3634. static const struct file_operations i915_displayport_test_active_fops = {
  3635. .owner = THIS_MODULE,
  3636. .open = i915_displayport_test_active_open,
  3637. .read = seq_read,
  3638. .llseek = seq_lseek,
  3639. .release = single_release,
  3640. .write = i915_displayport_test_active_write
  3641. };
  3642. static int i915_displayport_test_data_show(struct seq_file *m, void *data)
  3643. {
  3644. struct drm_device *dev = m->private;
  3645. struct drm_connector *connector;
  3646. struct list_head *connector_list = &dev->mode_config.connector_list;
  3647. struct intel_dp *intel_dp;
  3648. list_for_each_entry(connector, connector_list, head) {
  3649. if (connector->connector_type !=
  3650. DRM_MODE_CONNECTOR_DisplayPort)
  3651. continue;
  3652. if (connector->status == connector_status_connected &&
  3653. connector->encoder != NULL) {
  3654. intel_dp = enc_to_intel_dp(connector->encoder);
  3655. seq_printf(m, "%lx", intel_dp->compliance_test_data);
  3656. } else
  3657. seq_puts(m, "0");
  3658. }
  3659. return 0;
  3660. }
  3661. static int i915_displayport_test_data_open(struct inode *inode,
  3662. struct file *file)
  3663. {
  3664. struct drm_i915_private *dev_priv = inode->i_private;
  3665. return single_open(file, i915_displayport_test_data_show,
  3666. &dev_priv->drm);
  3667. }
  3668. static const struct file_operations i915_displayport_test_data_fops = {
  3669. .owner = THIS_MODULE,
  3670. .open = i915_displayport_test_data_open,
  3671. .read = seq_read,
  3672. .llseek = seq_lseek,
  3673. .release = single_release
  3674. };
  3675. static int i915_displayport_test_type_show(struct seq_file *m, void *data)
  3676. {
  3677. struct drm_device *dev = m->private;
  3678. struct drm_connector *connector;
  3679. struct list_head *connector_list = &dev->mode_config.connector_list;
  3680. struct intel_dp *intel_dp;
  3681. list_for_each_entry(connector, connector_list, head) {
  3682. if (connector->connector_type !=
  3683. DRM_MODE_CONNECTOR_DisplayPort)
  3684. continue;
  3685. if (connector->status == connector_status_connected &&
  3686. connector->encoder != NULL) {
  3687. intel_dp = enc_to_intel_dp(connector->encoder);
  3688. seq_printf(m, "%02lx", intel_dp->compliance_test_type);
  3689. } else
  3690. seq_puts(m, "0");
  3691. }
  3692. return 0;
  3693. }
  3694. static int i915_displayport_test_type_open(struct inode *inode,
  3695. struct file *file)
  3696. {
  3697. struct drm_i915_private *dev_priv = inode->i_private;
  3698. return single_open(file, i915_displayport_test_type_show,
  3699. &dev_priv->drm);
  3700. }
  3701. static const struct file_operations i915_displayport_test_type_fops = {
  3702. .owner = THIS_MODULE,
  3703. .open = i915_displayport_test_type_open,
  3704. .read = seq_read,
  3705. .llseek = seq_lseek,
  3706. .release = single_release
  3707. };
  3708. static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
  3709. {
  3710. struct drm_i915_private *dev_priv = m->private;
  3711. struct drm_device *dev = &dev_priv->drm;
  3712. int level;
  3713. int num_levels;
  3714. if (IS_CHERRYVIEW(dev_priv))
  3715. num_levels = 3;
  3716. else if (IS_VALLEYVIEW(dev_priv))
  3717. num_levels = 1;
  3718. else
  3719. num_levels = ilk_wm_max_level(dev) + 1;
  3720. drm_modeset_lock_all(dev);
  3721. for (level = 0; level < num_levels; level++) {
  3722. unsigned int latency = wm[level];
  3723. /*
  3724. * - WM1+ latency values in 0.5us units
  3725. * - latencies are in us on gen9/vlv/chv
  3726. */
  3727. if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
  3728. IS_CHERRYVIEW(dev_priv))
  3729. latency *= 10;
  3730. else if (level > 0)
  3731. latency *= 5;
  3732. seq_printf(m, "WM%d %u (%u.%u usec)\n",
  3733. level, wm[level], latency / 10, latency % 10);
  3734. }
  3735. drm_modeset_unlock_all(dev);
  3736. }
  3737. static int pri_wm_latency_show(struct seq_file *m, void *data)
  3738. {
  3739. struct drm_i915_private *dev_priv = m->private;
  3740. const uint16_t *latencies;
  3741. if (INTEL_GEN(dev_priv) >= 9)
  3742. latencies = dev_priv->wm.skl_latency;
  3743. else
  3744. latencies = dev_priv->wm.pri_latency;
  3745. wm_latency_show(m, latencies);
  3746. return 0;
  3747. }
  3748. static int spr_wm_latency_show(struct seq_file *m, void *data)
  3749. {
  3750. struct drm_i915_private *dev_priv = m->private;
  3751. const uint16_t *latencies;
  3752. if (INTEL_GEN(dev_priv) >= 9)
  3753. latencies = dev_priv->wm.skl_latency;
  3754. else
  3755. latencies = dev_priv->wm.spr_latency;
  3756. wm_latency_show(m, latencies);
  3757. return 0;
  3758. }
  3759. static int cur_wm_latency_show(struct seq_file *m, void *data)
  3760. {
  3761. struct drm_i915_private *dev_priv = m->private;
  3762. const uint16_t *latencies;
  3763. if (INTEL_GEN(dev_priv) >= 9)
  3764. latencies = dev_priv->wm.skl_latency;
  3765. else
  3766. latencies = dev_priv->wm.cur_latency;
  3767. wm_latency_show(m, latencies);
  3768. return 0;
  3769. }
  3770. static int pri_wm_latency_open(struct inode *inode, struct file *file)
  3771. {
  3772. struct drm_i915_private *dev_priv = inode->i_private;
  3773. if (INTEL_GEN(dev_priv) < 5)
  3774. return -ENODEV;
  3775. return single_open(file, pri_wm_latency_show, dev_priv);
  3776. }
  3777. static int spr_wm_latency_open(struct inode *inode, struct file *file)
  3778. {
  3779. struct drm_i915_private *dev_priv = inode->i_private;
  3780. if (HAS_GMCH_DISPLAY(dev_priv))
  3781. return -ENODEV;
  3782. return single_open(file, spr_wm_latency_show, dev_priv);
  3783. }
  3784. static int cur_wm_latency_open(struct inode *inode, struct file *file)
  3785. {
  3786. struct drm_i915_private *dev_priv = inode->i_private;
  3787. if (HAS_GMCH_DISPLAY(dev_priv))
  3788. return -ENODEV;
  3789. return single_open(file, cur_wm_latency_show, dev_priv);
  3790. }
  3791. static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
  3792. size_t len, loff_t *offp, uint16_t wm[8])
  3793. {
  3794. struct seq_file *m = file->private_data;
  3795. struct drm_i915_private *dev_priv = m->private;
  3796. struct drm_device *dev = &dev_priv->drm;
  3797. uint16_t new[8] = { 0 };
  3798. int num_levels;
  3799. int level;
  3800. int ret;
  3801. char tmp[32];
  3802. if (IS_CHERRYVIEW(dev_priv))
  3803. num_levels = 3;
  3804. else if (IS_VALLEYVIEW(dev_priv))
  3805. num_levels = 1;
  3806. else
  3807. num_levels = ilk_wm_max_level(dev) + 1;
  3808. if (len >= sizeof(tmp))
  3809. return -EINVAL;
  3810. if (copy_from_user(tmp, ubuf, len))
  3811. return -EFAULT;
  3812. tmp[len] = '\0';
  3813. ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
  3814. &new[0], &new[1], &new[2], &new[3],
  3815. &new[4], &new[5], &new[6], &new[7]);
  3816. if (ret != num_levels)
  3817. return -EINVAL;
  3818. drm_modeset_lock_all(dev);
  3819. for (level = 0; level < num_levels; level++)
  3820. wm[level] = new[level];
  3821. drm_modeset_unlock_all(dev);
  3822. return len;
  3823. }
  3824. static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
  3825. size_t len, loff_t *offp)
  3826. {
  3827. struct seq_file *m = file->private_data;
  3828. struct drm_i915_private *dev_priv = m->private;
  3829. uint16_t *latencies;
  3830. if (INTEL_GEN(dev_priv) >= 9)
  3831. latencies = dev_priv->wm.skl_latency;
  3832. else
  3833. latencies = dev_priv->wm.pri_latency;
  3834. return wm_latency_write(file, ubuf, len, offp, latencies);
  3835. }
  3836. static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
  3837. size_t len, loff_t *offp)
  3838. {
  3839. struct seq_file *m = file->private_data;
  3840. struct drm_i915_private *dev_priv = m->private;
  3841. uint16_t *latencies;
  3842. if (INTEL_GEN(dev_priv) >= 9)
  3843. latencies = dev_priv->wm.skl_latency;
  3844. else
  3845. latencies = dev_priv->wm.spr_latency;
  3846. return wm_latency_write(file, ubuf, len, offp, latencies);
  3847. }
  3848. static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
  3849. size_t len, loff_t *offp)
  3850. {
  3851. struct seq_file *m = file->private_data;
  3852. struct drm_i915_private *dev_priv = m->private;
  3853. uint16_t *latencies;
  3854. if (INTEL_GEN(dev_priv) >= 9)
  3855. latencies = dev_priv->wm.skl_latency;
  3856. else
  3857. latencies = dev_priv->wm.cur_latency;
  3858. return wm_latency_write(file, ubuf, len, offp, latencies);
  3859. }
  3860. static const struct file_operations i915_pri_wm_latency_fops = {
  3861. .owner = THIS_MODULE,
  3862. .open = pri_wm_latency_open,
  3863. .read = seq_read,
  3864. .llseek = seq_lseek,
  3865. .release = single_release,
  3866. .write = pri_wm_latency_write
  3867. };
  3868. static const struct file_operations i915_spr_wm_latency_fops = {
  3869. .owner = THIS_MODULE,
  3870. .open = spr_wm_latency_open,
  3871. .read = seq_read,
  3872. .llseek = seq_lseek,
  3873. .release = single_release,
  3874. .write = spr_wm_latency_write
  3875. };
  3876. static const struct file_operations i915_cur_wm_latency_fops = {
  3877. .owner = THIS_MODULE,
  3878. .open = cur_wm_latency_open,
  3879. .read = seq_read,
  3880. .llseek = seq_lseek,
  3881. .release = single_release,
  3882. .write = cur_wm_latency_write
  3883. };
  3884. static int
  3885. i915_wedged_get(void *data, u64 *val)
  3886. {
  3887. struct drm_i915_private *dev_priv = data;
  3888. *val = i915_terminally_wedged(&dev_priv->gpu_error);
  3889. return 0;
  3890. }
  3891. static int
  3892. i915_wedged_set(void *data, u64 val)
  3893. {
  3894. struct drm_i915_private *dev_priv = data;
  3895. /*
  3896. * There is no safeguard against this debugfs entry colliding
  3897. * with the hangcheck calling same i915_handle_error() in
  3898. * parallel, causing an explosion. For now we assume that the
  3899. * test harness is responsible enough not to inject gpu hangs
  3900. * while it is writing to 'i915_wedged'
  3901. */
  3902. if (i915_reset_in_progress(&dev_priv->gpu_error))
  3903. return -EAGAIN;
  3904. intel_runtime_pm_get(dev_priv);
  3905. i915_handle_error(dev_priv, val,
  3906. "Manually setting wedged to %llu", val);
  3907. intel_runtime_pm_put(dev_priv);
  3908. return 0;
  3909. }
  3910. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  3911. i915_wedged_get, i915_wedged_set,
  3912. "%llu\n");
  3913. static int
  3914. i915_ring_missed_irq_get(void *data, u64 *val)
  3915. {
  3916. struct drm_i915_private *dev_priv = data;
  3917. *val = dev_priv->gpu_error.missed_irq_rings;
  3918. return 0;
  3919. }
  3920. static int
  3921. i915_ring_missed_irq_set(void *data, u64 val)
  3922. {
  3923. struct drm_i915_private *dev_priv = data;
  3924. struct drm_device *dev = &dev_priv->drm;
  3925. int ret;
  3926. /* Lock against concurrent debugfs callers */
  3927. ret = mutex_lock_interruptible(&dev->struct_mutex);
  3928. if (ret)
  3929. return ret;
  3930. dev_priv->gpu_error.missed_irq_rings = val;
  3931. mutex_unlock(&dev->struct_mutex);
  3932. return 0;
  3933. }
  3934. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  3935. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  3936. "0x%08llx\n");
  3937. static int
  3938. i915_ring_test_irq_get(void *data, u64 *val)
  3939. {
  3940. struct drm_i915_private *dev_priv = data;
  3941. *val = dev_priv->gpu_error.test_irq_rings;
  3942. return 0;
  3943. }
  3944. static int
  3945. i915_ring_test_irq_set(void *data, u64 val)
  3946. {
  3947. struct drm_i915_private *dev_priv = data;
  3948. val &= INTEL_INFO(dev_priv)->ring_mask;
  3949. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  3950. dev_priv->gpu_error.test_irq_rings = val;
  3951. return 0;
  3952. }
  3953. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  3954. i915_ring_test_irq_get, i915_ring_test_irq_set,
  3955. "0x%08llx\n");
  3956. #define DROP_UNBOUND 0x1
  3957. #define DROP_BOUND 0x2
  3958. #define DROP_RETIRE 0x4
  3959. #define DROP_ACTIVE 0x8
  3960. #define DROP_ALL (DROP_UNBOUND | \
  3961. DROP_BOUND | \
  3962. DROP_RETIRE | \
  3963. DROP_ACTIVE)
  3964. static int
  3965. i915_drop_caches_get(void *data, u64 *val)
  3966. {
  3967. *val = DROP_ALL;
  3968. return 0;
  3969. }
  3970. static int
  3971. i915_drop_caches_set(void *data, u64 val)
  3972. {
  3973. struct drm_i915_private *dev_priv = data;
  3974. struct drm_device *dev = &dev_priv->drm;
  3975. int ret;
  3976. DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
  3977. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  3978. * on ioctls on -EAGAIN. */
  3979. ret = mutex_lock_interruptible(&dev->struct_mutex);
  3980. if (ret)
  3981. return ret;
  3982. if (val & DROP_ACTIVE) {
  3983. ret = i915_gem_wait_for_idle(dev_priv,
  3984. I915_WAIT_INTERRUPTIBLE |
  3985. I915_WAIT_LOCKED);
  3986. if (ret)
  3987. goto unlock;
  3988. }
  3989. if (val & (DROP_RETIRE | DROP_ACTIVE))
  3990. i915_gem_retire_requests(dev_priv);
  3991. if (val & DROP_BOUND)
  3992. i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
  3993. if (val & DROP_UNBOUND)
  3994. i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
  3995. unlock:
  3996. mutex_unlock(&dev->struct_mutex);
  3997. return ret;
  3998. }
  3999. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  4000. i915_drop_caches_get, i915_drop_caches_set,
  4001. "0x%08llx\n");
  4002. static int
  4003. i915_max_freq_get(void *data, u64 *val)
  4004. {
  4005. struct drm_i915_private *dev_priv = data;
  4006. if (INTEL_GEN(dev_priv) < 6)
  4007. return -ENODEV;
  4008. *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
  4009. return 0;
  4010. }
  4011. static int
  4012. i915_max_freq_set(void *data, u64 val)
  4013. {
  4014. struct drm_i915_private *dev_priv = data;
  4015. u32 hw_max, hw_min;
  4016. int ret;
  4017. if (INTEL_GEN(dev_priv) < 6)
  4018. return -ENODEV;
  4019. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  4020. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  4021. if (ret)
  4022. return ret;
  4023. /*
  4024. * Turbo will still be enabled, but won't go above the set value.
  4025. */
  4026. val = intel_freq_opcode(dev_priv, val);
  4027. hw_max = dev_priv->rps.max_freq;
  4028. hw_min = dev_priv->rps.min_freq;
  4029. if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
  4030. mutex_unlock(&dev_priv->rps.hw_lock);
  4031. return -EINVAL;
  4032. }
  4033. dev_priv->rps.max_freq_softlimit = val;
  4034. intel_set_rps(dev_priv, val);
  4035. mutex_unlock(&dev_priv->rps.hw_lock);
  4036. return 0;
  4037. }
  4038. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  4039. i915_max_freq_get, i915_max_freq_set,
  4040. "%llu\n");
  4041. static int
  4042. i915_min_freq_get(void *data, u64 *val)
  4043. {
  4044. struct drm_i915_private *dev_priv = data;
  4045. if (INTEL_GEN(dev_priv) < 6)
  4046. return -ENODEV;
  4047. *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
  4048. return 0;
  4049. }
  4050. static int
  4051. i915_min_freq_set(void *data, u64 val)
  4052. {
  4053. struct drm_i915_private *dev_priv = data;
  4054. u32 hw_max, hw_min;
  4055. int ret;
  4056. if (INTEL_GEN(dev_priv) < 6)
  4057. return -ENODEV;
  4058. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  4059. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  4060. if (ret)
  4061. return ret;
  4062. /*
  4063. * Turbo will still be enabled, but won't go below the set value.
  4064. */
  4065. val = intel_freq_opcode(dev_priv, val);
  4066. hw_max = dev_priv->rps.max_freq;
  4067. hw_min = dev_priv->rps.min_freq;
  4068. if (val < hw_min ||
  4069. val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
  4070. mutex_unlock(&dev_priv->rps.hw_lock);
  4071. return -EINVAL;
  4072. }
  4073. dev_priv->rps.min_freq_softlimit = val;
  4074. intel_set_rps(dev_priv, val);
  4075. mutex_unlock(&dev_priv->rps.hw_lock);
  4076. return 0;
  4077. }
  4078. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  4079. i915_min_freq_get, i915_min_freq_set,
  4080. "%llu\n");
  4081. static int
  4082. i915_cache_sharing_get(void *data, u64 *val)
  4083. {
  4084. struct drm_i915_private *dev_priv = data;
  4085. struct drm_device *dev = &dev_priv->drm;
  4086. u32 snpcr;
  4087. int ret;
  4088. if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
  4089. return -ENODEV;
  4090. ret = mutex_lock_interruptible(&dev->struct_mutex);
  4091. if (ret)
  4092. return ret;
  4093. intel_runtime_pm_get(dev_priv);
  4094. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4095. intel_runtime_pm_put(dev_priv);
  4096. mutex_unlock(&dev->struct_mutex);
  4097. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  4098. return 0;
  4099. }
  4100. static int
  4101. i915_cache_sharing_set(void *data, u64 val)
  4102. {
  4103. struct drm_i915_private *dev_priv = data;
  4104. u32 snpcr;
  4105. if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
  4106. return -ENODEV;
  4107. if (val > 3)
  4108. return -EINVAL;
  4109. intel_runtime_pm_get(dev_priv);
  4110. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  4111. /* Update the cache sharing policy here as well */
  4112. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4113. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4114. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  4115. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4116. intel_runtime_pm_put(dev_priv);
  4117. return 0;
  4118. }
  4119. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  4120. i915_cache_sharing_get, i915_cache_sharing_set,
  4121. "%llu\n");
  4122. static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
  4123. struct sseu_dev_info *sseu)
  4124. {
  4125. int ss_max = 2;
  4126. int ss;
  4127. u32 sig1[ss_max], sig2[ss_max];
  4128. sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
  4129. sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
  4130. sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
  4131. sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
  4132. for (ss = 0; ss < ss_max; ss++) {
  4133. unsigned int eu_cnt;
  4134. if (sig1[ss] & CHV_SS_PG_ENABLE)
  4135. /* skip disabled subslice */
  4136. continue;
  4137. sseu->slice_mask = BIT(0);
  4138. sseu->subslice_mask |= BIT(ss);
  4139. eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
  4140. ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
  4141. ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
  4142. ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
  4143. sseu->eu_total += eu_cnt;
  4144. sseu->eu_per_subslice = max_t(unsigned int,
  4145. sseu->eu_per_subslice, eu_cnt);
  4146. }
  4147. }
  4148. static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
  4149. struct sseu_dev_info *sseu)
  4150. {
  4151. int s_max = 3, ss_max = 4;
  4152. int s, ss;
  4153. u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
  4154. /* BXT has a single slice and at most 3 subslices. */
  4155. if (IS_BROXTON(dev_priv)) {
  4156. s_max = 1;
  4157. ss_max = 3;
  4158. }
  4159. for (s = 0; s < s_max; s++) {
  4160. s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
  4161. eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
  4162. eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
  4163. }
  4164. eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
  4165. GEN9_PGCTL_SSA_EU19_ACK |
  4166. GEN9_PGCTL_SSA_EU210_ACK |
  4167. GEN9_PGCTL_SSA_EU311_ACK;
  4168. eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
  4169. GEN9_PGCTL_SSB_EU19_ACK |
  4170. GEN9_PGCTL_SSB_EU210_ACK |
  4171. GEN9_PGCTL_SSB_EU311_ACK;
  4172. for (s = 0; s < s_max; s++) {
  4173. if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
  4174. /* skip disabled slice */
  4175. continue;
  4176. sseu->slice_mask |= BIT(s);
  4177. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  4178. sseu->subslice_mask =
  4179. INTEL_INFO(dev_priv)->sseu.subslice_mask;
  4180. for (ss = 0; ss < ss_max; ss++) {
  4181. unsigned int eu_cnt;
  4182. if (IS_BROXTON(dev_priv)) {
  4183. if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
  4184. /* skip disabled subslice */
  4185. continue;
  4186. sseu->subslice_mask |= BIT(ss);
  4187. }
  4188. eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
  4189. eu_mask[ss%2]);
  4190. sseu->eu_total += eu_cnt;
  4191. sseu->eu_per_subslice = max_t(unsigned int,
  4192. sseu->eu_per_subslice,
  4193. eu_cnt);
  4194. }
  4195. }
  4196. }
  4197. static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
  4198. struct sseu_dev_info *sseu)
  4199. {
  4200. u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
  4201. int s;
  4202. sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
  4203. if (sseu->slice_mask) {
  4204. sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
  4205. sseu->eu_per_subslice =
  4206. INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
  4207. sseu->eu_total = sseu->eu_per_subslice *
  4208. sseu_subslice_total(sseu);
  4209. /* subtract fused off EU(s) from enabled slice(s) */
  4210. for (s = 0; s < fls(sseu->slice_mask); s++) {
  4211. u8 subslice_7eu =
  4212. INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
  4213. sseu->eu_total -= hweight8(subslice_7eu);
  4214. }
  4215. }
  4216. }
  4217. static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
  4218. const struct sseu_dev_info *sseu)
  4219. {
  4220. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  4221. const char *type = is_available_info ? "Available" : "Enabled";
  4222. seq_printf(m, " %s Slice Mask: %04x\n", type,
  4223. sseu->slice_mask);
  4224. seq_printf(m, " %s Slice Total: %u\n", type,
  4225. hweight8(sseu->slice_mask));
  4226. seq_printf(m, " %s Subslice Total: %u\n", type,
  4227. sseu_subslice_total(sseu));
  4228. seq_printf(m, " %s Subslice Mask: %04x\n", type,
  4229. sseu->subslice_mask);
  4230. seq_printf(m, " %s Subslice Per Slice: %u\n", type,
  4231. hweight8(sseu->subslice_mask));
  4232. seq_printf(m, " %s EU Total: %u\n", type,
  4233. sseu->eu_total);
  4234. seq_printf(m, " %s EU Per Subslice: %u\n", type,
  4235. sseu->eu_per_subslice);
  4236. if (!is_available_info)
  4237. return;
  4238. seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
  4239. if (HAS_POOLED_EU(dev_priv))
  4240. seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
  4241. seq_printf(m, " Has Slice Power Gating: %s\n",
  4242. yesno(sseu->has_slice_pg));
  4243. seq_printf(m, " Has Subslice Power Gating: %s\n",
  4244. yesno(sseu->has_subslice_pg));
  4245. seq_printf(m, " Has EU Power Gating: %s\n",
  4246. yesno(sseu->has_eu_pg));
  4247. }
  4248. static int i915_sseu_status(struct seq_file *m, void *unused)
  4249. {
  4250. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  4251. struct sseu_dev_info sseu;
  4252. if (INTEL_GEN(dev_priv) < 8)
  4253. return -ENODEV;
  4254. seq_puts(m, "SSEU Device Info\n");
  4255. i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
  4256. seq_puts(m, "SSEU Device Status\n");
  4257. memset(&sseu, 0, sizeof(sseu));
  4258. intel_runtime_pm_get(dev_priv);
  4259. if (IS_CHERRYVIEW(dev_priv)) {
  4260. cherryview_sseu_device_status(dev_priv, &sseu);
  4261. } else if (IS_BROADWELL(dev_priv)) {
  4262. broadwell_sseu_device_status(dev_priv, &sseu);
  4263. } else if (INTEL_GEN(dev_priv) >= 9) {
  4264. gen9_sseu_device_status(dev_priv, &sseu);
  4265. }
  4266. intel_runtime_pm_put(dev_priv);
  4267. i915_print_sseu_info(m, false, &sseu);
  4268. return 0;
  4269. }
  4270. static int i915_forcewake_open(struct inode *inode, struct file *file)
  4271. {
  4272. struct drm_i915_private *dev_priv = inode->i_private;
  4273. if (INTEL_GEN(dev_priv) < 6)
  4274. return 0;
  4275. intel_runtime_pm_get(dev_priv);
  4276. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4277. return 0;
  4278. }
  4279. static int i915_forcewake_release(struct inode *inode, struct file *file)
  4280. {
  4281. struct drm_i915_private *dev_priv = inode->i_private;
  4282. if (INTEL_GEN(dev_priv) < 6)
  4283. return 0;
  4284. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4285. intel_runtime_pm_put(dev_priv);
  4286. return 0;
  4287. }
  4288. static const struct file_operations i915_forcewake_fops = {
  4289. .owner = THIS_MODULE,
  4290. .open = i915_forcewake_open,
  4291. .release = i915_forcewake_release,
  4292. };
  4293. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  4294. {
  4295. struct dentry *ent;
  4296. ent = debugfs_create_file("i915_forcewake_user",
  4297. S_IRUSR,
  4298. root, to_i915(minor->dev),
  4299. &i915_forcewake_fops);
  4300. if (!ent)
  4301. return -ENOMEM;
  4302. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  4303. }
  4304. static int i915_debugfs_create(struct dentry *root,
  4305. struct drm_minor *minor,
  4306. const char *name,
  4307. const struct file_operations *fops)
  4308. {
  4309. struct dentry *ent;
  4310. ent = debugfs_create_file(name,
  4311. S_IRUGO | S_IWUSR,
  4312. root, to_i915(minor->dev),
  4313. fops);
  4314. if (!ent)
  4315. return -ENOMEM;
  4316. return drm_add_fake_info_node(minor, ent, fops);
  4317. }
  4318. static const struct drm_info_list i915_debugfs_list[] = {
  4319. {"i915_capabilities", i915_capabilities, 0},
  4320. {"i915_gem_objects", i915_gem_object_info, 0},
  4321. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  4322. {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
  4323. {"i915_gem_stolen", i915_gem_stolen_list_info },
  4324. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  4325. {"i915_gem_request", i915_gem_request_info, 0},
  4326. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  4327. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  4328. {"i915_gem_interrupt", i915_interrupt_info, 0},
  4329. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  4330. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  4331. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  4332. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  4333. {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
  4334. {"i915_guc_info", i915_guc_info, 0},
  4335. {"i915_guc_load_status", i915_guc_load_status_info, 0},
  4336. {"i915_guc_log_dump", i915_guc_log_dump, 0},
  4337. {"i915_frequency_info", i915_frequency_info, 0},
  4338. {"i915_hangcheck_info", i915_hangcheck_info, 0},
  4339. {"i915_drpc_info", i915_drpc_info, 0},
  4340. {"i915_emon_status", i915_emon_status, 0},
  4341. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  4342. {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
  4343. {"i915_fbc_status", i915_fbc_status, 0},
  4344. {"i915_ips_status", i915_ips_status, 0},
  4345. {"i915_sr_status", i915_sr_status, 0},
  4346. {"i915_opregion", i915_opregion, 0},
  4347. {"i915_vbt", i915_vbt, 0},
  4348. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  4349. {"i915_context_status", i915_context_status, 0},
  4350. {"i915_dump_lrc", i915_dump_lrc, 0},
  4351. {"i915_execlists", i915_execlists, 0},
  4352. {"i915_forcewake_domains", i915_forcewake_domains, 0},
  4353. {"i915_swizzle_info", i915_swizzle_info, 0},
  4354. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  4355. {"i915_llc", i915_llc, 0},
  4356. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  4357. {"i915_sink_crc_eDP1", i915_sink_crc, 0},
  4358. {"i915_energy_uJ", i915_energy_uJ, 0},
  4359. {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
  4360. {"i915_power_domain_info", i915_power_domain_info, 0},
  4361. {"i915_dmc_info", i915_dmc_info, 0},
  4362. {"i915_display_info", i915_display_info, 0},
  4363. {"i915_semaphore_status", i915_semaphore_status, 0},
  4364. {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
  4365. {"i915_dp_mst_info", i915_dp_mst_info, 0},
  4366. {"i915_wa_registers", i915_wa_registers, 0},
  4367. {"i915_ddb_info", i915_ddb_info, 0},
  4368. {"i915_sseu_status", i915_sseu_status, 0},
  4369. {"i915_drrs_status", i915_drrs_status, 0},
  4370. {"i915_rps_boost_info", i915_rps_boost_info, 0},
  4371. };
  4372. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  4373. static const struct i915_debugfs_files {
  4374. const char *name;
  4375. const struct file_operations *fops;
  4376. } i915_debugfs_files[] = {
  4377. {"i915_wedged", &i915_wedged_fops},
  4378. {"i915_max_freq", &i915_max_freq_fops},
  4379. {"i915_min_freq", &i915_min_freq_fops},
  4380. {"i915_cache_sharing", &i915_cache_sharing_fops},
  4381. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  4382. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  4383. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  4384. {"i915_error_state", &i915_error_state_fops},
  4385. {"i915_next_seqno", &i915_next_seqno_fops},
  4386. {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
  4387. {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
  4388. {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
  4389. {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
  4390. {"i915_fbc_false_color", &i915_fbc_fc_fops},
  4391. {"i915_dp_test_data", &i915_displayport_test_data_fops},
  4392. {"i915_dp_test_type", &i915_displayport_test_type_fops},
  4393. {"i915_dp_test_active", &i915_displayport_test_active_fops}
  4394. };
  4395. void intel_display_crc_init(struct drm_i915_private *dev_priv)
  4396. {
  4397. enum pipe pipe;
  4398. for_each_pipe(dev_priv, pipe) {
  4399. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  4400. pipe_crc->opened = false;
  4401. spin_lock_init(&pipe_crc->lock);
  4402. init_waitqueue_head(&pipe_crc->wq);
  4403. }
  4404. }
  4405. int i915_debugfs_register(struct drm_i915_private *dev_priv)
  4406. {
  4407. struct drm_minor *minor = dev_priv->drm.primary;
  4408. int ret, i;
  4409. ret = i915_forcewake_create(minor->debugfs_root, minor);
  4410. if (ret)
  4411. return ret;
  4412. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  4413. ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
  4414. if (ret)
  4415. return ret;
  4416. }
  4417. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  4418. ret = i915_debugfs_create(minor->debugfs_root, minor,
  4419. i915_debugfs_files[i].name,
  4420. i915_debugfs_files[i].fops);
  4421. if (ret)
  4422. return ret;
  4423. }
  4424. return drm_debugfs_create_files(i915_debugfs_list,
  4425. I915_DEBUGFS_ENTRIES,
  4426. minor->debugfs_root, minor);
  4427. }
  4428. void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
  4429. {
  4430. struct drm_minor *minor = dev_priv->drm.primary;
  4431. int i;
  4432. drm_debugfs_remove_files(i915_debugfs_list,
  4433. I915_DEBUGFS_ENTRIES, minor);
  4434. drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
  4435. 1, minor);
  4436. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  4437. struct drm_info_list *info_list =
  4438. (struct drm_info_list *)&i915_pipe_crc_data[i];
  4439. drm_debugfs_remove_files(info_list, 1, minor);
  4440. }
  4441. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  4442. struct drm_info_list *info_list =
  4443. (struct drm_info_list *)i915_debugfs_files[i].fops;
  4444. drm_debugfs_remove_files(info_list, 1, minor);
  4445. }
  4446. }
  4447. struct dpcd_block {
  4448. /* DPCD dump start address. */
  4449. unsigned int offset;
  4450. /* DPCD dump end address, inclusive. If unset, .size will be used. */
  4451. unsigned int end;
  4452. /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
  4453. size_t size;
  4454. /* Only valid for eDP. */
  4455. bool edp;
  4456. };
  4457. static const struct dpcd_block i915_dpcd_debug[] = {
  4458. { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
  4459. { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
  4460. { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
  4461. { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
  4462. { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
  4463. { .offset = DP_SET_POWER },
  4464. { .offset = DP_EDP_DPCD_REV },
  4465. { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
  4466. { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
  4467. { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
  4468. };
  4469. static int i915_dpcd_show(struct seq_file *m, void *data)
  4470. {
  4471. struct drm_connector *connector = m->private;
  4472. struct intel_dp *intel_dp =
  4473. enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  4474. uint8_t buf[16];
  4475. ssize_t err;
  4476. int i;
  4477. if (connector->status != connector_status_connected)
  4478. return -ENODEV;
  4479. for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
  4480. const struct dpcd_block *b = &i915_dpcd_debug[i];
  4481. size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
  4482. if (b->edp &&
  4483. connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  4484. continue;
  4485. /* low tech for now */
  4486. if (WARN_ON(size > sizeof(buf)))
  4487. continue;
  4488. err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
  4489. if (err <= 0) {
  4490. DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
  4491. size, b->offset, err);
  4492. continue;
  4493. }
  4494. seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
  4495. }
  4496. return 0;
  4497. }
  4498. static int i915_dpcd_open(struct inode *inode, struct file *file)
  4499. {
  4500. return single_open(file, i915_dpcd_show, inode->i_private);
  4501. }
  4502. static const struct file_operations i915_dpcd_fops = {
  4503. .owner = THIS_MODULE,
  4504. .open = i915_dpcd_open,
  4505. .read = seq_read,
  4506. .llseek = seq_lseek,
  4507. .release = single_release,
  4508. };
  4509. static int i915_panel_show(struct seq_file *m, void *data)
  4510. {
  4511. struct drm_connector *connector = m->private;
  4512. struct intel_dp *intel_dp =
  4513. enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  4514. if (connector->status != connector_status_connected)
  4515. return -ENODEV;
  4516. seq_printf(m, "Panel power up delay: %d\n",
  4517. intel_dp->panel_power_up_delay);
  4518. seq_printf(m, "Panel power down delay: %d\n",
  4519. intel_dp->panel_power_down_delay);
  4520. seq_printf(m, "Backlight on delay: %d\n",
  4521. intel_dp->backlight_on_delay);
  4522. seq_printf(m, "Backlight off delay: %d\n",
  4523. intel_dp->backlight_off_delay);
  4524. return 0;
  4525. }
  4526. static int i915_panel_open(struct inode *inode, struct file *file)
  4527. {
  4528. return single_open(file, i915_panel_show, inode->i_private);
  4529. }
  4530. static const struct file_operations i915_panel_fops = {
  4531. .owner = THIS_MODULE,
  4532. .open = i915_panel_open,
  4533. .read = seq_read,
  4534. .llseek = seq_lseek,
  4535. .release = single_release,
  4536. };
  4537. /**
  4538. * i915_debugfs_connector_add - add i915 specific connector debugfs files
  4539. * @connector: pointer to a registered drm_connector
  4540. *
  4541. * Cleanup will be done by drm_connector_unregister() through a call to
  4542. * drm_debugfs_connector_remove().
  4543. *
  4544. * Returns 0 on success, negative error codes on error.
  4545. */
  4546. int i915_debugfs_connector_add(struct drm_connector *connector)
  4547. {
  4548. struct dentry *root = connector->debugfs_entry;
  4549. /* The connector must have been registered beforehands. */
  4550. if (!root)
  4551. return -ENODEV;
  4552. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
  4553. connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  4554. debugfs_create_file("i915_dpcd", S_IRUGO, root,
  4555. connector, &i915_dpcd_fops);
  4556. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  4557. debugfs_create_file("i915_panel_timings", S_IRUGO, root,
  4558. connector, &i915_panel_fops);
  4559. return 0;
  4560. }