ast_drv.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  16. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  17. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  18. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * The above copyright notice and this permission notice (including the
  21. * next paragraph) shall be included in all copies or substantial portions
  22. * of the Software.
  23. *
  24. */
  25. /*
  26. * Authors: Dave Airlie <airlied@redhat.com>
  27. */
  28. #ifndef __AST_DRV_H__
  29. #define __AST_DRV_H__
  30. #include <drm/drm_fb_helper.h>
  31. #include <drm/ttm/ttm_bo_api.h>
  32. #include <drm/ttm/ttm_bo_driver.h>
  33. #include <drm/ttm/ttm_placement.h>
  34. #include <drm/ttm/ttm_memory.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/drm_gem.h>
  37. #include <linux/i2c.h>
  38. #include <linux/i2c-algo-bit.h>
  39. #define DRIVER_AUTHOR "Dave Airlie"
  40. #define DRIVER_NAME "ast"
  41. #define DRIVER_DESC "AST"
  42. #define DRIVER_DATE "20120228"
  43. #define DRIVER_MAJOR 0
  44. #define DRIVER_MINOR 1
  45. #define DRIVER_PATCHLEVEL 0
  46. #define PCI_CHIP_AST2000 0x2000
  47. #define PCI_CHIP_AST2100 0x2010
  48. #define PCI_CHIP_AST1180 0x1180
  49. enum ast_chip {
  50. AST2000,
  51. AST2100,
  52. AST1100,
  53. AST2200,
  54. AST2150,
  55. AST2300,
  56. AST2400,
  57. AST1180,
  58. };
  59. enum ast_tx_chip {
  60. AST_TX_NONE,
  61. AST_TX_SIL164,
  62. AST_TX_ITE66121,
  63. AST_TX_DP501,
  64. };
  65. #define AST_DRAM_512Mx16 0
  66. #define AST_DRAM_1Gx16 1
  67. #define AST_DRAM_512Mx32 2
  68. #define AST_DRAM_1Gx32 3
  69. #define AST_DRAM_2Gx16 6
  70. #define AST_DRAM_4Gx16 7
  71. struct ast_fbdev;
  72. struct ast_private {
  73. struct drm_device *dev;
  74. void __iomem *regs;
  75. void __iomem *ioregs;
  76. enum ast_chip chip;
  77. bool vga2_clone;
  78. uint32_t dram_bus_width;
  79. uint32_t dram_type;
  80. uint32_t mclk;
  81. uint32_t vram_size;
  82. struct ast_fbdev *fbdev;
  83. int fb_mtrr;
  84. struct {
  85. struct drm_global_reference mem_global_ref;
  86. struct ttm_bo_global_ref bo_global_ref;
  87. struct ttm_bo_device bdev;
  88. } ttm;
  89. struct drm_gem_object *cursor_cache;
  90. uint64_t cursor_cache_gpu_addr;
  91. /* Acces to this cache is protected by the crtc->mutex of the only crtc
  92. * we have. */
  93. struct ttm_bo_kmap_obj cache_kmap;
  94. int next_cursor;
  95. bool support_wide_screen;
  96. enum {
  97. ast_use_p2a,
  98. ast_use_dt,
  99. ast_use_defaults
  100. } config_mode;
  101. enum ast_tx_chip tx_chip_type;
  102. u8 dp501_maxclk;
  103. u8 *dp501_fw_addr;
  104. const struct firmware *dp501_fw; /* dp501 fw */
  105. };
  106. int ast_driver_load(struct drm_device *dev, unsigned long flags);
  107. int ast_driver_unload(struct drm_device *dev);
  108. struct ast_gem_object;
  109. #define AST_IO_AR_PORT_WRITE (0x40)
  110. #define AST_IO_MISC_PORT_WRITE (0x42)
  111. #define AST_IO_VGA_ENABLE_PORT (0x43)
  112. #define AST_IO_SEQ_PORT (0x44)
  113. #define AST_IO_DAC_INDEX_READ (0x47)
  114. #define AST_IO_DAC_INDEX_WRITE (0x48)
  115. #define AST_IO_DAC_DATA (0x49)
  116. #define AST_IO_GR_PORT (0x4E)
  117. #define AST_IO_CRTC_PORT (0x54)
  118. #define AST_IO_INPUT_STATUS1_READ (0x5A)
  119. #define AST_IO_MISC_PORT_READ (0x4C)
  120. #define AST_IO_MM_OFFSET (0x380)
  121. #define __ast_read(x) \
  122. static inline u##x ast_read##x(struct ast_private *ast, u32 reg) { \
  123. u##x val = 0;\
  124. val = ioread##x(ast->regs + reg); \
  125. return val;\
  126. }
  127. __ast_read(8);
  128. __ast_read(16);
  129. __ast_read(32)
  130. #define __ast_io_read(x) \
  131. static inline u##x ast_io_read##x(struct ast_private *ast, u32 reg) { \
  132. u##x val = 0;\
  133. val = ioread##x(ast->ioregs + reg); \
  134. return val;\
  135. }
  136. __ast_io_read(8);
  137. __ast_io_read(16);
  138. __ast_io_read(32);
  139. #define __ast_write(x) \
  140. static inline void ast_write##x(struct ast_private *ast, u32 reg, u##x val) {\
  141. iowrite##x(val, ast->regs + reg);\
  142. }
  143. __ast_write(8);
  144. __ast_write(16);
  145. __ast_write(32);
  146. #define __ast_io_write(x) \
  147. static inline void ast_io_write##x(struct ast_private *ast, u32 reg, u##x val) {\
  148. iowrite##x(val, ast->ioregs + reg);\
  149. }
  150. __ast_io_write(8);
  151. __ast_io_write(16);
  152. #undef __ast_io_write
  153. static inline void ast_set_index_reg(struct ast_private *ast,
  154. uint32_t base, uint8_t index,
  155. uint8_t val)
  156. {
  157. ast_io_write16(ast, base, ((u16)val << 8) | index);
  158. }
  159. void ast_set_index_reg_mask(struct ast_private *ast,
  160. uint32_t base, uint8_t index,
  161. uint8_t mask, uint8_t val);
  162. uint8_t ast_get_index_reg(struct ast_private *ast,
  163. uint32_t base, uint8_t index);
  164. uint8_t ast_get_index_reg_mask(struct ast_private *ast,
  165. uint32_t base, uint8_t index, uint8_t mask);
  166. static inline void ast_open_key(struct ast_private *ast)
  167. {
  168. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x80, 0xA8);
  169. }
  170. #define AST_VIDMEM_SIZE_8M 0x00800000
  171. #define AST_VIDMEM_SIZE_16M 0x01000000
  172. #define AST_VIDMEM_SIZE_32M 0x02000000
  173. #define AST_VIDMEM_SIZE_64M 0x04000000
  174. #define AST_VIDMEM_SIZE_128M 0x08000000
  175. #define AST_VIDMEM_DEFAULT_SIZE AST_VIDMEM_SIZE_8M
  176. #define AST_MAX_HWC_WIDTH 64
  177. #define AST_MAX_HWC_HEIGHT 64
  178. #define AST_HWC_SIZE (AST_MAX_HWC_WIDTH*AST_MAX_HWC_HEIGHT*2)
  179. #define AST_HWC_SIGNATURE_SIZE 32
  180. #define AST_DEFAULT_HWC_NUM 2
  181. /* define for signature structure */
  182. #define AST_HWC_SIGNATURE_CHECKSUM 0x00
  183. #define AST_HWC_SIGNATURE_SizeX 0x04
  184. #define AST_HWC_SIGNATURE_SizeY 0x08
  185. #define AST_HWC_SIGNATURE_X 0x0C
  186. #define AST_HWC_SIGNATURE_Y 0x10
  187. #define AST_HWC_SIGNATURE_HOTSPOTX 0x14
  188. #define AST_HWC_SIGNATURE_HOTSPOTY 0x18
  189. struct ast_i2c_chan {
  190. struct i2c_adapter adapter;
  191. struct drm_device *dev;
  192. struct i2c_algo_bit_data bit;
  193. };
  194. struct ast_connector {
  195. struct drm_connector base;
  196. struct ast_i2c_chan *i2c;
  197. };
  198. struct ast_crtc {
  199. struct drm_crtc base;
  200. u8 lut_r[256], lut_g[256], lut_b[256];
  201. struct drm_gem_object *cursor_bo;
  202. uint64_t cursor_addr;
  203. int cursor_width, cursor_height;
  204. u8 offset_x, offset_y;
  205. };
  206. struct ast_encoder {
  207. struct drm_encoder base;
  208. };
  209. struct ast_framebuffer {
  210. struct drm_framebuffer base;
  211. struct drm_gem_object *obj;
  212. };
  213. struct ast_fbdev {
  214. struct drm_fb_helper helper;
  215. struct ast_framebuffer afb;
  216. void *sysram;
  217. int size;
  218. struct ttm_bo_kmap_obj mapping;
  219. int x1, y1, x2, y2; /* dirty rect */
  220. spinlock_t dirty_lock;
  221. };
  222. #define to_ast_crtc(x) container_of(x, struct ast_crtc, base)
  223. #define to_ast_connector(x) container_of(x, struct ast_connector, base)
  224. #define to_ast_encoder(x) container_of(x, struct ast_encoder, base)
  225. #define to_ast_framebuffer(x) container_of(x, struct ast_framebuffer, base)
  226. struct ast_vbios_stdtable {
  227. u8 misc;
  228. u8 seq[4];
  229. u8 crtc[25];
  230. u8 ar[20];
  231. u8 gr[9];
  232. };
  233. struct ast_vbios_enhtable {
  234. u32 ht;
  235. u32 hde;
  236. u32 hfp;
  237. u32 hsync;
  238. u32 vt;
  239. u32 vde;
  240. u32 vfp;
  241. u32 vsync;
  242. u32 dclk_index;
  243. u32 flags;
  244. u32 refresh_rate;
  245. u32 refresh_rate_index;
  246. u32 mode_id;
  247. };
  248. struct ast_vbios_dclk_info {
  249. u8 param1;
  250. u8 param2;
  251. u8 param3;
  252. };
  253. struct ast_vbios_mode_info {
  254. struct ast_vbios_stdtable *std_table;
  255. struct ast_vbios_enhtable *enh_table;
  256. };
  257. extern int ast_mode_init(struct drm_device *dev);
  258. extern void ast_mode_fini(struct drm_device *dev);
  259. int ast_framebuffer_init(struct drm_device *dev,
  260. struct ast_framebuffer *ast_fb,
  261. const struct drm_mode_fb_cmd2 *mode_cmd,
  262. struct drm_gem_object *obj);
  263. int ast_fbdev_init(struct drm_device *dev);
  264. void ast_fbdev_fini(struct drm_device *dev);
  265. void ast_fbdev_set_suspend(struct drm_device *dev, int state);
  266. void ast_fbdev_set_base(struct ast_private *ast, unsigned long gpu_addr);
  267. struct ast_bo {
  268. struct ttm_buffer_object bo;
  269. struct ttm_placement placement;
  270. struct ttm_bo_kmap_obj kmap;
  271. struct drm_gem_object gem;
  272. struct ttm_place placements[3];
  273. int pin_count;
  274. };
  275. #define gem_to_ast_bo(gobj) container_of((gobj), struct ast_bo, gem)
  276. static inline struct ast_bo *
  277. ast_bo(struct ttm_buffer_object *bo)
  278. {
  279. return container_of(bo, struct ast_bo, bo);
  280. }
  281. #define to_ast_obj(x) container_of(x, struct ast_gem_object, base)
  282. #define AST_MM_ALIGN_SHIFT 4
  283. #define AST_MM_ALIGN_MASK ((1 << AST_MM_ALIGN_SHIFT) - 1)
  284. extern int ast_dumb_create(struct drm_file *file,
  285. struct drm_device *dev,
  286. struct drm_mode_create_dumb *args);
  287. extern void ast_gem_free_object(struct drm_gem_object *obj);
  288. extern int ast_dumb_mmap_offset(struct drm_file *file,
  289. struct drm_device *dev,
  290. uint32_t handle,
  291. uint64_t *offset);
  292. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  293. int ast_mm_init(struct ast_private *ast);
  294. void ast_mm_fini(struct ast_private *ast);
  295. int ast_bo_create(struct drm_device *dev, int size, int align,
  296. uint32_t flags, struct ast_bo **pastbo);
  297. int ast_gem_create(struct drm_device *dev,
  298. u32 size, bool iskernel,
  299. struct drm_gem_object **obj);
  300. int ast_bo_pin(struct ast_bo *bo, u32 pl_flag, u64 *gpu_addr);
  301. int ast_bo_unpin(struct ast_bo *bo);
  302. static inline int ast_bo_reserve(struct ast_bo *bo, bool no_wait)
  303. {
  304. int ret;
  305. ret = ttm_bo_reserve(&bo->bo, true, no_wait, NULL);
  306. if (ret) {
  307. if (ret != -ERESTARTSYS && ret != -EBUSY)
  308. DRM_ERROR("reserve failed %p\n", bo);
  309. return ret;
  310. }
  311. return 0;
  312. }
  313. static inline void ast_bo_unreserve(struct ast_bo *bo)
  314. {
  315. ttm_bo_unreserve(&bo->bo);
  316. }
  317. void ast_ttm_placement(struct ast_bo *bo, int domain);
  318. int ast_bo_push_sysram(struct ast_bo *bo);
  319. int ast_mmap(struct file *filp, struct vm_area_struct *vma);
  320. /* ast post */
  321. void ast_enable_vga(struct drm_device *dev);
  322. void ast_enable_mmio(struct drm_device *dev);
  323. bool ast_is_vga_enabled(struct drm_device *dev);
  324. void ast_post_gpu(struct drm_device *dev);
  325. u32 ast_mindwm(struct ast_private *ast, u32 r);
  326. void ast_moutdwm(struct ast_private *ast, u32 r, u32 v);
  327. /* ast dp501 */
  328. int ast_load_dp501_microcode(struct drm_device *dev);
  329. void ast_set_dp501_video_output(struct drm_device *dev, u8 mode);
  330. bool ast_launch_m68k(struct drm_device *dev);
  331. bool ast_backup_fw(struct drm_device *dev, u8 *addr, u32 size);
  332. bool ast_dp501_read_edid(struct drm_device *dev, u8 *ediddata);
  333. u8 ast_get_dp501_max_clk(struct drm_device *dev);
  334. void ast_init_3rdtx(struct drm_device *dev);
  335. #endif