ctrl.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876
  1. /* * CAAM control-plane driver backend
  2. * Controller-level driver, kernel property detection, initialization
  3. *
  4. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  5. */
  6. #include <linux/device.h>
  7. #include <linux/of_address.h>
  8. #include <linux/of_irq.h>
  9. #include "compat.h"
  10. #include "regs.h"
  11. #include "intern.h"
  12. #include "jr.h"
  13. #include "desc_constr.h"
  14. #include "error.h"
  15. #include "ctrl.h"
  16. bool caam_little_end;
  17. EXPORT_SYMBOL(caam_little_end);
  18. /*
  19. * i.MX targets tend to have clock control subsystems that can
  20. * enable/disable clocking to our device.
  21. */
  22. #ifdef CONFIG_CRYPTO_DEV_FSL_CAAM_IMX
  23. static inline struct clk *caam_drv_identify_clk(struct device *dev,
  24. char *clk_name)
  25. {
  26. return devm_clk_get(dev, clk_name);
  27. }
  28. #else
  29. static inline struct clk *caam_drv_identify_clk(struct device *dev,
  30. char *clk_name)
  31. {
  32. return NULL;
  33. }
  34. #endif
  35. /*
  36. * Descriptor to instantiate RNG State Handle 0 in normal mode and
  37. * load the JDKEK, TDKEK and TDSK registers
  38. */
  39. static void build_instantiation_desc(u32 *desc, int handle, int do_sk)
  40. {
  41. u32 *jump_cmd, op_flags;
  42. init_job_desc(desc, 0);
  43. op_flags = OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
  44. (handle << OP_ALG_AAI_SHIFT) | OP_ALG_AS_INIT;
  45. /* INIT RNG in non-test mode */
  46. append_operation(desc, op_flags);
  47. if (!handle && do_sk) {
  48. /*
  49. * For SH0, Secure Keys must be generated as well
  50. */
  51. /* wait for done */
  52. jump_cmd = append_jump(desc, JUMP_CLASS_CLASS1);
  53. set_jump_tgt_here(desc, jump_cmd);
  54. /*
  55. * load 1 to clear written reg:
  56. * resets the done interrrupt and returns the RNG to idle.
  57. */
  58. append_load_imm_u32(desc, 1, LDST_SRCDST_WORD_CLRW);
  59. /* Initialize State Handle */
  60. append_operation(desc, OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
  61. OP_ALG_AAI_RNG4_SK);
  62. }
  63. append_jump(desc, JUMP_CLASS_CLASS1 | JUMP_TYPE_HALT);
  64. }
  65. /* Descriptor for deinstantiation of State Handle 0 of the RNG block. */
  66. static void build_deinstantiation_desc(u32 *desc, int handle)
  67. {
  68. init_job_desc(desc, 0);
  69. /* Uninstantiate State Handle 0 */
  70. append_operation(desc, OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
  71. (handle << OP_ALG_AAI_SHIFT) | OP_ALG_AS_INITFINAL);
  72. append_jump(desc, JUMP_CLASS_CLASS1 | JUMP_TYPE_HALT);
  73. }
  74. /*
  75. * run_descriptor_deco0 - runs a descriptor on DECO0, under direct control of
  76. * the software (no JR/QI used).
  77. * @ctrldev - pointer to device
  78. * @status - descriptor status, after being run
  79. *
  80. * Return: - 0 if no error occurred
  81. * - -ENODEV if the DECO couldn't be acquired
  82. * - -EAGAIN if an error occurred while executing the descriptor
  83. */
  84. static inline int run_descriptor_deco0(struct device *ctrldev, u32 *desc,
  85. u32 *status)
  86. {
  87. struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
  88. struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
  89. struct caam_deco __iomem *deco = ctrlpriv->deco;
  90. unsigned int timeout = 100000;
  91. u32 deco_dbg_reg, flags;
  92. int i;
  93. if (ctrlpriv->virt_en == 1) {
  94. clrsetbits_32(&ctrl->deco_rsr, 0, DECORSR_JR0);
  95. while (!(rd_reg32(&ctrl->deco_rsr) & DECORSR_VALID) &&
  96. --timeout)
  97. cpu_relax();
  98. timeout = 100000;
  99. }
  100. clrsetbits_32(&ctrl->deco_rq, 0, DECORR_RQD0ENABLE);
  101. while (!(rd_reg32(&ctrl->deco_rq) & DECORR_DEN0) &&
  102. --timeout)
  103. cpu_relax();
  104. if (!timeout) {
  105. dev_err(ctrldev, "failed to acquire DECO 0\n");
  106. clrsetbits_32(&ctrl->deco_rq, DECORR_RQD0ENABLE, 0);
  107. return -ENODEV;
  108. }
  109. for (i = 0; i < desc_len(desc); i++)
  110. wr_reg32(&deco->descbuf[i], caam32_to_cpu(*(desc + i)));
  111. flags = DECO_JQCR_WHL;
  112. /*
  113. * If the descriptor length is longer than 4 words, then the
  114. * FOUR bit in JRCTRL register must be set.
  115. */
  116. if (desc_len(desc) >= 4)
  117. flags |= DECO_JQCR_FOUR;
  118. /* Instruct the DECO to execute it */
  119. clrsetbits_32(&deco->jr_ctl_hi, 0, flags);
  120. timeout = 10000000;
  121. do {
  122. deco_dbg_reg = rd_reg32(&deco->desc_dbg);
  123. /*
  124. * If an error occured in the descriptor, then
  125. * the DECO status field will be set to 0x0D
  126. */
  127. if ((deco_dbg_reg & DESC_DBG_DECO_STAT_MASK) ==
  128. DESC_DBG_DECO_STAT_HOST_ERR)
  129. break;
  130. cpu_relax();
  131. } while ((deco_dbg_reg & DESC_DBG_DECO_STAT_VALID) && --timeout);
  132. *status = rd_reg32(&deco->op_status_hi) &
  133. DECO_OP_STATUS_HI_ERR_MASK;
  134. if (ctrlpriv->virt_en == 1)
  135. clrsetbits_32(&ctrl->deco_rsr, DECORSR_JR0, 0);
  136. /* Mark the DECO as free */
  137. clrsetbits_32(&ctrl->deco_rq, DECORR_RQD0ENABLE, 0);
  138. if (!timeout)
  139. return -EAGAIN;
  140. return 0;
  141. }
  142. /*
  143. * instantiate_rng - builds and executes a descriptor on DECO0,
  144. * which initializes the RNG block.
  145. * @ctrldev - pointer to device
  146. * @state_handle_mask - bitmask containing the instantiation status
  147. * for the RNG4 state handles which exist in
  148. * the RNG4 block: 1 if it's been instantiated
  149. * by an external entry, 0 otherwise.
  150. * @gen_sk - generate data to be loaded into the JDKEK, TDKEK and TDSK;
  151. * Caution: this can be done only once; if the keys need to be
  152. * regenerated, a POR is required
  153. *
  154. * Return: - 0 if no error occurred
  155. * - -ENOMEM if there isn't enough memory to allocate the descriptor
  156. * - -ENODEV if DECO0 couldn't be acquired
  157. * - -EAGAIN if an error occurred when executing the descriptor
  158. * f.i. there was a RNG hardware error due to not "good enough"
  159. * entropy being aquired.
  160. */
  161. static int instantiate_rng(struct device *ctrldev, int state_handle_mask,
  162. int gen_sk)
  163. {
  164. struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
  165. struct caam_ctrl __iomem *ctrl;
  166. u32 *desc, status = 0, rdsta_val;
  167. int ret = 0, sh_idx;
  168. ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
  169. desc = kmalloc(CAAM_CMD_SZ * 7, GFP_KERNEL);
  170. if (!desc)
  171. return -ENOMEM;
  172. for (sh_idx = 0; sh_idx < RNG4_MAX_HANDLES; sh_idx++) {
  173. /*
  174. * If the corresponding bit is set, this state handle
  175. * was initialized by somebody else, so it's left alone.
  176. */
  177. if ((1 << sh_idx) & state_handle_mask)
  178. continue;
  179. /* Create the descriptor for instantiating RNG State Handle */
  180. build_instantiation_desc(desc, sh_idx, gen_sk);
  181. /* Try to run it through DECO0 */
  182. ret = run_descriptor_deco0(ctrldev, desc, &status);
  183. /*
  184. * If ret is not 0, or descriptor status is not 0, then
  185. * something went wrong. No need to try the next state
  186. * handle (if available), bail out here.
  187. * Also, if for some reason, the State Handle didn't get
  188. * instantiated although the descriptor has finished
  189. * without any error (HW optimizations for later
  190. * CAAM eras), then try again.
  191. */
  192. if (ret)
  193. break;
  194. rdsta_val = rd_reg32(&ctrl->r4tst[0].rdsta) & RDSTA_IFMASK;
  195. if ((status && status != JRSTA_SSRC_JUMP_HALT_CC) ||
  196. !(rdsta_val & (1 << sh_idx))) {
  197. ret = -EAGAIN;
  198. break;
  199. }
  200. dev_info(ctrldev, "Instantiated RNG4 SH%d\n", sh_idx);
  201. /* Clear the contents before recreating the descriptor */
  202. memset(desc, 0x00, CAAM_CMD_SZ * 7);
  203. }
  204. kfree(desc);
  205. return ret;
  206. }
  207. /*
  208. * deinstantiate_rng - builds and executes a descriptor on DECO0,
  209. * which deinitializes the RNG block.
  210. * @ctrldev - pointer to device
  211. * @state_handle_mask - bitmask containing the instantiation status
  212. * for the RNG4 state handles which exist in
  213. * the RNG4 block: 1 if it's been instantiated
  214. *
  215. * Return: - 0 if no error occurred
  216. * - -ENOMEM if there isn't enough memory to allocate the descriptor
  217. * - -ENODEV if DECO0 couldn't be acquired
  218. * - -EAGAIN if an error occurred when executing the descriptor
  219. */
  220. static int deinstantiate_rng(struct device *ctrldev, int state_handle_mask)
  221. {
  222. u32 *desc, status;
  223. int sh_idx, ret = 0;
  224. desc = kmalloc(CAAM_CMD_SZ * 3, GFP_KERNEL);
  225. if (!desc)
  226. return -ENOMEM;
  227. for (sh_idx = 0; sh_idx < RNG4_MAX_HANDLES; sh_idx++) {
  228. /*
  229. * If the corresponding bit is set, then it means the state
  230. * handle was initialized by us, and thus it needs to be
  231. * deintialized as well
  232. */
  233. if ((1 << sh_idx) & state_handle_mask) {
  234. /*
  235. * Create the descriptor for deinstantating this state
  236. * handle
  237. */
  238. build_deinstantiation_desc(desc, sh_idx);
  239. /* Try to run it through DECO0 */
  240. ret = run_descriptor_deco0(ctrldev, desc, &status);
  241. if (ret ||
  242. (status && status != JRSTA_SSRC_JUMP_HALT_CC)) {
  243. dev_err(ctrldev,
  244. "Failed to deinstantiate RNG4 SH%d\n",
  245. sh_idx);
  246. break;
  247. }
  248. dev_info(ctrldev, "Deinstantiated RNG4 SH%d\n", sh_idx);
  249. }
  250. }
  251. kfree(desc);
  252. return ret;
  253. }
  254. static int caam_remove(struct platform_device *pdev)
  255. {
  256. struct device *ctrldev;
  257. struct caam_drv_private *ctrlpriv;
  258. struct caam_ctrl __iomem *ctrl;
  259. int ring;
  260. ctrldev = &pdev->dev;
  261. ctrlpriv = dev_get_drvdata(ctrldev);
  262. ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
  263. /* Remove platform devices for JobRs */
  264. for (ring = 0; ring < ctrlpriv->total_jobrs; ring++) {
  265. if (ctrlpriv->jrpdev[ring])
  266. of_device_unregister(ctrlpriv->jrpdev[ring]);
  267. }
  268. /* De-initialize RNG state handles initialized by this driver. */
  269. if (ctrlpriv->rng4_sh_init)
  270. deinstantiate_rng(ctrldev, ctrlpriv->rng4_sh_init);
  271. /* Shut down debug views */
  272. #ifdef CONFIG_DEBUG_FS
  273. debugfs_remove_recursive(ctrlpriv->dfs_root);
  274. #endif
  275. /* Unmap controller region */
  276. iounmap(ctrl);
  277. /* shut clocks off before finalizing shutdown */
  278. clk_disable_unprepare(ctrlpriv->caam_ipg);
  279. clk_disable_unprepare(ctrlpriv->caam_mem);
  280. clk_disable_unprepare(ctrlpriv->caam_aclk);
  281. clk_disable_unprepare(ctrlpriv->caam_emi_slow);
  282. return 0;
  283. }
  284. /*
  285. * kick_trng - sets the various parameters for enabling the initialization
  286. * of the RNG4 block in CAAM
  287. * @pdev - pointer to the platform device
  288. * @ent_delay - Defines the length (in system clocks) of each entropy sample.
  289. */
  290. static void kick_trng(struct platform_device *pdev, int ent_delay)
  291. {
  292. struct device *ctrldev = &pdev->dev;
  293. struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
  294. struct caam_ctrl __iomem *ctrl;
  295. struct rng4tst __iomem *r4tst;
  296. u32 val;
  297. ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
  298. r4tst = &ctrl->r4tst[0];
  299. /* put RNG4 into program mode */
  300. clrsetbits_32(&r4tst->rtmctl, 0, RTMCTL_PRGM);
  301. /*
  302. * Performance-wise, it does not make sense to
  303. * set the delay to a value that is lower
  304. * than the last one that worked (i.e. the state handles
  305. * were instantiated properly. Thus, instead of wasting
  306. * time trying to set the values controlling the sample
  307. * frequency, the function simply returns.
  308. */
  309. val = (rd_reg32(&r4tst->rtsdctl) & RTSDCTL_ENT_DLY_MASK)
  310. >> RTSDCTL_ENT_DLY_SHIFT;
  311. if (ent_delay <= val) {
  312. /* put RNG4 into run mode */
  313. clrsetbits_32(&r4tst->rtmctl, RTMCTL_PRGM, 0);
  314. return;
  315. }
  316. val = rd_reg32(&r4tst->rtsdctl);
  317. val = (val & ~RTSDCTL_ENT_DLY_MASK) |
  318. (ent_delay << RTSDCTL_ENT_DLY_SHIFT);
  319. wr_reg32(&r4tst->rtsdctl, val);
  320. /* min. freq. count, equal to 1/4 of the entropy sample length */
  321. wr_reg32(&r4tst->rtfrqmin, ent_delay >> 2);
  322. /* disable maximum frequency count */
  323. wr_reg32(&r4tst->rtfrqmax, RTFRQMAX_DISABLE);
  324. /* read the control register */
  325. val = rd_reg32(&r4tst->rtmctl);
  326. /*
  327. * select raw sampling in both entropy shifter
  328. * and statistical checker
  329. */
  330. clrsetbits_32(&val, 0, RTMCTL_SAMP_MODE_RAW_ES_SC);
  331. /* put RNG4 into run mode */
  332. clrsetbits_32(&val, RTMCTL_PRGM, 0);
  333. /* write back the control register */
  334. wr_reg32(&r4tst->rtmctl, val);
  335. }
  336. /**
  337. * caam_get_era() - Return the ERA of the SEC on SoC, based
  338. * on "sec-era" propery in the DTS. This property is updated by u-boot.
  339. **/
  340. int caam_get_era(void)
  341. {
  342. struct device_node *caam_node;
  343. int ret;
  344. u32 prop;
  345. caam_node = of_find_compatible_node(NULL, NULL, "fsl,sec-v4.0");
  346. ret = of_property_read_u32(caam_node, "fsl,sec-era", &prop);
  347. of_node_put(caam_node);
  348. return ret ? -ENOTSUPP : prop;
  349. }
  350. EXPORT_SYMBOL(caam_get_era);
  351. #ifdef CONFIG_DEBUG_FS
  352. static int caam_debugfs_u64_get(void *data, u64 *val)
  353. {
  354. *val = caam64_to_cpu(*(u64 *)data);
  355. return 0;
  356. }
  357. static int caam_debugfs_u32_get(void *data, u64 *val)
  358. {
  359. *val = caam32_to_cpu(*(u32 *)data);
  360. return 0;
  361. }
  362. DEFINE_SIMPLE_ATTRIBUTE(caam_fops_u32_ro, caam_debugfs_u32_get, NULL, "%llu\n");
  363. DEFINE_SIMPLE_ATTRIBUTE(caam_fops_u64_ro, caam_debugfs_u64_get, NULL, "%llu\n");
  364. #endif
  365. /* Probe routine for CAAM top (controller) level */
  366. static int caam_probe(struct platform_device *pdev)
  367. {
  368. int ret, ring, rspec, gen_sk, ent_delay = RTSDCTL_ENT_DLY_MIN;
  369. u64 caam_id;
  370. struct device *dev;
  371. struct device_node *nprop, *np;
  372. struct caam_ctrl __iomem *ctrl;
  373. struct caam_drv_private *ctrlpriv;
  374. struct clk *clk;
  375. #ifdef CONFIG_DEBUG_FS
  376. struct caam_perfmon *perfmon;
  377. #endif
  378. u32 scfgr, comp_params;
  379. u32 cha_vid_ls;
  380. int pg_size;
  381. int BLOCK_OFFSET = 0;
  382. ctrlpriv = devm_kzalloc(&pdev->dev, sizeof(*ctrlpriv), GFP_KERNEL);
  383. if (!ctrlpriv)
  384. return -ENOMEM;
  385. dev = &pdev->dev;
  386. dev_set_drvdata(dev, ctrlpriv);
  387. ctrlpriv->pdev = pdev;
  388. nprop = pdev->dev.of_node;
  389. /* Enable clocking */
  390. clk = caam_drv_identify_clk(&pdev->dev, "ipg");
  391. if (IS_ERR(clk)) {
  392. ret = PTR_ERR(clk);
  393. dev_err(&pdev->dev,
  394. "can't identify CAAM ipg clk: %d\n", ret);
  395. return ret;
  396. }
  397. ctrlpriv->caam_ipg = clk;
  398. clk = caam_drv_identify_clk(&pdev->dev, "mem");
  399. if (IS_ERR(clk)) {
  400. ret = PTR_ERR(clk);
  401. dev_err(&pdev->dev,
  402. "can't identify CAAM mem clk: %d\n", ret);
  403. return ret;
  404. }
  405. ctrlpriv->caam_mem = clk;
  406. clk = caam_drv_identify_clk(&pdev->dev, "aclk");
  407. if (IS_ERR(clk)) {
  408. ret = PTR_ERR(clk);
  409. dev_err(&pdev->dev,
  410. "can't identify CAAM aclk clk: %d\n", ret);
  411. return ret;
  412. }
  413. ctrlpriv->caam_aclk = clk;
  414. clk = caam_drv_identify_clk(&pdev->dev, "emi_slow");
  415. if (IS_ERR(clk)) {
  416. ret = PTR_ERR(clk);
  417. dev_err(&pdev->dev,
  418. "can't identify CAAM emi_slow clk: %d\n", ret);
  419. return ret;
  420. }
  421. ctrlpriv->caam_emi_slow = clk;
  422. ret = clk_prepare_enable(ctrlpriv->caam_ipg);
  423. if (ret < 0) {
  424. dev_err(&pdev->dev, "can't enable CAAM ipg clock: %d\n", ret);
  425. return ret;
  426. }
  427. ret = clk_prepare_enable(ctrlpriv->caam_mem);
  428. if (ret < 0) {
  429. dev_err(&pdev->dev, "can't enable CAAM secure mem clock: %d\n",
  430. ret);
  431. goto disable_caam_ipg;
  432. }
  433. ret = clk_prepare_enable(ctrlpriv->caam_aclk);
  434. if (ret < 0) {
  435. dev_err(&pdev->dev, "can't enable CAAM aclk clock: %d\n", ret);
  436. goto disable_caam_mem;
  437. }
  438. ret = clk_prepare_enable(ctrlpriv->caam_emi_slow);
  439. if (ret < 0) {
  440. dev_err(&pdev->dev, "can't enable CAAM emi slow clock: %d\n",
  441. ret);
  442. goto disable_caam_aclk;
  443. }
  444. /* Get configuration properties from device tree */
  445. /* First, get register page */
  446. ctrl = of_iomap(nprop, 0);
  447. if (ctrl == NULL) {
  448. dev_err(dev, "caam: of_iomap() failed\n");
  449. ret = -ENOMEM;
  450. goto disable_caam_emi_slow;
  451. }
  452. caam_little_end = !(bool)(rd_reg32(&ctrl->perfmon.status) &
  453. (CSTA_PLEND | CSTA_ALT_PLEND));
  454. /* Finding the page size for using the CTPR_MS register */
  455. comp_params = rd_reg32(&ctrl->perfmon.comp_parms_ms);
  456. pg_size = (comp_params & CTPR_MS_PG_SZ_MASK) >> CTPR_MS_PG_SZ_SHIFT;
  457. /* Allocating the BLOCK_OFFSET based on the supported page size on
  458. * the platform
  459. */
  460. if (pg_size == 0)
  461. BLOCK_OFFSET = PG_SIZE_4K;
  462. else
  463. BLOCK_OFFSET = PG_SIZE_64K;
  464. ctrlpriv->ctrl = (struct caam_ctrl __force *)ctrl;
  465. ctrlpriv->assure = (struct caam_assurance __force *)
  466. ((uint8_t *)ctrl +
  467. BLOCK_OFFSET * ASSURE_BLOCK_NUMBER
  468. );
  469. ctrlpriv->deco = (struct caam_deco __force *)
  470. ((uint8_t *)ctrl +
  471. BLOCK_OFFSET * DECO_BLOCK_NUMBER
  472. );
  473. /* Get the IRQ of the controller (for security violations only) */
  474. ctrlpriv->secvio_irq = irq_of_parse_and_map(nprop, 0);
  475. /*
  476. * Enable DECO watchdogs and, if this is a PHYS_ADDR_T_64BIT kernel,
  477. * long pointers in master configuration register
  478. */
  479. clrsetbits_32(&ctrl->mcr, MCFGR_AWCACHE_MASK | MCFGR_LONG_PTR,
  480. MCFGR_AWCACHE_CACH | MCFGR_AWCACHE_BUFF |
  481. MCFGR_WDENABLE | MCFGR_LARGE_BURST |
  482. (sizeof(dma_addr_t) == sizeof(u64) ? MCFGR_LONG_PTR : 0));
  483. /*
  484. * Read the Compile Time paramters and SCFGR to determine
  485. * if Virtualization is enabled for this platform
  486. */
  487. scfgr = rd_reg32(&ctrl->scfgr);
  488. ctrlpriv->virt_en = 0;
  489. if (comp_params & CTPR_MS_VIRT_EN_INCL) {
  490. /* VIRT_EN_INCL = 1 & VIRT_EN_POR = 1 or
  491. * VIRT_EN_INCL = 1 & VIRT_EN_POR = 0 & SCFGR_VIRT_EN = 1
  492. */
  493. if ((comp_params & CTPR_MS_VIRT_EN_POR) ||
  494. (!(comp_params & CTPR_MS_VIRT_EN_POR) &&
  495. (scfgr & SCFGR_VIRT_EN)))
  496. ctrlpriv->virt_en = 1;
  497. } else {
  498. /* VIRT_EN_INCL = 0 && VIRT_EN_POR_VALUE = 1 */
  499. if (comp_params & CTPR_MS_VIRT_EN_POR)
  500. ctrlpriv->virt_en = 1;
  501. }
  502. if (ctrlpriv->virt_en == 1)
  503. clrsetbits_32(&ctrl->jrstart, 0, JRSTART_JR0_START |
  504. JRSTART_JR1_START | JRSTART_JR2_START |
  505. JRSTART_JR3_START);
  506. if (sizeof(dma_addr_t) == sizeof(u64))
  507. if (of_device_is_compatible(nprop, "fsl,sec-v5.0"))
  508. dma_set_mask_and_coherent(dev, DMA_BIT_MASK(40));
  509. else
  510. dma_set_mask_and_coherent(dev, DMA_BIT_MASK(36));
  511. else
  512. dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  513. /*
  514. * Detect and enable JobRs
  515. * First, find out how many ring spec'ed, allocate references
  516. * for all, then go probe each one.
  517. */
  518. rspec = 0;
  519. for_each_available_child_of_node(nprop, np)
  520. if (of_device_is_compatible(np, "fsl,sec-v4.0-job-ring") ||
  521. of_device_is_compatible(np, "fsl,sec4.0-job-ring"))
  522. rspec++;
  523. ctrlpriv->jrpdev = devm_kcalloc(&pdev->dev, rspec,
  524. sizeof(*ctrlpriv->jrpdev), GFP_KERNEL);
  525. if (ctrlpriv->jrpdev == NULL) {
  526. ret = -ENOMEM;
  527. goto iounmap_ctrl;
  528. }
  529. ring = 0;
  530. ctrlpriv->total_jobrs = 0;
  531. for_each_available_child_of_node(nprop, np)
  532. if (of_device_is_compatible(np, "fsl,sec-v4.0-job-ring") ||
  533. of_device_is_compatible(np, "fsl,sec4.0-job-ring")) {
  534. ctrlpriv->jrpdev[ring] =
  535. of_platform_device_create(np, NULL, dev);
  536. if (!ctrlpriv->jrpdev[ring]) {
  537. pr_warn("JR%d Platform device creation error\n",
  538. ring);
  539. continue;
  540. }
  541. ctrlpriv->jr[ring] = (struct caam_job_ring __force *)
  542. ((uint8_t *)ctrl +
  543. (ring + JR_BLOCK_NUMBER) *
  544. BLOCK_OFFSET
  545. );
  546. ctrlpriv->total_jobrs++;
  547. ring++;
  548. }
  549. /* Check to see if QI present. If so, enable */
  550. ctrlpriv->qi_present =
  551. !!(rd_reg32(&ctrl->perfmon.comp_parms_ms) &
  552. CTPR_MS_QI_MASK);
  553. if (ctrlpriv->qi_present) {
  554. ctrlpriv->qi = (struct caam_queue_if __force *)
  555. ((uint8_t *)ctrl +
  556. BLOCK_OFFSET * QI_BLOCK_NUMBER
  557. );
  558. /* This is all that's required to physically enable QI */
  559. wr_reg32(&ctrlpriv->qi->qi_control_lo, QICTL_DQEN);
  560. }
  561. /* If no QI and no rings specified, quit and go home */
  562. if ((!ctrlpriv->qi_present) && (!ctrlpriv->total_jobrs)) {
  563. dev_err(dev, "no queues configured, terminating\n");
  564. ret = -ENOMEM;
  565. goto caam_remove;
  566. }
  567. cha_vid_ls = rd_reg32(&ctrl->perfmon.cha_id_ls);
  568. /*
  569. * If SEC has RNG version >= 4 and RNG state handle has not been
  570. * already instantiated, do RNG instantiation
  571. */
  572. if ((cha_vid_ls & CHA_ID_LS_RNG_MASK) >> CHA_ID_LS_RNG_SHIFT >= 4) {
  573. ctrlpriv->rng4_sh_init =
  574. rd_reg32(&ctrl->r4tst[0].rdsta);
  575. /*
  576. * If the secure keys (TDKEK, JDKEK, TDSK), were already
  577. * generated, signal this to the function that is instantiating
  578. * the state handles. An error would occur if RNG4 attempts
  579. * to regenerate these keys before the next POR.
  580. */
  581. gen_sk = ctrlpriv->rng4_sh_init & RDSTA_SKVN ? 0 : 1;
  582. ctrlpriv->rng4_sh_init &= RDSTA_IFMASK;
  583. do {
  584. int inst_handles =
  585. rd_reg32(&ctrl->r4tst[0].rdsta) &
  586. RDSTA_IFMASK;
  587. /*
  588. * If either SH were instantiated by somebody else
  589. * (e.g. u-boot) then it is assumed that the entropy
  590. * parameters are properly set and thus the function
  591. * setting these (kick_trng(...)) is skipped.
  592. * Also, if a handle was instantiated, do not change
  593. * the TRNG parameters.
  594. */
  595. if (!(ctrlpriv->rng4_sh_init || inst_handles)) {
  596. dev_info(dev,
  597. "Entropy delay = %u\n",
  598. ent_delay);
  599. kick_trng(pdev, ent_delay);
  600. ent_delay += 400;
  601. }
  602. /*
  603. * if instantiate_rng(...) fails, the loop will rerun
  604. * and the kick_trng(...) function will modfiy the
  605. * upper and lower limits of the entropy sampling
  606. * interval, leading to a sucessful initialization of
  607. * the RNG.
  608. */
  609. ret = instantiate_rng(dev, inst_handles,
  610. gen_sk);
  611. if (ret == -EAGAIN)
  612. /*
  613. * if here, the loop will rerun,
  614. * so don't hog the CPU
  615. */
  616. cpu_relax();
  617. } while ((ret == -EAGAIN) && (ent_delay < RTSDCTL_ENT_DLY_MAX));
  618. if (ret) {
  619. dev_err(dev, "failed to instantiate RNG");
  620. goto caam_remove;
  621. }
  622. /*
  623. * Set handles init'ed by this module as the complement of the
  624. * already initialized ones
  625. */
  626. ctrlpriv->rng4_sh_init = ~ctrlpriv->rng4_sh_init & RDSTA_IFMASK;
  627. /* Enable RDB bit so that RNG works faster */
  628. clrsetbits_32(&ctrl->scfgr, 0, SCFGR_RDBENABLE);
  629. }
  630. /* NOTE: RTIC detection ought to go here, around Si time */
  631. caam_id = (u64)rd_reg32(&ctrl->perfmon.caam_id_ms) << 32 |
  632. (u64)rd_reg32(&ctrl->perfmon.caam_id_ls);
  633. /* Report "alive" for developer to see */
  634. dev_info(dev, "device ID = 0x%016llx (Era %d)\n", caam_id,
  635. caam_get_era());
  636. dev_info(dev, "job rings = %d, qi = %d\n",
  637. ctrlpriv->total_jobrs, ctrlpriv->qi_present);
  638. #ifdef CONFIG_DEBUG_FS
  639. /*
  640. * FIXME: needs better naming distinction, as some amalgamation of
  641. * "caam" and nprop->full_name. The OF name isn't distinctive,
  642. * but does separate instances
  643. */
  644. perfmon = (struct caam_perfmon __force *)&ctrl->perfmon;
  645. ctrlpriv->dfs_root = debugfs_create_dir(dev_name(dev), NULL);
  646. ctrlpriv->ctl = debugfs_create_dir("ctl", ctrlpriv->dfs_root);
  647. /* Controller-level - performance monitor counters */
  648. ctrlpriv->ctl_rq_dequeued =
  649. debugfs_create_file("rq_dequeued",
  650. S_IRUSR | S_IRGRP | S_IROTH,
  651. ctrlpriv->ctl, &perfmon->req_dequeued,
  652. &caam_fops_u64_ro);
  653. ctrlpriv->ctl_ob_enc_req =
  654. debugfs_create_file("ob_rq_encrypted",
  655. S_IRUSR | S_IRGRP | S_IROTH,
  656. ctrlpriv->ctl, &perfmon->ob_enc_req,
  657. &caam_fops_u64_ro);
  658. ctrlpriv->ctl_ib_dec_req =
  659. debugfs_create_file("ib_rq_decrypted",
  660. S_IRUSR | S_IRGRP | S_IROTH,
  661. ctrlpriv->ctl, &perfmon->ib_dec_req,
  662. &caam_fops_u64_ro);
  663. ctrlpriv->ctl_ob_enc_bytes =
  664. debugfs_create_file("ob_bytes_encrypted",
  665. S_IRUSR | S_IRGRP | S_IROTH,
  666. ctrlpriv->ctl, &perfmon->ob_enc_bytes,
  667. &caam_fops_u64_ro);
  668. ctrlpriv->ctl_ob_prot_bytes =
  669. debugfs_create_file("ob_bytes_protected",
  670. S_IRUSR | S_IRGRP | S_IROTH,
  671. ctrlpriv->ctl, &perfmon->ob_prot_bytes,
  672. &caam_fops_u64_ro);
  673. ctrlpriv->ctl_ib_dec_bytes =
  674. debugfs_create_file("ib_bytes_decrypted",
  675. S_IRUSR | S_IRGRP | S_IROTH,
  676. ctrlpriv->ctl, &perfmon->ib_dec_bytes,
  677. &caam_fops_u64_ro);
  678. ctrlpriv->ctl_ib_valid_bytes =
  679. debugfs_create_file("ib_bytes_validated",
  680. S_IRUSR | S_IRGRP | S_IROTH,
  681. ctrlpriv->ctl, &perfmon->ib_valid_bytes,
  682. &caam_fops_u64_ro);
  683. /* Controller level - global status values */
  684. ctrlpriv->ctl_faultaddr =
  685. debugfs_create_file("fault_addr",
  686. S_IRUSR | S_IRGRP | S_IROTH,
  687. ctrlpriv->ctl, &perfmon->faultaddr,
  688. &caam_fops_u32_ro);
  689. ctrlpriv->ctl_faultdetail =
  690. debugfs_create_file("fault_detail",
  691. S_IRUSR | S_IRGRP | S_IROTH,
  692. ctrlpriv->ctl, &perfmon->faultdetail,
  693. &caam_fops_u32_ro);
  694. ctrlpriv->ctl_faultstatus =
  695. debugfs_create_file("fault_status",
  696. S_IRUSR | S_IRGRP | S_IROTH,
  697. ctrlpriv->ctl, &perfmon->status,
  698. &caam_fops_u32_ro);
  699. /* Internal covering keys (useful in non-secure mode only) */
  700. ctrlpriv->ctl_kek_wrap.data = &ctrlpriv->ctrl->kek[0];
  701. ctrlpriv->ctl_kek_wrap.size = KEK_KEY_SIZE * sizeof(u32);
  702. ctrlpriv->ctl_kek = debugfs_create_blob("kek",
  703. S_IRUSR |
  704. S_IRGRP | S_IROTH,
  705. ctrlpriv->ctl,
  706. &ctrlpriv->ctl_kek_wrap);
  707. ctrlpriv->ctl_tkek_wrap.data = &ctrlpriv->ctrl->tkek[0];
  708. ctrlpriv->ctl_tkek_wrap.size = KEK_KEY_SIZE * sizeof(u32);
  709. ctrlpriv->ctl_tkek = debugfs_create_blob("tkek",
  710. S_IRUSR |
  711. S_IRGRP | S_IROTH,
  712. ctrlpriv->ctl,
  713. &ctrlpriv->ctl_tkek_wrap);
  714. ctrlpriv->ctl_tdsk_wrap.data = &ctrlpriv->ctrl->tdsk[0];
  715. ctrlpriv->ctl_tdsk_wrap.size = KEK_KEY_SIZE * sizeof(u32);
  716. ctrlpriv->ctl_tdsk = debugfs_create_blob("tdsk",
  717. S_IRUSR |
  718. S_IRGRP | S_IROTH,
  719. ctrlpriv->ctl,
  720. &ctrlpriv->ctl_tdsk_wrap);
  721. #endif
  722. return 0;
  723. caam_remove:
  724. caam_remove(pdev);
  725. return ret;
  726. iounmap_ctrl:
  727. iounmap(ctrl);
  728. disable_caam_emi_slow:
  729. clk_disable_unprepare(ctrlpriv->caam_emi_slow);
  730. disable_caam_aclk:
  731. clk_disable_unprepare(ctrlpriv->caam_aclk);
  732. disable_caam_mem:
  733. clk_disable_unprepare(ctrlpriv->caam_mem);
  734. disable_caam_ipg:
  735. clk_disable_unprepare(ctrlpriv->caam_ipg);
  736. return ret;
  737. }
  738. static struct of_device_id caam_match[] = {
  739. {
  740. .compatible = "fsl,sec-v4.0",
  741. },
  742. {
  743. .compatible = "fsl,sec4.0",
  744. },
  745. {},
  746. };
  747. MODULE_DEVICE_TABLE(of, caam_match);
  748. static struct platform_driver caam_driver = {
  749. .driver = {
  750. .name = "caam",
  751. .of_match_table = caam_match,
  752. },
  753. .probe = caam_probe,
  754. .remove = caam_remove,
  755. };
  756. module_platform_driver(caam_driver);
  757. MODULE_LICENSE("GPL");
  758. MODULE_DESCRIPTION("FSL CAAM request backend");
  759. MODULE_AUTHOR("Freescale Semiconductor - NMG/STC");