u8540_clk.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /*
  2. * Clock definitions for u8540 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/mfd/dbx500-prcmu.h>
  14. #include "clk.h"
  15. /* CLKRST4 is missing making it hard to index things */
  16. enum clkrst_index {
  17. CLKRST1_INDEX = 0,
  18. CLKRST2_INDEX,
  19. CLKRST3_INDEX,
  20. CLKRST5_INDEX,
  21. CLKRST6_INDEX,
  22. CLKRST_MAX,
  23. };
  24. static void u8540_clk_init(struct device_node *np)
  25. {
  26. struct clk *clk;
  27. u32 bases[CLKRST_MAX];
  28. int i;
  29. for (i = 0; i < ARRAY_SIZE(bases); i++) {
  30. struct resource r;
  31. if (of_address_to_resource(np, i, &r))
  32. /* Not much choice but to continue */
  33. pr_err("failed to get CLKRST %d base address\n",
  34. i + 1);
  35. bases[i] = r.start;
  36. }
  37. /* Clock sources. */
  38. /* Fixed ClockGen */
  39. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  40. CLK_IGNORE_UNUSED);
  41. clk_register_clkdev(clk, "soc0_pll", NULL);
  42. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  43. CLK_IGNORE_UNUSED);
  44. clk_register_clkdev(clk, "soc1_pll", NULL);
  45. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  46. CLK_IGNORE_UNUSED);
  47. clk_register_clkdev(clk, "ddr_pll", NULL);
  48. clk = clk_register_fixed_rate(NULL, "rtc32k", NULL,
  49. CLK_IGNORE_UNUSED,
  50. 32768);
  51. clk_register_clkdev(clk, "clk32k", NULL);
  52. clk_register_clkdev(clk, "apb_pclk", "rtc-pl031");
  53. clk = clk_register_fixed_rate(NULL, "ulp38m4", NULL,
  54. CLK_IGNORE_UNUSED,
  55. 38400000);
  56. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, 0);
  57. clk_register_clkdev(clk, NULL, "UART");
  58. /* msp02clk needs a abx500 clk as parent. Handle by abx500 clk driver */
  59. clk = clk_reg_prcmu_gate("msp02clk", "ab9540_sysclk12_b1",
  60. PRCMU_MSP02CLK, 0);
  61. clk_register_clkdev(clk, NULL, "MSP02");
  62. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, 0);
  63. clk_register_clkdev(clk, NULL, "MSP1");
  64. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, 0);
  65. clk_register_clkdev(clk, NULL, "I2C");
  66. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, 0);
  67. clk_register_clkdev(clk, NULL, "slim");
  68. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, 0);
  69. clk_register_clkdev(clk, NULL, "PERIPH1");
  70. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, 0);
  71. clk_register_clkdev(clk, NULL, "PERIPH2");
  72. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, 0);
  73. clk_register_clkdev(clk, NULL, "PERIPH3");
  74. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, 0);
  75. clk_register_clkdev(clk, NULL, "PERIPH5");
  76. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, 0);
  77. clk_register_clkdev(clk, NULL, "PERIPH6");
  78. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, 0);
  79. clk_register_clkdev(clk, NULL, "PERIPH7");
  80. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  81. CLK_SET_RATE_GATE);
  82. clk_register_clkdev(clk, NULL, "lcd");
  83. clk_register_clkdev(clk, "lcd", "mcde");
  84. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, 0);
  85. clk_register_clkdev(clk, NULL, "bml");
  86. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  87. CLK_SET_RATE_GATE);
  88. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  89. CLK_SET_RATE_GATE);
  90. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  91. CLK_SET_RATE_GATE);
  92. clk_register_clkdev(clk, NULL, "hdmi");
  93. clk_register_clkdev(clk, "hdmi", "mcde");
  94. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, 0);
  95. clk_register_clkdev(clk, NULL, "apeat");
  96. clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK, 0);
  97. clk_register_clkdev(clk, NULL, "apetrace");
  98. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, 0);
  99. clk_register_clkdev(clk, NULL, "mcde");
  100. clk_register_clkdev(clk, "mcde", "mcde");
  101. clk_register_clkdev(clk, NULL, "dsilink.0");
  102. clk_register_clkdev(clk, NULL, "dsilink.1");
  103. clk_register_clkdev(clk, NULL, "dsilink.2");
  104. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK, 0);
  105. clk_register_clkdev(clk, NULL, "ipi2");
  106. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK, 0);
  107. clk_register_clkdev(clk, NULL, "dsialt");
  108. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, 0);
  109. clk_register_clkdev(clk, NULL, "dma40.0");
  110. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, 0);
  111. clk_register_clkdev(clk, NULL, "b2r2");
  112. clk_register_clkdev(clk, NULL, "b2r2_core");
  113. clk_register_clkdev(clk, NULL, "U8500-B2R2.0");
  114. clk_register_clkdev(clk, NULL, "b2r2_1_core");
  115. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  116. CLK_SET_RATE_GATE);
  117. clk_register_clkdev(clk, NULL, "tv");
  118. clk_register_clkdev(clk, "tv", "mcde");
  119. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, 0);
  120. clk_register_clkdev(clk, NULL, "SSP");
  121. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, 0);
  122. clk_register_clkdev(clk, NULL, "rngclk");
  123. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, 0);
  124. clk_register_clkdev(clk, NULL, "uicc");
  125. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, 0);
  126. clk_register_clkdev(clk, NULL, "mtu0");
  127. clk_register_clkdev(clk, NULL, "mtu1");
  128. clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL,
  129. PRCMU_SDMMCCLK, 100000000,
  130. CLK_SET_RATE_GATE);
  131. clk_register_clkdev(clk, NULL, "sdmmc");
  132. clk = clk_reg_prcmu_opp_volt_scalable("sdmmchclk", NULL,
  133. PRCMU_SDMMCHCLK, 400000000,
  134. CLK_SET_RATE_GATE);
  135. clk_register_clkdev(clk, NULL, "sdmmchclk");
  136. clk = clk_reg_prcmu_gate("hvaclk", NULL, PRCMU_HVACLK, 0);
  137. clk_register_clkdev(clk, NULL, "hva");
  138. clk = clk_reg_prcmu_gate("g1clk", NULL, PRCMU_G1CLK, 0);
  139. clk_register_clkdev(clk, NULL, "g1");
  140. clk = clk_reg_prcmu_scalable("spare1clk", NULL, PRCMU_SPARE1CLK, 0,
  141. CLK_SET_RATE_GATE);
  142. clk_register_clkdev(clk, "dsilcd", "mcde");
  143. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  144. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  145. clk_register_clkdev(clk, "dsihs2", "mcde");
  146. clk_register_clkdev(clk, "hs_clk", "dsilink.2");
  147. clk = clk_reg_prcmu_scalable("dsilcd_pll", "spare1clk",
  148. PRCMU_PLLDSI_LCD, 0, CLK_SET_RATE_GATE);
  149. clk_register_clkdev(clk, "dsilcd_pll", "mcde");
  150. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  151. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  152. clk_register_clkdev(clk, "dsihs0", "mcde");
  153. clk = clk_reg_prcmu_scalable("dsi0lcdclk", "dsilcd_pll",
  154. PRCMU_DSI0CLK_LCD, 0, CLK_SET_RATE_GATE);
  155. clk_register_clkdev(clk, "dsihs0", "mcde");
  156. clk_register_clkdev(clk, "hs_clk", "dsilink.0");
  157. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  158. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  159. clk_register_clkdev(clk, "dsihs1", "mcde");
  160. clk = clk_reg_prcmu_scalable("dsi1lcdclk", "dsilcd_pll",
  161. PRCMU_DSI1CLK_LCD, 0, CLK_SET_RATE_GATE);
  162. clk_register_clkdev(clk, "dsihs1", "mcde");
  163. clk_register_clkdev(clk, "hs_clk", "dsilink.1");
  164. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  165. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  166. clk_register_clkdev(clk, "lp_clk", "dsilink.0");
  167. clk_register_clkdev(clk, "dsilp0", "mcde");
  168. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  169. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  170. clk_register_clkdev(clk, "lp_clk", "dsilink.1");
  171. clk_register_clkdev(clk, "dsilp1", "mcde");
  172. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  173. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  174. clk_register_clkdev(clk, "lp_clk", "dsilink.2");
  175. clk_register_clkdev(clk, "dsilp2", "mcde");
  176. clk = clk_reg_prcmu_scalable_rate("armss", NULL,
  177. PRCMU_ARMSS, 0, CLK_IGNORE_UNUSED);
  178. clk_register_clkdev(clk, "armss", NULL);
  179. clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
  180. CLK_IGNORE_UNUSED, 1, 2);
  181. clk_register_clkdev(clk, NULL, "smp_twd");
  182. /* PRCC P-clocks */
  183. /* Peripheral 1 : PRCC P-clocks */
  184. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", bases[CLKRST1_INDEX],
  185. BIT(0), 0);
  186. clk_register_clkdev(clk, "apb_pclk", "uart0");
  187. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", bases[CLKRST1_INDEX],
  188. BIT(1), 0);
  189. clk_register_clkdev(clk, "apb_pclk", "uart1");
  190. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", bases[CLKRST1_INDEX],
  191. BIT(2), 0);
  192. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.1");
  193. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", bases[CLKRST1_INDEX],
  194. BIT(3), 0);
  195. clk_register_clkdev(clk, "apb_pclk", "msp0");
  196. clk_register_clkdev(clk, "apb_pclk", "dbx5x0-msp-i2s.0");
  197. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", bases[CLKRST1_INDEX],
  198. BIT(4), 0);
  199. clk_register_clkdev(clk, "apb_pclk", "msp1");
  200. clk_register_clkdev(clk, "apb_pclk", "dbx5x0-msp-i2s.1");
  201. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", bases[CLKRST1_INDEX],
  202. BIT(5), 0);
  203. clk_register_clkdev(clk, "apb_pclk", "sdi0");
  204. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", bases[CLKRST1_INDEX],
  205. BIT(6), 0);
  206. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.2");
  207. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", bases[CLKRST1_INDEX],
  208. BIT(7), 0);
  209. clk_register_clkdev(clk, NULL, "spi3");
  210. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", bases[CLKRST1_INDEX],
  211. BIT(8), 0);
  212. clk_register_clkdev(clk, "apb_pclk", "slimbus0");
  213. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", bases[CLKRST1_INDEX],
  214. BIT(9), 0);
  215. clk_register_clkdev(clk, NULL, "gpio.0");
  216. clk_register_clkdev(clk, NULL, "gpio.1");
  217. clk_register_clkdev(clk, NULL, "gpioblock0");
  218. clk_register_clkdev(clk, "apb_pclk", "ab85xx-codec.0");
  219. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", bases[CLKRST1_INDEX],
  220. BIT(10), 0);
  221. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.4");
  222. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", bases[CLKRST1_INDEX],
  223. BIT(11), 0);
  224. clk_register_clkdev(clk, "apb_pclk", "msp3");
  225. clk_register_clkdev(clk, "apb_pclk", "dbx5x0-msp-i2s.3");
  226. /* Peripheral 2 : PRCC P-clocks */
  227. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", bases[CLKRST2_INDEX],
  228. BIT(0), 0);
  229. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.3");
  230. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", bases[CLKRST2_INDEX],
  231. BIT(1), 0);
  232. clk_register_clkdev(clk, NULL, "spi2");
  233. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", bases[CLKRST2_INDEX],
  234. BIT(2), 0);
  235. clk_register_clkdev(clk, NULL, "spi1");
  236. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", bases[CLKRST2_INDEX],
  237. BIT(3), 0);
  238. clk_register_clkdev(clk, NULL, "pwl");
  239. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", bases[CLKRST2_INDEX],
  240. BIT(4), 0);
  241. clk_register_clkdev(clk, "apb_pclk", "sdi4");
  242. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", bases[CLKRST2_INDEX],
  243. BIT(5), 0);
  244. clk_register_clkdev(clk, "apb_pclk", "msp2");
  245. clk_register_clkdev(clk, "apb_pclk", "dbx5x0-msp-i2s.2");
  246. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", bases[CLKRST2_INDEX],
  247. BIT(6), 0);
  248. clk_register_clkdev(clk, "apb_pclk", "sdi1");
  249. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", bases[CLKRST2_INDEX],
  250. BIT(7), 0);
  251. clk_register_clkdev(clk, "apb_pclk", "sdi3");
  252. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", bases[CLKRST2_INDEX],
  253. BIT(8), 0);
  254. clk_register_clkdev(clk, NULL, "spi0");
  255. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", bases[CLKRST2_INDEX],
  256. BIT(9), 0);
  257. clk_register_clkdev(clk, "hsir_hclk", "ste_hsi.0");
  258. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", bases[CLKRST2_INDEX],
  259. BIT(10), 0);
  260. clk_register_clkdev(clk, "hsit_hclk", "ste_hsi.0");
  261. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", bases[CLKRST2_INDEX],
  262. BIT(11), 0);
  263. clk_register_clkdev(clk, NULL, "gpio.6");
  264. clk_register_clkdev(clk, NULL, "gpio.7");
  265. clk_register_clkdev(clk, NULL, "gpioblock1");
  266. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", bases[CLKRST2_INDEX],
  267. BIT(12), 0);
  268. clk_register_clkdev(clk, "msp4-pclk", "ab85xx-codec.0");
  269. /* Peripheral 3 : PRCC P-clocks */
  270. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", bases[CLKRST3_INDEX],
  271. BIT(0), 0);
  272. clk_register_clkdev(clk, NULL, "fsmc");
  273. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", bases[CLKRST3_INDEX],
  274. BIT(1), 0);
  275. clk_register_clkdev(clk, "apb_pclk", "ssp0");
  276. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", bases[CLKRST3_INDEX],
  277. BIT(2), 0);
  278. clk_register_clkdev(clk, "apb_pclk", "ssp1");
  279. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", bases[CLKRST3_INDEX],
  280. BIT(3), 0);
  281. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.0");
  282. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", bases[CLKRST3_INDEX],
  283. BIT(4), 0);
  284. clk_register_clkdev(clk, "apb_pclk", "sdi2");
  285. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", bases[CLKRST3_INDEX],
  286. BIT(5), 0);
  287. clk_register_clkdev(clk, "apb_pclk", "ske");
  288. clk_register_clkdev(clk, "apb_pclk", "nmk-ske-keypad");
  289. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", bases[CLKRST3_INDEX],
  290. BIT(6), 0);
  291. clk_register_clkdev(clk, "apb_pclk", "uart2");
  292. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", bases[CLKRST3_INDEX],
  293. BIT(7), 0);
  294. clk_register_clkdev(clk, "apb_pclk", "sdi5");
  295. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", bases[CLKRST3_INDEX],
  296. BIT(8), 0);
  297. clk_register_clkdev(clk, NULL, "gpio.2");
  298. clk_register_clkdev(clk, NULL, "gpio.3");
  299. clk_register_clkdev(clk, NULL, "gpio.4");
  300. clk_register_clkdev(clk, NULL, "gpio.5");
  301. clk_register_clkdev(clk, NULL, "gpioblock2");
  302. clk = clk_reg_prcc_pclk("p3_pclk9", "per3clk", bases[CLKRST3_INDEX],
  303. BIT(9), 0);
  304. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.5");
  305. clk = clk_reg_prcc_pclk("p3_pclk10", "per3clk", bases[CLKRST3_INDEX],
  306. BIT(10), 0);
  307. clk_register_clkdev(clk, "apb_pclk", "nmk-i2c.6");
  308. clk = clk_reg_prcc_pclk("p3_pclk11", "per3clk", bases[CLKRST3_INDEX],
  309. BIT(11), 0);
  310. clk_register_clkdev(clk, "apb_pclk", "uart3");
  311. clk = clk_reg_prcc_pclk("p3_pclk12", "per3clk", bases[CLKRST3_INDEX],
  312. BIT(12), 0);
  313. clk_register_clkdev(clk, "apb_pclk", "uart4");
  314. /* Peripheral 5 : PRCC P-clocks */
  315. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", bases[CLKRST5_INDEX],
  316. BIT(0), 0);
  317. clk_register_clkdev(clk, "usb", "musb-ux500.0");
  318. clk_register_clkdev(clk, "usbclk", "ab-iddet.0");
  319. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", bases[CLKRST5_INDEX],
  320. BIT(1), 0);
  321. clk_register_clkdev(clk, NULL, "gpio.8");
  322. clk_register_clkdev(clk, NULL, "gpioblock3");
  323. /* Peripheral 6 : PRCC P-clocks */
  324. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", bases[CLKRST6_INDEX],
  325. BIT(0), 0);
  326. clk_register_clkdev(clk, "apb_pclk", "rng");
  327. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", bases[CLKRST6_INDEX],
  328. BIT(1), 0);
  329. clk_register_clkdev(clk, NULL, "cryp0");
  330. clk_register_clkdev(clk, NULL, "cryp1");
  331. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", bases[CLKRST6_INDEX],
  332. BIT(2), 0);
  333. clk_register_clkdev(clk, NULL, "hash0");
  334. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", bases[CLKRST6_INDEX],
  335. BIT(3), 0);
  336. clk_register_clkdev(clk, NULL, "pka");
  337. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", bases[CLKRST6_INDEX],
  338. BIT(4), 0);
  339. clk_register_clkdev(clk, NULL, "db8540-hash1");
  340. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", bases[CLKRST6_INDEX],
  341. BIT(5), 0);
  342. clk_register_clkdev(clk, NULL, "cfgreg");
  343. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", bases[CLKRST6_INDEX],
  344. BIT(6), 0);
  345. clk_register_clkdev(clk, "apb_pclk", "mtu0");
  346. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", bases[CLKRST6_INDEX],
  347. BIT(7), 0);
  348. clk_register_clkdev(clk, "apb_pclk", "mtu1");
  349. /*
  350. * PRCC K-clocks ==> see table PRCC_PCKEN/PRCC_KCKEN
  351. * This differs from the internal implementation:
  352. * We don't use the PERPIH[n| clock as parent, since those _should_
  353. * only be used as parents for the P-clocks.
  354. * TODO: "parentjoin" with corresponding P-clocks for all K-clocks.
  355. */
  356. /* Peripheral 1 : PRCC K-clocks */
  357. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  358. bases[CLKRST1_INDEX], BIT(0), CLK_SET_RATE_GATE);
  359. clk_register_clkdev(clk, NULL, "uart0");
  360. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  361. bases[CLKRST1_INDEX], BIT(1), CLK_SET_RATE_GATE);
  362. clk_register_clkdev(clk, NULL, "uart1");
  363. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  364. bases[CLKRST1_INDEX], BIT(2), CLK_SET_RATE_GATE);
  365. clk_register_clkdev(clk, NULL, "nmk-i2c.1");
  366. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  367. bases[CLKRST1_INDEX], BIT(3), CLK_SET_RATE_GATE);
  368. clk_register_clkdev(clk, NULL, "msp0");
  369. clk_register_clkdev(clk, NULL, "dbx5x0-msp-i2s.0");
  370. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  371. bases[CLKRST1_INDEX], BIT(4), CLK_SET_RATE_GATE);
  372. clk_register_clkdev(clk, NULL, "msp1");
  373. clk_register_clkdev(clk, NULL, "dbx5x0-msp-i2s.1");
  374. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmchclk",
  375. bases[CLKRST1_INDEX], BIT(5), CLK_SET_RATE_GATE);
  376. clk_register_clkdev(clk, NULL, "sdi0");
  377. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  378. bases[CLKRST1_INDEX], BIT(6), CLK_SET_RATE_GATE);
  379. clk_register_clkdev(clk, NULL, "nmk-i2c.2");
  380. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  381. bases[CLKRST1_INDEX], BIT(8), CLK_SET_RATE_GATE);
  382. clk_register_clkdev(clk, NULL, "slimbus0");
  383. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  384. bases[CLKRST1_INDEX], BIT(9), CLK_SET_RATE_GATE);
  385. clk_register_clkdev(clk, NULL, "nmk-i2c.4");
  386. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  387. bases[CLKRST1_INDEX], BIT(10), CLK_SET_RATE_GATE);
  388. clk_register_clkdev(clk, NULL, "msp3");
  389. clk_register_clkdev(clk, NULL, "dbx5x0-msp-i2s.3");
  390. /* Peripheral 2 : PRCC K-clocks */
  391. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  392. bases[CLKRST2_INDEX], BIT(0), CLK_SET_RATE_GATE);
  393. clk_register_clkdev(clk, NULL, "nmk-i2c.3");
  394. clk = clk_reg_prcc_kclk("p2_pwl_kclk", "rtc32k",
  395. bases[CLKRST2_INDEX], BIT(1), CLK_SET_RATE_GATE);
  396. clk_register_clkdev(clk, NULL, "pwl");
  397. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmchclk",
  398. bases[CLKRST2_INDEX], BIT(2), CLK_SET_RATE_GATE);
  399. clk_register_clkdev(clk, NULL, "sdi4");
  400. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  401. bases[CLKRST2_INDEX], BIT(3), CLK_SET_RATE_GATE);
  402. clk_register_clkdev(clk, NULL, "msp2");
  403. clk_register_clkdev(clk, NULL, "dbx5x0-msp-i2s.2");
  404. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmchclk",
  405. bases[CLKRST2_INDEX], BIT(4), CLK_SET_RATE_GATE);
  406. clk_register_clkdev(clk, NULL, "sdi1");
  407. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  408. bases[CLKRST2_INDEX], BIT(5), CLK_SET_RATE_GATE);
  409. clk_register_clkdev(clk, NULL, "sdi3");
  410. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  411. bases[CLKRST2_INDEX], BIT(6),
  412. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  413. clk_register_clkdev(clk, "hsir_hsirxclk", "ste_hsi.0");
  414. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  415. bases[CLKRST2_INDEX], BIT(7),
  416. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  417. clk_register_clkdev(clk, "hsit_hsitxclk", "ste_hsi.0");
  418. /* Should only be 9540, but might be added for 85xx as well */
  419. clk = clk_reg_prcc_kclk("p2_msp4_kclk", "msp02clk",
  420. bases[CLKRST2_INDEX], BIT(9), CLK_SET_RATE_GATE);
  421. clk_register_clkdev(clk, NULL, "msp4");
  422. clk_register_clkdev(clk, "msp4", "ab85xx-codec.0");
  423. /* Peripheral 3 : PRCC K-clocks */
  424. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  425. bases[CLKRST3_INDEX], BIT(1), CLK_SET_RATE_GATE);
  426. clk_register_clkdev(clk, NULL, "ssp0");
  427. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  428. bases[CLKRST3_INDEX], BIT(2), CLK_SET_RATE_GATE);
  429. clk_register_clkdev(clk, NULL, "ssp1");
  430. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  431. bases[CLKRST3_INDEX], BIT(3), CLK_SET_RATE_GATE);
  432. clk_register_clkdev(clk, NULL, "nmk-i2c.0");
  433. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmchclk",
  434. bases[CLKRST3_INDEX], BIT(4), CLK_SET_RATE_GATE);
  435. clk_register_clkdev(clk, NULL, "sdi2");
  436. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  437. bases[CLKRST3_INDEX], BIT(5), CLK_SET_RATE_GATE);
  438. clk_register_clkdev(clk, NULL, "ske");
  439. clk_register_clkdev(clk, NULL, "nmk-ske-keypad");
  440. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  441. bases[CLKRST3_INDEX], BIT(6), CLK_SET_RATE_GATE);
  442. clk_register_clkdev(clk, NULL, "uart2");
  443. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  444. bases[CLKRST3_INDEX], BIT(7), CLK_SET_RATE_GATE);
  445. clk_register_clkdev(clk, NULL, "sdi5");
  446. clk = clk_reg_prcc_kclk("p3_i2c5_kclk", "i2cclk",
  447. bases[CLKRST3_INDEX], BIT(8), CLK_SET_RATE_GATE);
  448. clk_register_clkdev(clk, NULL, "nmk-i2c.5");
  449. clk = clk_reg_prcc_kclk("p3_i2c6_kclk", "i2cclk",
  450. bases[CLKRST3_INDEX], BIT(9), CLK_SET_RATE_GATE);
  451. clk_register_clkdev(clk, NULL, "nmk-i2c.6");
  452. clk = clk_reg_prcc_kclk("p3_uart3_kclk", "uartclk",
  453. bases[CLKRST3_INDEX], BIT(10), CLK_SET_RATE_GATE);
  454. clk_register_clkdev(clk, NULL, "uart3");
  455. clk = clk_reg_prcc_kclk("p3_uart4_kclk", "uartclk",
  456. bases[CLKRST3_INDEX], BIT(11), CLK_SET_RATE_GATE);
  457. clk_register_clkdev(clk, NULL, "uart4");
  458. /* Peripheral 6 : PRCC K-clocks */
  459. clk = clk_reg_prcc_kclk("p6_rng_kclk", "rngclk",
  460. bases[CLKRST6_INDEX], BIT(0), CLK_SET_RATE_GATE);
  461. clk_register_clkdev(clk, NULL, "rng");
  462. }
  463. CLK_OF_DECLARE(u8540_clks, "stericsson,u8540-clks", u8540_clk_init);