clk-iproc-armpll.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. * Copyright (C) 2014 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation version 2.
  7. *
  8. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  9. * kind, whether express or implied; without even the implied warranty
  10. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk-provider.h>
  17. #include <linux/io.h>
  18. #include <linux/of.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/of_address.h>
  21. #include "clk-iproc.h"
  22. #define IPROC_CLK_MAX_FREQ_POLICY 0x3
  23. #define IPROC_CLK_POLICY_FREQ_OFFSET 0x008
  24. #define IPROC_CLK_POLICY_FREQ_POLICY_FREQ_SHIFT 8
  25. #define IPROC_CLK_POLICY_FREQ_POLICY_FREQ_MASK 0x7
  26. #define IPROC_CLK_PLLARMA_OFFSET 0xc00
  27. #define IPROC_CLK_PLLARMA_LOCK_SHIFT 28
  28. #define IPROC_CLK_PLLARMA_PDIV_SHIFT 24
  29. #define IPROC_CLK_PLLARMA_PDIV_MASK 0xf
  30. #define IPROC_CLK_PLLARMA_NDIV_INT_SHIFT 8
  31. #define IPROC_CLK_PLLARMA_NDIV_INT_MASK 0x3ff
  32. #define IPROC_CLK_PLLARMB_OFFSET 0xc04
  33. #define IPROC_CLK_PLLARMB_NDIV_FRAC_MASK 0xfffff
  34. #define IPROC_CLK_PLLARMC_OFFSET 0xc08
  35. #define IPROC_CLK_PLLARMC_BYPCLK_EN_SHIFT 8
  36. #define IPROC_CLK_PLLARMC_MDIV_MASK 0xff
  37. #define IPROC_CLK_PLLARMCTL5_OFFSET 0xc20
  38. #define IPROC_CLK_PLLARMCTL5_H_MDIV_MASK 0xff
  39. #define IPROC_CLK_PLLARM_OFFSET_OFFSET 0xc24
  40. #define IPROC_CLK_PLLARM_SW_CTL_SHIFT 29
  41. #define IPROC_CLK_PLLARM_NDIV_INT_OFFSET_SHIFT 20
  42. #define IPROC_CLK_PLLARM_NDIV_INT_OFFSET_MASK 0xff
  43. #define IPROC_CLK_PLLARM_NDIV_FRAC_OFFSET_MASK 0xfffff
  44. #define IPROC_CLK_ARM_DIV_OFFSET 0xe00
  45. #define IPROC_CLK_ARM_DIV_PLL_SELECT_OVERRIDE_SHIFT 4
  46. #define IPROC_CLK_ARM_DIV_ARM_PLL_SELECT_MASK 0xf
  47. #define IPROC_CLK_POLICY_DBG_OFFSET 0xec0
  48. #define IPROC_CLK_POLICY_DBG_ACT_FREQ_SHIFT 12
  49. #define IPROC_CLK_POLICY_DBG_ACT_FREQ_MASK 0x7
  50. enum iproc_arm_pll_fid {
  51. ARM_PLL_FID_CRYSTAL_CLK = 0,
  52. ARM_PLL_FID_SYS_CLK = 2,
  53. ARM_PLL_FID_CH0_SLOW_CLK = 6,
  54. ARM_PLL_FID_CH1_FAST_CLK = 7
  55. };
  56. struct iproc_arm_pll {
  57. struct clk_hw hw;
  58. void __iomem *base;
  59. unsigned long rate;
  60. };
  61. #define to_iproc_arm_pll(hw) container_of(hw, struct iproc_arm_pll, hw)
  62. static unsigned int __get_fid(struct iproc_arm_pll *pll)
  63. {
  64. u32 val;
  65. unsigned int policy, fid, active_fid;
  66. val = readl(pll->base + IPROC_CLK_ARM_DIV_OFFSET);
  67. if (val & (1 << IPROC_CLK_ARM_DIV_PLL_SELECT_OVERRIDE_SHIFT))
  68. policy = val & IPROC_CLK_ARM_DIV_ARM_PLL_SELECT_MASK;
  69. else
  70. policy = 0;
  71. /* something is seriously wrong */
  72. BUG_ON(policy > IPROC_CLK_MAX_FREQ_POLICY);
  73. val = readl(pll->base + IPROC_CLK_POLICY_FREQ_OFFSET);
  74. fid = (val >> (IPROC_CLK_POLICY_FREQ_POLICY_FREQ_SHIFT * policy)) &
  75. IPROC_CLK_POLICY_FREQ_POLICY_FREQ_MASK;
  76. val = readl(pll->base + IPROC_CLK_POLICY_DBG_OFFSET);
  77. active_fid = IPROC_CLK_POLICY_DBG_ACT_FREQ_MASK &
  78. (val >> IPROC_CLK_POLICY_DBG_ACT_FREQ_SHIFT);
  79. if (fid != active_fid) {
  80. pr_debug("%s: fid override %u->%u\n", __func__, fid,
  81. active_fid);
  82. fid = active_fid;
  83. }
  84. pr_debug("%s: active fid: %u\n", __func__, fid);
  85. return fid;
  86. }
  87. /*
  88. * Determine the mdiv (post divider) based on the frequency ID being used.
  89. * There are 4 sources that can be used to derive the output clock rate:
  90. * - 25 MHz Crystal
  91. * - System clock
  92. * - PLL channel 0 (slow clock)
  93. * - PLL channel 1 (fast clock)
  94. */
  95. static int __get_mdiv(struct iproc_arm_pll *pll)
  96. {
  97. unsigned int fid;
  98. int mdiv;
  99. u32 val;
  100. fid = __get_fid(pll);
  101. switch (fid) {
  102. case ARM_PLL_FID_CRYSTAL_CLK:
  103. case ARM_PLL_FID_SYS_CLK:
  104. mdiv = 1;
  105. break;
  106. case ARM_PLL_FID_CH0_SLOW_CLK:
  107. val = readl(pll->base + IPROC_CLK_PLLARMC_OFFSET);
  108. mdiv = val & IPROC_CLK_PLLARMC_MDIV_MASK;
  109. if (mdiv == 0)
  110. mdiv = 256;
  111. break;
  112. case ARM_PLL_FID_CH1_FAST_CLK:
  113. val = readl(pll->base + IPROC_CLK_PLLARMCTL5_OFFSET);
  114. mdiv = val & IPROC_CLK_PLLARMCTL5_H_MDIV_MASK;
  115. if (mdiv == 0)
  116. mdiv = 256;
  117. break;
  118. default:
  119. mdiv = -EFAULT;
  120. }
  121. return mdiv;
  122. }
  123. static unsigned int __get_ndiv(struct iproc_arm_pll *pll)
  124. {
  125. u32 val;
  126. unsigned int ndiv_int, ndiv_frac, ndiv;
  127. val = readl(pll->base + IPROC_CLK_PLLARM_OFFSET_OFFSET);
  128. if (val & (1 << IPROC_CLK_PLLARM_SW_CTL_SHIFT)) {
  129. /*
  130. * offset mode is active. Read the ndiv from the PLLARM OFFSET
  131. * register
  132. */
  133. ndiv_int = (val >> IPROC_CLK_PLLARM_NDIV_INT_OFFSET_SHIFT) &
  134. IPROC_CLK_PLLARM_NDIV_INT_OFFSET_MASK;
  135. if (ndiv_int == 0)
  136. ndiv_int = 256;
  137. ndiv_frac = val & IPROC_CLK_PLLARM_NDIV_FRAC_OFFSET_MASK;
  138. } else {
  139. /* offset mode not active */
  140. val = readl(pll->base + IPROC_CLK_PLLARMA_OFFSET);
  141. ndiv_int = (val >> IPROC_CLK_PLLARMA_NDIV_INT_SHIFT) &
  142. IPROC_CLK_PLLARMA_NDIV_INT_MASK;
  143. if (ndiv_int == 0)
  144. ndiv_int = 1024;
  145. val = readl(pll->base + IPROC_CLK_PLLARMB_OFFSET);
  146. ndiv_frac = val & IPROC_CLK_PLLARMB_NDIV_FRAC_MASK;
  147. }
  148. ndiv = (ndiv_int << 20) | ndiv_frac;
  149. return ndiv;
  150. }
  151. /*
  152. * The output frequency of the ARM PLL is calculated based on the ARM PLL
  153. * divider values:
  154. * pdiv = ARM PLL pre-divider
  155. * ndiv = ARM PLL multiplier
  156. * mdiv = ARM PLL post divider
  157. *
  158. * The frequency is calculated by:
  159. * ((ndiv * parent clock rate) / pdiv) / mdiv
  160. */
  161. static unsigned long iproc_arm_pll_recalc_rate(struct clk_hw *hw,
  162. unsigned long parent_rate)
  163. {
  164. struct iproc_arm_pll *pll = to_iproc_arm_pll(hw);
  165. u32 val;
  166. int mdiv;
  167. u64 ndiv;
  168. unsigned int pdiv;
  169. /* in bypass mode, use parent rate */
  170. val = readl(pll->base + IPROC_CLK_PLLARMC_OFFSET);
  171. if (val & (1 << IPROC_CLK_PLLARMC_BYPCLK_EN_SHIFT)) {
  172. pll->rate = parent_rate;
  173. return pll->rate;
  174. }
  175. /* PLL needs to be locked */
  176. val = readl(pll->base + IPROC_CLK_PLLARMA_OFFSET);
  177. if (!(val & (1 << IPROC_CLK_PLLARMA_LOCK_SHIFT))) {
  178. pll->rate = 0;
  179. return 0;
  180. }
  181. pdiv = (val >> IPROC_CLK_PLLARMA_PDIV_SHIFT) &
  182. IPROC_CLK_PLLARMA_PDIV_MASK;
  183. if (pdiv == 0)
  184. pdiv = 16;
  185. ndiv = __get_ndiv(pll);
  186. mdiv = __get_mdiv(pll);
  187. if (mdiv <= 0) {
  188. pll->rate = 0;
  189. return 0;
  190. }
  191. pll->rate = (ndiv * parent_rate) >> 20;
  192. pll->rate = (pll->rate / pdiv) / mdiv;
  193. pr_debug("%s: ARM PLL rate: %lu. parent rate: %lu\n", __func__,
  194. pll->rate, parent_rate);
  195. pr_debug("%s: ndiv_int: %u, pdiv: %u, mdiv: %d\n", __func__,
  196. (unsigned int)(ndiv >> 20), pdiv, mdiv);
  197. return pll->rate;
  198. }
  199. static const struct clk_ops iproc_arm_pll_ops = {
  200. .recalc_rate = iproc_arm_pll_recalc_rate,
  201. };
  202. void __init iproc_armpll_setup(struct device_node *node)
  203. {
  204. int ret;
  205. struct iproc_arm_pll *pll;
  206. struct clk_init_data init;
  207. const char *parent_name;
  208. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  209. if (WARN_ON(!pll))
  210. return;
  211. pll->base = of_iomap(node, 0);
  212. if (WARN_ON(!pll->base))
  213. goto err_free_pll;
  214. init.name = node->name;
  215. init.ops = &iproc_arm_pll_ops;
  216. init.flags = 0;
  217. parent_name = of_clk_get_parent_name(node, 0);
  218. init.parent_names = (parent_name ? &parent_name : NULL);
  219. init.num_parents = (parent_name ? 1 : 0);
  220. pll->hw.init = &init;
  221. ret = clk_hw_register(NULL, &pll->hw);
  222. if (WARN_ON(ret))
  223. goto err_iounmap;
  224. ret = of_clk_add_hw_provider(node, of_clk_hw_simple_get, &pll->hw);
  225. if (WARN_ON(ret))
  226. goto err_clk_unregister;
  227. return;
  228. err_clk_unregister:
  229. clk_hw_unregister(&pll->hw);
  230. err_iounmap:
  231. iounmap(pll->base);
  232. err_free_pll:
  233. kfree(pll);
  234. }