crc32c-intel_glue.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * Using hardware provided CRC32 instruction to accelerate the CRC32 disposal.
  3. * CRC32C polynomial:0x1EDC6F41(BE)/0x82F63B78(LE)
  4. * CRC32 is a new instruction in Intel SSE4.2, the reference can be found at:
  5. * http://www.intel.com/products/processor/manuals/
  6. * Intel(R) 64 and IA-32 Architectures Software Developer's Manual
  7. * Volume 2A: Instruction Set Reference, A-M
  8. *
  9. * Copyright (C) 2008 Intel Corporation
  10. * Authors: Austin Zhang <austin_zhang@linux.intel.com>
  11. * Kent Liu <kent.liu@intel.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms and conditions of the GNU General Public License,
  15. * version 2, as published by the Free Software Foundation.
  16. *
  17. * This program is distributed in the hope it will be useful, but WITHOUT
  18. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  19. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  20. * more details.
  21. *
  22. * You should have received a copy of the GNU General Public License along with
  23. * this program; if not, write to the Free Software Foundation, Inc.,
  24. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  25. *
  26. */
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/string.h>
  30. #include <linux/kernel.h>
  31. #include <crypto/internal/hash.h>
  32. #include <asm/cpufeatures.h>
  33. #include <asm/cpu_device_id.h>
  34. #include <asm/fpu/internal.h>
  35. #define CHKSUM_BLOCK_SIZE 1
  36. #define CHKSUM_DIGEST_SIZE 4
  37. #define SCALE_F sizeof(unsigned long)
  38. #ifdef CONFIG_X86_64
  39. #define REX_PRE "0x48, "
  40. #else
  41. #define REX_PRE
  42. #endif
  43. #ifdef CONFIG_X86_64
  44. /*
  45. * use carryless multiply version of crc32c when buffer
  46. * size is >= 512 (when eager fpu is enabled) or
  47. * >= 1024 (when eager fpu is disabled) to account
  48. * for fpu state save/restore overhead.
  49. */
  50. #define CRC32C_PCL_BREAKEVEN_EAGERFPU 512
  51. #define CRC32C_PCL_BREAKEVEN_NOEAGERFPU 1024
  52. asmlinkage unsigned int crc_pcl(const u8 *buffer, int len,
  53. unsigned int crc_init);
  54. static int crc32c_pcl_breakeven = CRC32C_PCL_BREAKEVEN_EAGERFPU;
  55. #define set_pcl_breakeven_point() \
  56. do { \
  57. if (!use_eager_fpu()) \
  58. crc32c_pcl_breakeven = CRC32C_PCL_BREAKEVEN_NOEAGERFPU; \
  59. } while (0)
  60. #endif /* CONFIG_X86_64 */
  61. static u32 crc32c_intel_le_hw_byte(u32 crc, unsigned char const *data, size_t length)
  62. {
  63. while (length--) {
  64. __asm__ __volatile__(
  65. ".byte 0xf2, 0xf, 0x38, 0xf0, 0xf1"
  66. :"=S"(crc)
  67. :"0"(crc), "c"(*data)
  68. );
  69. data++;
  70. }
  71. return crc;
  72. }
  73. static u32 __pure crc32c_intel_le_hw(u32 crc, unsigned char const *p, size_t len)
  74. {
  75. unsigned int iquotient = len / SCALE_F;
  76. unsigned int iremainder = len % SCALE_F;
  77. unsigned long *ptmp = (unsigned long *)p;
  78. while (iquotient--) {
  79. __asm__ __volatile__(
  80. ".byte 0xf2, " REX_PRE "0xf, 0x38, 0xf1, 0xf1;"
  81. :"=S"(crc)
  82. :"0"(crc), "c"(*ptmp)
  83. );
  84. ptmp++;
  85. }
  86. if (iremainder)
  87. crc = crc32c_intel_le_hw_byte(crc, (unsigned char *)ptmp,
  88. iremainder);
  89. return crc;
  90. }
  91. /*
  92. * Setting the seed allows arbitrary accumulators and flexible XOR policy
  93. * If your algorithm starts with ~0, then XOR with ~0 before you set
  94. * the seed.
  95. */
  96. static int crc32c_intel_setkey(struct crypto_shash *hash, const u8 *key,
  97. unsigned int keylen)
  98. {
  99. u32 *mctx = crypto_shash_ctx(hash);
  100. if (keylen != sizeof(u32)) {
  101. crypto_shash_set_flags(hash, CRYPTO_TFM_RES_BAD_KEY_LEN);
  102. return -EINVAL;
  103. }
  104. *mctx = le32_to_cpup((__le32 *)key);
  105. return 0;
  106. }
  107. static int crc32c_intel_init(struct shash_desc *desc)
  108. {
  109. u32 *mctx = crypto_shash_ctx(desc->tfm);
  110. u32 *crcp = shash_desc_ctx(desc);
  111. *crcp = *mctx;
  112. return 0;
  113. }
  114. static int crc32c_intel_update(struct shash_desc *desc, const u8 *data,
  115. unsigned int len)
  116. {
  117. u32 *crcp = shash_desc_ctx(desc);
  118. *crcp = crc32c_intel_le_hw(*crcp, data, len);
  119. return 0;
  120. }
  121. static int __crc32c_intel_finup(u32 *crcp, const u8 *data, unsigned int len,
  122. u8 *out)
  123. {
  124. *(__le32 *)out = ~cpu_to_le32(crc32c_intel_le_hw(*crcp, data, len));
  125. return 0;
  126. }
  127. static int crc32c_intel_finup(struct shash_desc *desc, const u8 *data,
  128. unsigned int len, u8 *out)
  129. {
  130. return __crc32c_intel_finup(shash_desc_ctx(desc), data, len, out);
  131. }
  132. static int crc32c_intel_final(struct shash_desc *desc, u8 *out)
  133. {
  134. u32 *crcp = shash_desc_ctx(desc);
  135. *(__le32 *)out = ~cpu_to_le32p(crcp);
  136. return 0;
  137. }
  138. static int crc32c_intel_digest(struct shash_desc *desc, const u8 *data,
  139. unsigned int len, u8 *out)
  140. {
  141. return __crc32c_intel_finup(crypto_shash_ctx(desc->tfm), data, len,
  142. out);
  143. }
  144. static int crc32c_intel_cra_init(struct crypto_tfm *tfm)
  145. {
  146. u32 *key = crypto_tfm_ctx(tfm);
  147. *key = ~0;
  148. return 0;
  149. }
  150. #ifdef CONFIG_X86_64
  151. static int crc32c_pcl_intel_update(struct shash_desc *desc, const u8 *data,
  152. unsigned int len)
  153. {
  154. u32 *crcp = shash_desc_ctx(desc);
  155. /*
  156. * use faster PCL version if datasize is large enough to
  157. * overcome kernel fpu state save/restore overhead
  158. */
  159. if (len >= crc32c_pcl_breakeven && irq_fpu_usable()) {
  160. kernel_fpu_begin();
  161. *crcp = crc_pcl(data, len, *crcp);
  162. kernel_fpu_end();
  163. } else
  164. *crcp = crc32c_intel_le_hw(*crcp, data, len);
  165. return 0;
  166. }
  167. static int __crc32c_pcl_intel_finup(u32 *crcp, const u8 *data, unsigned int len,
  168. u8 *out)
  169. {
  170. if (len >= crc32c_pcl_breakeven && irq_fpu_usable()) {
  171. kernel_fpu_begin();
  172. *(__le32 *)out = ~cpu_to_le32(crc_pcl(data, len, *crcp));
  173. kernel_fpu_end();
  174. } else
  175. *(__le32 *)out =
  176. ~cpu_to_le32(crc32c_intel_le_hw(*crcp, data, len));
  177. return 0;
  178. }
  179. static int crc32c_pcl_intel_finup(struct shash_desc *desc, const u8 *data,
  180. unsigned int len, u8 *out)
  181. {
  182. return __crc32c_pcl_intel_finup(shash_desc_ctx(desc), data, len, out);
  183. }
  184. static int crc32c_pcl_intel_digest(struct shash_desc *desc, const u8 *data,
  185. unsigned int len, u8 *out)
  186. {
  187. return __crc32c_pcl_intel_finup(crypto_shash_ctx(desc->tfm), data, len,
  188. out);
  189. }
  190. #endif /* CONFIG_X86_64 */
  191. static struct shash_alg alg = {
  192. .setkey = crc32c_intel_setkey,
  193. .init = crc32c_intel_init,
  194. .update = crc32c_intel_update,
  195. .final = crc32c_intel_final,
  196. .finup = crc32c_intel_finup,
  197. .digest = crc32c_intel_digest,
  198. .descsize = sizeof(u32),
  199. .digestsize = CHKSUM_DIGEST_SIZE,
  200. .base = {
  201. .cra_name = "crc32c",
  202. .cra_driver_name = "crc32c-intel",
  203. .cra_priority = 200,
  204. .cra_flags = CRYPTO_ALG_OPTIONAL_KEY,
  205. .cra_blocksize = CHKSUM_BLOCK_SIZE,
  206. .cra_ctxsize = sizeof(u32),
  207. .cra_module = THIS_MODULE,
  208. .cra_init = crc32c_intel_cra_init,
  209. }
  210. };
  211. static const struct x86_cpu_id crc32c_cpu_id[] = {
  212. X86_FEATURE_MATCH(X86_FEATURE_XMM4_2),
  213. {}
  214. };
  215. MODULE_DEVICE_TABLE(x86cpu, crc32c_cpu_id);
  216. static int __init crc32c_intel_mod_init(void)
  217. {
  218. if (!x86_match_cpu(crc32c_cpu_id))
  219. return -ENODEV;
  220. #ifdef CONFIG_X86_64
  221. if (boot_cpu_has(X86_FEATURE_PCLMULQDQ)) {
  222. alg.update = crc32c_pcl_intel_update;
  223. alg.finup = crc32c_pcl_intel_finup;
  224. alg.digest = crc32c_pcl_intel_digest;
  225. set_pcl_breakeven_point();
  226. }
  227. #endif
  228. return crypto_register_shash(&alg);
  229. }
  230. static void __exit crc32c_intel_mod_fini(void)
  231. {
  232. crypto_unregister_shash(&alg);
  233. }
  234. module_init(crc32c_intel_mod_init);
  235. module_exit(crc32c_intel_mod_fini);
  236. MODULE_AUTHOR("Austin Zhang <austin.zhang@intel.com>, Kent Liu <kent.liu@intel.com>");
  237. MODULE_DESCRIPTION("CRC32c (Castagnoli) optimization using Intel Hardware.");
  238. MODULE_LICENSE("GPL");
  239. MODULE_ALIAS_CRYPTO("crc32c");
  240. MODULE_ALIAS_CRYPTO("crc32c-intel");