hlwd-pic.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * arch/powerpc/platforms/embedded6xx/hlwd-pic.c
  3. *
  4. * Nintendo Wii "Hollywood" interrupt controller support.
  5. * Copyright (C) 2009 The GameCube Linux Team
  6. * Copyright (C) 2009 Albert Herranz
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version 2
  11. * of the License, or (at your option) any later version.
  12. *
  13. */
  14. #define DRV_MODULE_NAME "hlwd-pic"
  15. #define pr_fmt(fmt) DRV_MODULE_NAME ": " fmt
  16. #include <linux/kernel.h>
  17. #include <linux/irq.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_irq.h>
  21. #include <asm/io.h>
  22. #include "hlwd-pic.h"
  23. #define HLWD_NR_IRQS 32
  24. /*
  25. * Each interrupt has a corresponding bit in both
  26. * the Interrupt Cause (ICR) and Interrupt Mask (IMR) registers.
  27. *
  28. * Enabling/disabling an interrupt line involves asserting/clearing
  29. * the corresponding bit in IMR. ACK'ing a request simply involves
  30. * asserting the corresponding bit in ICR.
  31. */
  32. #define HW_BROADWAY_ICR 0x00
  33. #define HW_BROADWAY_IMR 0x04
  34. #define HW_STARLET_ICR 0x08
  35. #define HW_STARLET_IMR 0x0c
  36. /*
  37. * IRQ chip hooks.
  38. *
  39. */
  40. static void hlwd_pic_mask_and_ack(struct irq_data *d)
  41. {
  42. int irq = irqd_to_hwirq(d);
  43. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  44. u32 mask = 1 << irq;
  45. clrbits32(io_base + HW_BROADWAY_IMR, mask);
  46. out_be32(io_base + HW_BROADWAY_ICR, mask);
  47. }
  48. static void hlwd_pic_ack(struct irq_data *d)
  49. {
  50. int irq = irqd_to_hwirq(d);
  51. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  52. out_be32(io_base + HW_BROADWAY_ICR, 1 << irq);
  53. }
  54. static void hlwd_pic_mask(struct irq_data *d)
  55. {
  56. int irq = irqd_to_hwirq(d);
  57. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  58. clrbits32(io_base + HW_BROADWAY_IMR, 1 << irq);
  59. }
  60. static void hlwd_pic_unmask(struct irq_data *d)
  61. {
  62. int irq = irqd_to_hwirq(d);
  63. void __iomem *io_base = irq_data_get_irq_chip_data(d);
  64. setbits32(io_base + HW_BROADWAY_IMR, 1 << irq);
  65. /* Make sure the ARM (aka. Starlet) doesn't handle this interrupt. */
  66. clrbits32(io_base + HW_STARLET_IMR, 1 << irq);
  67. }
  68. static struct irq_chip hlwd_pic = {
  69. .name = "hlwd-pic",
  70. .irq_ack = hlwd_pic_ack,
  71. .irq_mask_ack = hlwd_pic_mask_and_ack,
  72. .irq_mask = hlwd_pic_mask,
  73. .irq_unmask = hlwd_pic_unmask,
  74. };
  75. /*
  76. * IRQ host hooks.
  77. *
  78. */
  79. static struct irq_domain *hlwd_irq_host;
  80. static int hlwd_pic_map(struct irq_domain *h, unsigned int virq,
  81. irq_hw_number_t hwirq)
  82. {
  83. irq_set_chip_data(virq, h->host_data);
  84. irq_set_status_flags(virq, IRQ_LEVEL);
  85. irq_set_chip_and_handler(virq, &hlwd_pic, handle_level_irq);
  86. return 0;
  87. }
  88. static const struct irq_domain_ops hlwd_irq_domain_ops = {
  89. .map = hlwd_pic_map,
  90. };
  91. static unsigned int __hlwd_pic_get_irq(struct irq_domain *h)
  92. {
  93. void __iomem *io_base = h->host_data;
  94. int irq;
  95. u32 irq_status;
  96. irq_status = in_be32(io_base + HW_BROADWAY_ICR) &
  97. in_be32(io_base + HW_BROADWAY_IMR);
  98. if (irq_status == 0)
  99. return 0; /* no more IRQs pending */
  100. irq = __ffs(irq_status);
  101. return irq_linear_revmap(h, irq);
  102. }
  103. static void hlwd_pic_irq_cascade(struct irq_desc *desc)
  104. {
  105. struct irq_chip *chip = irq_desc_get_chip(desc);
  106. struct irq_domain *irq_domain = irq_desc_get_handler_data(desc);
  107. unsigned int virq;
  108. raw_spin_lock(&desc->lock);
  109. chip->irq_mask(&desc->irq_data); /* IRQ_LEVEL */
  110. raw_spin_unlock(&desc->lock);
  111. virq = __hlwd_pic_get_irq(irq_domain);
  112. if (virq)
  113. generic_handle_irq(virq);
  114. else
  115. pr_err("spurious interrupt!\n");
  116. raw_spin_lock(&desc->lock);
  117. chip->irq_ack(&desc->irq_data); /* IRQ_LEVEL */
  118. if (!irqd_irq_disabled(&desc->irq_data) && chip->irq_unmask)
  119. chip->irq_unmask(&desc->irq_data);
  120. raw_spin_unlock(&desc->lock);
  121. }
  122. /*
  123. * Platform hooks.
  124. *
  125. */
  126. static void __hlwd_quiesce(void __iomem *io_base)
  127. {
  128. /* mask and ack all IRQs */
  129. out_be32(io_base + HW_BROADWAY_IMR, 0);
  130. out_be32(io_base + HW_BROADWAY_ICR, 0xffffffff);
  131. }
  132. struct irq_domain *hlwd_pic_init(struct device_node *np)
  133. {
  134. struct irq_domain *irq_domain;
  135. struct resource res;
  136. void __iomem *io_base;
  137. int retval;
  138. retval = of_address_to_resource(np, 0, &res);
  139. if (retval) {
  140. pr_err("no io memory range found\n");
  141. return NULL;
  142. }
  143. io_base = ioremap(res.start, resource_size(&res));
  144. if (!io_base) {
  145. pr_err("ioremap failed\n");
  146. return NULL;
  147. }
  148. pr_info("controller at 0x%08x mapped to 0x%p\n", res.start, io_base);
  149. __hlwd_quiesce(io_base);
  150. irq_domain = irq_domain_add_linear(np, HLWD_NR_IRQS,
  151. &hlwd_irq_domain_ops, io_base);
  152. if (!irq_domain) {
  153. pr_err("failed to allocate irq_domain\n");
  154. iounmap(io_base);
  155. return NULL;
  156. }
  157. return irq_domain;
  158. }
  159. unsigned int hlwd_pic_get_irq(void)
  160. {
  161. return __hlwd_pic_get_irq(hlwd_irq_host);
  162. }
  163. /*
  164. * Probe function.
  165. *
  166. */
  167. void hlwd_pic_probe(void)
  168. {
  169. struct irq_domain *host;
  170. struct device_node *np;
  171. const u32 *interrupts;
  172. int cascade_virq;
  173. for_each_compatible_node(np, NULL, "nintendo,hollywood-pic") {
  174. interrupts = of_get_property(np, "interrupts", NULL);
  175. if (interrupts) {
  176. host = hlwd_pic_init(np);
  177. BUG_ON(!host);
  178. cascade_virq = irq_of_parse_and_map(np, 0);
  179. irq_set_handler_data(cascade_virq, host);
  180. irq_set_chained_handler(cascade_virq,
  181. hlwd_pic_irq_cascade);
  182. hlwd_irq_host = host;
  183. break;
  184. }
  185. }
  186. }
  187. /**
  188. * hlwd_quiesce() - quiesce hollywood irq controller
  189. *
  190. * Mask and ack all interrupt sources.
  191. *
  192. */
  193. void hlwd_quiesce(void)
  194. {
  195. void __iomem *io_base = hlwd_irq_host->host_data;
  196. __hlwd_quiesce(io_base);
  197. }