40x_mmu.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * This file contains the routines for initializing the MMU
  3. * on the 4xx series of chips.
  4. * -- paulus
  5. *
  6. * Derived from arch/ppc/mm/init.c:
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
  10. * and Cort Dougan (PReP) (cort@cs.nmt.edu)
  11. * Copyright (C) 1996 Paul Mackerras
  12. *
  13. * Derived from "arch/i386/mm/init.c"
  14. * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License
  18. * as published by the Free Software Foundation; either version
  19. * 2 of the License, or (at your option) any later version.
  20. *
  21. */
  22. #include <linux/signal.h>
  23. #include <linux/sched.h>
  24. #include <linux/kernel.h>
  25. #include <linux/errno.h>
  26. #include <linux/string.h>
  27. #include <linux/types.h>
  28. #include <linux/ptrace.h>
  29. #include <linux/mman.h>
  30. #include <linux/mm.h>
  31. #include <linux/swap.h>
  32. #include <linux/stddef.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/init.h>
  35. #include <linux/delay.h>
  36. #include <linux/highmem.h>
  37. #include <linux/memblock.h>
  38. #include <asm/pgalloc.h>
  39. #include <asm/prom.h>
  40. #include <asm/io.h>
  41. #include <asm/mmu_context.h>
  42. #include <asm/pgtable.h>
  43. #include <asm/mmu.h>
  44. #include <asm/uaccess.h>
  45. #include <asm/smp.h>
  46. #include <asm/bootx.h>
  47. #include <asm/machdep.h>
  48. #include <asm/setup.h>
  49. #include "mmu_decl.h"
  50. extern int __map_without_ltlbs;
  51. /*
  52. * MMU_init_hw does the chip-specific initialization of the MMU hardware.
  53. */
  54. void __init MMU_init_hw(void)
  55. {
  56. /*
  57. * The Zone Protection Register (ZPR) defines how protection will
  58. * be applied to every page which is a member of a given zone. At
  59. * present, we utilize only two of the 4xx's zones.
  60. * The zone index bits (of ZSEL) in the PTE are used for software
  61. * indicators, except the LSB. For user access, zone 1 is used,
  62. * for kernel access, zone 0 is used. We set all but zone 1
  63. * to zero, allowing only kernel access as indicated in the PTE.
  64. * For zone 1, we set a 01 binary (a value of 10 will not work)
  65. * to allow user access as indicated in the PTE. This also allows
  66. * kernel access as indicated in the PTE.
  67. */
  68. mtspr(SPRN_ZPR, 0x10000000);
  69. flush_instruction_cache();
  70. /*
  71. * Set up the real-mode cache parameters for the exception vector
  72. * handlers (which are run in real-mode).
  73. */
  74. mtspr(SPRN_DCWR, 0x00000000); /* All caching is write-back */
  75. /*
  76. * Cache instruction and data space where the exception
  77. * vectors and the kernel live in real-mode.
  78. */
  79. mtspr(SPRN_DCCR, 0xFFFF0000); /* 2GByte of data space at 0x0. */
  80. mtspr(SPRN_ICCR, 0xFFFF0000); /* 2GByte of instr. space at 0x0. */
  81. }
  82. #define LARGE_PAGE_SIZE_16M (1<<24)
  83. #define LARGE_PAGE_SIZE_4M (1<<22)
  84. unsigned long __init mmu_mapin_ram(unsigned long top)
  85. {
  86. unsigned long v, s, mapped;
  87. phys_addr_t p;
  88. v = KERNELBASE;
  89. p = 0;
  90. s = total_lowmem;
  91. if (__map_without_ltlbs)
  92. return 0;
  93. while (s >= LARGE_PAGE_SIZE_16M) {
  94. pmd_t *pmdp;
  95. unsigned long val = p | _PMD_SIZE_16M | _PAGE_EXEC | _PAGE_HWWRITE;
  96. pmdp = pmd_offset(pud_offset(pgd_offset_k(v), v), v);
  97. *pmdp++ = __pmd(val);
  98. *pmdp++ = __pmd(val);
  99. *pmdp++ = __pmd(val);
  100. *pmdp++ = __pmd(val);
  101. v += LARGE_PAGE_SIZE_16M;
  102. p += LARGE_PAGE_SIZE_16M;
  103. s -= LARGE_PAGE_SIZE_16M;
  104. }
  105. while (s >= LARGE_PAGE_SIZE_4M) {
  106. pmd_t *pmdp;
  107. unsigned long val = p | _PMD_SIZE_4M | _PAGE_EXEC | _PAGE_HWWRITE;
  108. pmdp = pmd_offset(pud_offset(pgd_offset_k(v), v), v);
  109. *pmdp = __pmd(val);
  110. v += LARGE_PAGE_SIZE_4M;
  111. p += LARGE_PAGE_SIZE_4M;
  112. s -= LARGE_PAGE_SIZE_4M;
  113. }
  114. mapped = total_lowmem - s;
  115. /* If the size of RAM is not an exact power of two, we may not
  116. * have covered RAM in its entirety with 16 and 4 MiB
  117. * pages. Consequently, restrict the top end of RAM currently
  118. * allocable so that calls to the MEMBLOCK to allocate PTEs for "tail"
  119. * coverage with normal-sized pages (or other reasons) do not
  120. * attempt to allocate outside the allowed range.
  121. */
  122. memblock_set_current_limit(mapped);
  123. return mapped;
  124. }
  125. void setup_initial_memory_limit(phys_addr_t first_memblock_base,
  126. phys_addr_t first_memblock_size)
  127. {
  128. /* We don't currently support the first MEMBLOCK not mapping 0
  129. * physical on those processors
  130. */
  131. BUG_ON(first_memblock_base != 0);
  132. /* 40x can only access 16MB at the moment (see head_40x.S) */
  133. memblock_set_current_limit(min_t(u64, first_memblock_size, 0x00800000));
  134. }