head_8xx.S 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/fixmap.h>
  33. #include <asm/export.h>
  34. /* Macro to make the code more readable. */
  35. #ifdef CONFIG_8xx_CPU6
  36. #define SPRN_MI_TWC_ADDR 0x2b80
  37. #define SPRN_MI_RPN_ADDR 0x2d80
  38. #define SPRN_MD_TWC_ADDR 0x3b80
  39. #define SPRN_MD_RPN_ADDR 0x3d80
  40. #define MTSPR_CPU6(spr, reg, treg) \
  41. li treg, spr##_ADDR; \
  42. stw treg, 12(r0); \
  43. lwz treg, 12(r0); \
  44. mtspr spr, reg
  45. #else
  46. #define MTSPR_CPU6(spr, reg, treg) \
  47. mtspr spr, reg
  48. #endif
  49. /* Macro to test if an address is a kernel address */
  50. #if CONFIG_TASK_SIZE <= 0x80000000 && CONFIG_PAGE_OFFSET >= 0x80000000
  51. #define IS_KERNEL(tmp, addr) \
  52. andis. tmp, addr, 0x8000 /* Address >= 0x80000000 */
  53. #define BRANCH_UNLESS_KERNEL(label) beq label
  54. #else
  55. #define IS_KERNEL(tmp, addr) \
  56. rlwinm tmp, addr, 16, 16, 31; \
  57. cmpli cr0, tmp, PAGE_OFFSET >> 16
  58. #define BRANCH_UNLESS_KERNEL(label) blt label
  59. #endif
  60. /*
  61. * Value for the bits that have fixed value in RPN entries.
  62. * Also used for tagging DAR for DTLBerror.
  63. */
  64. #ifdef CONFIG_PPC_16K_PAGES
  65. #define RPN_PATTERN (0x00f0 | MD_SPS16K)
  66. #else
  67. #define RPN_PATTERN 0x00f0
  68. #endif
  69. __HEAD
  70. _ENTRY(_stext);
  71. _ENTRY(_start);
  72. /* MPC8xx
  73. * This port was done on an MBX board with an 860. Right now I only
  74. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  75. * code there loads up some registers before calling us:
  76. * r3: ptr to board info data
  77. * r4: initrd_start or if no initrd then 0
  78. * r5: initrd_end - unused if r4 is 0
  79. * r6: Start of command line string
  80. * r7: End of command line string
  81. *
  82. * I decided to use conditional compilation instead of checking PVR and
  83. * adding more processor specific branches around code I don't need.
  84. * Since this is an embedded processor, I also appreciate any memory
  85. * savings I can get.
  86. *
  87. * The MPC8xx does not have any BATs, but it supports large page sizes.
  88. * We first initialize the MMU to support 8M byte pages, then load one
  89. * entry into each of the instruction and data TLBs to map the first
  90. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  91. * the "internal" processor registers before MMU_init is called.
  92. *
  93. * -- Dan
  94. */
  95. .globl __start
  96. __start:
  97. mr r31,r3 /* save device tree ptr */
  98. /* We have to turn on the MMU right away so we get cache modes
  99. * set correctly.
  100. */
  101. bl initial_mmu
  102. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  103. * ready to work.
  104. */
  105. turn_on_mmu:
  106. mfmsr r0
  107. ori r0,r0,MSR_DR|MSR_IR
  108. mtspr SPRN_SRR1,r0
  109. lis r0,start_here@h
  110. ori r0,r0,start_here@l
  111. mtspr SPRN_SRR0,r0
  112. SYNC
  113. rfi /* enables MMU */
  114. /*
  115. * Exception entry code. This code runs with address translation
  116. * turned off, i.e. using physical addresses.
  117. * We assume sprg3 has the physical address of the current
  118. * task's thread_struct.
  119. */
  120. #define EXCEPTION_PROLOG \
  121. EXCEPTION_PROLOG_0; \
  122. mfcr r10; \
  123. EXCEPTION_PROLOG_1; \
  124. EXCEPTION_PROLOG_2
  125. #define EXCEPTION_PROLOG_0 \
  126. mtspr SPRN_SPRG_SCRATCH0,r10; \
  127. mtspr SPRN_SPRG_SCRATCH1,r11
  128. #define EXCEPTION_PROLOG_1 \
  129. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  130. andi. r11,r11,MSR_PR; \
  131. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  132. beq 1f; \
  133. mfspr r11,SPRN_SPRG_THREAD; \
  134. lwz r11,THREAD_INFO-THREAD(r11); \
  135. addi r11,r11,THREAD_SIZE; \
  136. tophys(r11,r11); \
  137. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  138. #define EXCEPTION_PROLOG_2 \
  139. stw r10,_CCR(r11); /* save registers */ \
  140. stw r12,GPR12(r11); \
  141. stw r9,GPR9(r11); \
  142. mfspr r10,SPRN_SPRG_SCRATCH0; \
  143. stw r10,GPR10(r11); \
  144. mfspr r12,SPRN_SPRG_SCRATCH1; \
  145. stw r12,GPR11(r11); \
  146. mflr r10; \
  147. stw r10,_LINK(r11); \
  148. mfspr r12,SPRN_SRR0; \
  149. mfspr r9,SPRN_SRR1; \
  150. stw r1,GPR1(r11); \
  151. stw r1,0(r11); \
  152. tovirt(r1,r11); /* set new kernel sp */ \
  153. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  154. MTMSRD(r10); /* (except for mach check in rtas) */ \
  155. stw r0,GPR0(r11); \
  156. SAVE_4GPRS(3, r11); \
  157. SAVE_2GPRS(7, r11)
  158. /*
  159. * Exception exit code.
  160. */
  161. #define EXCEPTION_EPILOG_0 \
  162. mfspr r10,SPRN_SPRG_SCRATCH0; \
  163. mfspr r11,SPRN_SPRG_SCRATCH1
  164. /*
  165. * Note: code which follows this uses cr0.eq (set if from kernel),
  166. * r11, r12 (SRR0), and r9 (SRR1).
  167. *
  168. * Note2: once we have set r1 we are in a position to take exceptions
  169. * again, and we could thus set MSR:RI at that point.
  170. */
  171. /*
  172. * Exception vectors.
  173. */
  174. #define EXCEPTION(n, label, hdlr, xfer) \
  175. . = n; \
  176. label: \
  177. EXCEPTION_PROLOG; \
  178. addi r3,r1,STACK_FRAME_OVERHEAD; \
  179. xfer(n, hdlr)
  180. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  181. li r10,trap; \
  182. stw r10,_TRAP(r11); \
  183. li r10,MSR_KERNEL; \
  184. copyee(r10, r9); \
  185. bl tfer; \
  186. i##n: \
  187. .long hdlr; \
  188. .long ret
  189. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  190. #define NOCOPY(d, s)
  191. #define EXC_XFER_STD(n, hdlr) \
  192. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  193. ret_from_except_full)
  194. #define EXC_XFER_LITE(n, hdlr) \
  195. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  196. ret_from_except)
  197. #define EXC_XFER_EE(n, hdlr) \
  198. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  199. ret_from_except_full)
  200. #define EXC_XFER_EE_LITE(n, hdlr) \
  201. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  202. ret_from_except)
  203. /* System reset */
  204. EXCEPTION(0x100, Reset, system_reset_exception, EXC_XFER_STD)
  205. /* Machine check */
  206. . = 0x200
  207. MachineCheck:
  208. EXCEPTION_PROLOG
  209. mfspr r4,SPRN_DAR
  210. stw r4,_DAR(r11)
  211. li r5,RPN_PATTERN
  212. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  213. mfspr r5,SPRN_DSISR
  214. stw r5,_DSISR(r11)
  215. addi r3,r1,STACK_FRAME_OVERHEAD
  216. EXC_XFER_STD(0x200, machine_check_exception)
  217. /* Data access exception.
  218. * This is "never generated" by the MPC8xx.
  219. */
  220. . = 0x300
  221. DataAccess:
  222. /* Instruction access exception.
  223. * This is "never generated" by the MPC8xx.
  224. */
  225. . = 0x400
  226. InstructionAccess:
  227. /* External interrupt */
  228. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  229. /* Alignment exception */
  230. . = 0x600
  231. Alignment:
  232. EXCEPTION_PROLOG
  233. mfspr r4,SPRN_DAR
  234. stw r4,_DAR(r11)
  235. li r5,RPN_PATTERN
  236. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  237. mfspr r5,SPRN_DSISR
  238. stw r5,_DSISR(r11)
  239. addi r3,r1,STACK_FRAME_OVERHEAD
  240. EXC_XFER_EE(0x600, alignment_exception)
  241. /* Program check exception */
  242. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  243. /* No FPU on MPC8xx. This exception is not supposed to happen.
  244. */
  245. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  246. /* Decrementer */
  247. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  248. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  249. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  250. /* System call */
  251. . = 0xc00
  252. SystemCall:
  253. EXCEPTION_PROLOG
  254. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  255. /* Single step - not used on 601 */
  256. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  257. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  258. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  259. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  260. * for all unimplemented and illegal instructions.
  261. */
  262. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  263. . = 0x1100
  264. /*
  265. * For the MPC8xx, this is a software tablewalk to load the instruction
  266. * TLB. The task switch loads the M_TW register with the pointer to the first
  267. * level table.
  268. * If we discover there is no second level table (value is zero) or if there
  269. * is an invalid pte, we load that into the TLB, which causes another fault
  270. * into the TLB Error interrupt where we can handle such problems.
  271. * We have to use the MD_xxx registers for the tablewalk because the
  272. * equivalent MI_xxx registers only perform the attribute functions.
  273. */
  274. #ifdef CONFIG_8xx_CPU15
  275. #define INVALIDATE_ADJACENT_PAGES_CPU15(tmp, addr) \
  276. addi tmp, addr, PAGE_SIZE; \
  277. tlbie tmp; \
  278. addi tmp, addr, -PAGE_SIZE; \
  279. tlbie tmp
  280. #else
  281. #define INVALIDATE_ADJACENT_PAGES_CPU15(tmp, addr)
  282. #endif
  283. InstructionTLBMiss:
  284. #if defined(CONFIG_8xx_CPU6) || defined(CONFIG_MODULES) || defined (CONFIG_DEBUG_PAGEALLOC)
  285. mtspr SPRN_SPRG_SCRATCH2, r3
  286. #endif
  287. EXCEPTION_PROLOG_0
  288. /* If we are faulting a kernel address, we have to use the
  289. * kernel page tables.
  290. */
  291. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  292. INVALIDATE_ADJACENT_PAGES_CPU15(r11, r10)
  293. #if defined(CONFIG_MODULES) || defined (CONFIG_DEBUG_PAGEALLOC)
  294. /* Only modules will cause ITLB Misses as we always
  295. * pin the first 8MB of kernel memory */
  296. mfcr r3
  297. IS_KERNEL(r11, r10)
  298. #endif
  299. mfspr r11, SPRN_M_TW /* Get level 1 table */
  300. #if defined(CONFIG_MODULES) || defined (CONFIG_DEBUG_PAGEALLOC)
  301. BRANCH_UNLESS_KERNEL(3f)
  302. lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
  303. 3:
  304. mtcr r3
  305. #endif
  306. /* Insert level 1 index */
  307. rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  308. lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
  309. /* Extract level 2 index */
  310. rlwinm r10, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  311. rlwimi r10, r11, 0, 0, 32 - PAGE_SHIFT - 1 /* Add level 2 base */
  312. lwz r10, 0(r10) /* Get the pte */
  313. /* Insert the APG into the TWC from the Linux PTE. */
  314. rlwimi r11, r10, 0, 25, 26
  315. /* Load the MI_TWC with the attributes for this "segment." */
  316. MTSPR_CPU6(SPRN_MI_TWC, r11, r3) /* Set segment attributes */
  317. #ifdef CONFIG_SWAP
  318. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  319. and r11, r11, r10
  320. rlwimi r10, r11, 0, _PAGE_PRESENT
  321. #endif
  322. li r11, RPN_PATTERN
  323. /* The Linux PTE won't go exactly into the MMU TLB.
  324. * Software indicator bits 20-23 and 28 must be clear.
  325. * Software indicator bits 24, 25, 26, and 27 must be
  326. * set. All other Linux PTE bits control the behavior
  327. * of the MMU.
  328. */
  329. rlwimi r10, r11, 0, 0x0ff8 /* Set 24-27, clear 20-23,28 */
  330. MTSPR_CPU6(SPRN_MI_RPN, r10, r3) /* Update TLB entry */
  331. /* Restore registers */
  332. #if defined(CONFIG_8xx_CPU6) || defined(CONFIG_MODULES) || defined (CONFIG_DEBUG_PAGEALLOC)
  333. mfspr r3, SPRN_SPRG_SCRATCH2
  334. #endif
  335. EXCEPTION_EPILOG_0
  336. rfi
  337. . = 0x1200
  338. DataStoreTLBMiss:
  339. mtspr SPRN_SPRG_SCRATCH2, r3
  340. EXCEPTION_PROLOG_0
  341. mfcr r3
  342. /* If we are faulting a kernel address, we have to use the
  343. * kernel page tables.
  344. */
  345. mfspr r10, SPRN_MD_EPN
  346. rlwinm r10, r10, 16, 0xfff8
  347. cmpli cr0, r10, PAGE_OFFSET@h
  348. mfspr r11, SPRN_M_TW /* Get level 1 table */
  349. blt+ 3f
  350. #ifndef CONFIG_PIN_TLB_IMMR
  351. cmpli cr0, r10, VIRT_IMMR_BASE@h
  352. #endif
  353. _ENTRY(DTLBMiss_cmp)
  354. cmpli cr7, r10, (PAGE_OFFSET + 0x1800000)@h
  355. lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
  356. #ifndef CONFIG_PIN_TLB_IMMR
  357. _ENTRY(DTLBMiss_jmp)
  358. beq- DTLBMissIMMR
  359. #endif
  360. blt cr7, DTLBMissLinear
  361. 3:
  362. mtcr r3
  363. mfspr r10, SPRN_MD_EPN
  364. /* Insert level 1 index */
  365. rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  366. lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
  367. /* We have a pte table, so load fetch the pte from the table.
  368. */
  369. /* Extract level 2 index */
  370. rlwinm r10, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  371. rlwimi r10, r11, 0, 0, 32 - PAGE_SHIFT - 1 /* Add level 2 base */
  372. lwz r10, 0(r10) /* Get the pte */
  373. /* Insert the Guarded flag and APG into the TWC from the Linux PTE.
  374. * It is bit 26-27 of both the Linux PTE and the TWC (at least
  375. * I got that right :-). It will be better when we can put
  376. * this into the Linux pgd/pmd and load it in the operation
  377. * above.
  378. */
  379. rlwimi r11, r10, 0, 26, 27
  380. /* Insert the WriteThru flag into the TWC from the Linux PTE.
  381. * It is bit 25 in the Linux PTE and bit 30 in the TWC
  382. */
  383. rlwimi r11, r10, 32-5, 30, 30
  384. MTSPR_CPU6(SPRN_MD_TWC, r11, r3)
  385. /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
  386. * We also need to know if the insn is a load/store, so:
  387. * Clear _PAGE_PRESENT and load that which will
  388. * trap into DTLB Error with store bit set accordinly.
  389. */
  390. /* PRESENT=0x1, ACCESSED=0x20
  391. * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
  392. * r10 = (r10 & ~PRESENT) | r11;
  393. */
  394. #ifdef CONFIG_SWAP
  395. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  396. and r11, r11, r10
  397. rlwimi r10, r11, 0, _PAGE_PRESENT
  398. #endif
  399. /* The Linux PTE won't go exactly into the MMU TLB.
  400. * Software indicator bits 22 and 28 must be clear.
  401. * Software indicator bits 24, 25, 26, and 27 must be
  402. * set. All other Linux PTE bits control the behavior
  403. * of the MMU.
  404. */
  405. li r11, RPN_PATTERN
  406. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  407. rlwimi r10, r11, 0, 20, 20 /* clear 20 */
  408. MTSPR_CPU6(SPRN_MD_RPN, r10, r3) /* Update TLB entry */
  409. /* Restore registers */
  410. mfspr r3, SPRN_SPRG_SCRATCH2
  411. mtspr SPRN_DAR, r11 /* Tag DAR */
  412. EXCEPTION_EPILOG_0
  413. rfi
  414. /* This is an instruction TLB error on the MPC8xx. This could be due
  415. * to many reasons, such as executing guarded memory or illegal instruction
  416. * addresses. There is nothing to do but handle a big time error fault.
  417. */
  418. . = 0x1300
  419. InstructionTLBError:
  420. EXCEPTION_PROLOG
  421. mr r4,r12
  422. mr r5,r9
  423. andis. r10,r5,0x4000
  424. beq+ 1f
  425. tlbie r4
  426. /* 0x400 is InstructionAccess exception, needed by bad_page_fault() */
  427. 1: EXC_XFER_LITE(0x400, handle_page_fault)
  428. /* This is the data TLB error on the MPC8xx. This could be due to
  429. * many reasons, including a dirty update to a pte. We bail out to
  430. * a higher level function that can handle it.
  431. */
  432. . = 0x1400
  433. DataTLBError:
  434. EXCEPTION_PROLOG_0
  435. mfcr r10
  436. mfspr r11, SPRN_DAR
  437. cmpwi cr0, r11, RPN_PATTERN
  438. beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
  439. DARFixed:/* Return from dcbx instruction bug workaround */
  440. EXCEPTION_PROLOG_1
  441. EXCEPTION_PROLOG_2
  442. mfspr r5,SPRN_DSISR
  443. stw r5,_DSISR(r11)
  444. mfspr r4,SPRN_DAR
  445. andis. r10,r5,0x4000
  446. beq+ 1f
  447. tlbie r4
  448. 1: li r10,RPN_PATTERN
  449. mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
  450. /* 0x300 is DataAccess exception, needed by bad_page_fault() */
  451. EXC_XFER_LITE(0x300, handle_page_fault)
  452. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  453. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  454. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  455. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  456. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  457. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  458. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  459. /* On the MPC8xx, these next four traps are used for development
  460. * support of breakpoints and such. Someday I will get around to
  461. * using them.
  462. */
  463. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  464. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  465. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  466. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  467. . = 0x2000
  468. /*
  469. * Bottom part of DataStoreTLBMiss handlers for IMMR area and linear RAM.
  470. * not enough space in the DataStoreTLBMiss area.
  471. */
  472. DTLBMissIMMR:
  473. mtcr r3
  474. /* Set 512k byte guarded page and mark it valid */
  475. li r10, MD_PS512K | MD_GUARDED | MD_SVALID
  476. MTSPR_CPU6(SPRN_MD_TWC, r10, r11)
  477. mfspr r10, SPRN_IMMR /* Get current IMMR */
  478. rlwinm r10, r10, 0, 0xfff80000 /* Get 512 kbytes boundary */
  479. ori r10, r10, 0xf0 | MD_SPS16K | _PAGE_SHARED | _PAGE_DIRTY | \
  480. _PAGE_PRESENT | _PAGE_NO_CACHE
  481. MTSPR_CPU6(SPRN_MD_RPN, r10, r11) /* Update TLB entry */
  482. li r11, RPN_PATTERN
  483. mtspr SPRN_DAR, r11 /* Tag DAR */
  484. mfspr r3, SPRN_SPRG_SCRATCH2
  485. EXCEPTION_EPILOG_0
  486. rfi
  487. DTLBMissLinear:
  488. mtcr r3
  489. /* Set 8M byte page and mark it valid */
  490. li r11, MD_PS8MEG | MD_SVALID
  491. MTSPR_CPU6(SPRN_MD_TWC, r11, r3)
  492. rlwinm r10, r10, 16, 0x0f800000 /* 8xx supports max 256Mb RAM */
  493. ori r10, r10, 0xf0 | MD_SPS16K | _PAGE_SHARED | _PAGE_DIRTY | \
  494. _PAGE_PRESENT
  495. MTSPR_CPU6(SPRN_MD_RPN, r10, r11) /* Update TLB entry */
  496. li r11, RPN_PATTERN
  497. mtspr SPRN_DAR, r11 /* Tag DAR */
  498. mfspr r3, SPRN_SPRG_SCRATCH2
  499. EXCEPTION_EPILOG_0
  500. rfi
  501. /* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
  502. * by decoding the registers used by the dcbx instruction and adding them.
  503. * DAR is set to the calculated address.
  504. */
  505. /* define if you don't want to use self modifying code */
  506. #define NO_SELF_MODIFYING_CODE
  507. FixupDAR:/* Entry point for dcbx workaround. */
  508. mtspr SPRN_SPRG_SCRATCH2, r10
  509. /* fetch instruction from memory. */
  510. mfspr r10, SPRN_SRR0
  511. IS_KERNEL(r11, r10)
  512. mfspr r11, SPRN_M_TW /* Get level 1 table */
  513. BRANCH_UNLESS_KERNEL(3f)
  514. rlwinm r11, r10, 16, 0xfff8
  515. _ENTRY(FixupDAR_cmp)
  516. cmpli cr7, r11, (PAGE_OFFSET + 0x1800000)@h
  517. /* create physical page address from effective address */
  518. tophys(r11, r10)
  519. blt- cr7, 201f
  520. lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
  521. /* Insert level 1 index */
  522. 3: rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
  523. lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
  524. rlwinm r11, r11,0,0,19 /* Extract page descriptor page address */
  525. /* Insert level 2 index */
  526. rlwimi r11, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
  527. lwz r11, 0(r11) /* Get the pte */
  528. /* concat physical page address(r11) and page offset(r10) */
  529. rlwimi r11, r10, 0, 32 - PAGE_SHIFT, 31
  530. 201: lwz r11,0(r11)
  531. /* Check if it really is a dcbx instruction. */
  532. /* dcbt and dcbtst does not generate DTLB Misses/Errors,
  533. * no need to include them here */
  534. xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
  535. rlwinm r10, r10, 0, 21, 5
  536. cmpwi cr0, r10, 2028 /* Is dcbz? */
  537. beq+ 142f
  538. cmpwi cr0, r10, 940 /* Is dcbi? */
  539. beq+ 142f
  540. cmpwi cr0, r10, 108 /* Is dcbst? */
  541. beq+ 144f /* Fix up store bit! */
  542. cmpwi cr0, r10, 172 /* Is dcbf? */
  543. beq+ 142f
  544. cmpwi cr0, r10, 1964 /* Is icbi? */
  545. beq+ 142f
  546. 141: mfspr r10,SPRN_SPRG_SCRATCH2
  547. b DARFixed /* Nope, go back to normal TLB processing */
  548. 144: mfspr r10, SPRN_DSISR
  549. rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
  550. mtspr SPRN_DSISR, r10
  551. 142: /* continue, it was a dcbx, dcbi instruction. */
  552. #ifndef NO_SELF_MODIFYING_CODE
  553. andis. r10,r11,0x1f /* test if reg RA is r0 */
  554. li r10,modified_instr@l
  555. dcbtst r0,r10 /* touch for store */
  556. rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
  557. oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
  558. ori r11,r11,532
  559. stw r11,0(r10) /* store add/and instruction */
  560. dcbf 0,r10 /* flush new instr. to memory. */
  561. icbi 0,r10 /* invalidate instr. cache line */
  562. mfspr r11, SPRN_SPRG_SCRATCH1 /* restore r11 */
  563. mfspr r10, SPRN_SPRG_SCRATCH0 /* restore r10 */
  564. isync /* Wait until new instr is loaded from memory */
  565. modified_instr:
  566. .space 4 /* this is where the add instr. is stored */
  567. bne+ 143f
  568. subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
  569. 143: mtdar r10 /* store faulting EA in DAR */
  570. mfspr r10,SPRN_SPRG_SCRATCH2
  571. b DARFixed /* Go back to normal TLB handling */
  572. #else
  573. mfctr r10
  574. mtdar r10 /* save ctr reg in DAR */
  575. rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
  576. addi r10, r10, 150f@l /* add start of table */
  577. mtctr r10 /* load ctr with jump address */
  578. xor r10, r10, r10 /* sum starts at zero */
  579. bctr /* jump into table */
  580. 150:
  581. add r10, r10, r0 ;b 151f
  582. add r10, r10, r1 ;b 151f
  583. add r10, r10, r2 ;b 151f
  584. add r10, r10, r3 ;b 151f
  585. add r10, r10, r4 ;b 151f
  586. add r10, r10, r5 ;b 151f
  587. add r10, r10, r6 ;b 151f
  588. add r10, r10, r7 ;b 151f
  589. add r10, r10, r8 ;b 151f
  590. add r10, r10, r9 ;b 151f
  591. mtctr r11 ;b 154f /* r10 needs special handling */
  592. mtctr r11 ;b 153f /* r11 needs special handling */
  593. add r10, r10, r12 ;b 151f
  594. add r10, r10, r13 ;b 151f
  595. add r10, r10, r14 ;b 151f
  596. add r10, r10, r15 ;b 151f
  597. add r10, r10, r16 ;b 151f
  598. add r10, r10, r17 ;b 151f
  599. add r10, r10, r18 ;b 151f
  600. add r10, r10, r19 ;b 151f
  601. add r10, r10, r20 ;b 151f
  602. add r10, r10, r21 ;b 151f
  603. add r10, r10, r22 ;b 151f
  604. add r10, r10, r23 ;b 151f
  605. add r10, r10, r24 ;b 151f
  606. add r10, r10, r25 ;b 151f
  607. add r10, r10, r26 ;b 151f
  608. add r10, r10, r27 ;b 151f
  609. add r10, r10, r28 ;b 151f
  610. add r10, r10, r29 ;b 151f
  611. add r10, r10, r30 ;b 151f
  612. add r10, r10, r31
  613. 151:
  614. rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
  615. beq 152f /* if reg RA is zero, don't add it */
  616. addi r11, r11, 150b@l /* add start of table */
  617. mtctr r11 /* load ctr with jump address */
  618. rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
  619. bctr /* jump into table */
  620. 152:
  621. mfdar r11
  622. mtctr r11 /* restore ctr reg from DAR */
  623. mtdar r10 /* save fault EA to DAR */
  624. mfspr r10,SPRN_SPRG_SCRATCH2
  625. b DARFixed /* Go back to normal TLB handling */
  626. /* special handling for r10,r11 since these are modified already */
  627. 153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
  628. add r10, r10, r11 /* add it */
  629. mfctr r11 /* restore r11 */
  630. b 151b
  631. 154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
  632. add r10, r10, r11 /* add it */
  633. mfctr r11 /* restore r11 */
  634. b 151b
  635. #endif
  636. /*
  637. * This is where the main kernel code starts.
  638. */
  639. start_here:
  640. /* ptr to current */
  641. lis r2,init_task@h
  642. ori r2,r2,init_task@l
  643. /* ptr to phys current thread */
  644. tophys(r4,r2)
  645. addi r4,r4,THREAD /* init task's THREAD */
  646. mtspr SPRN_SPRG_THREAD,r4
  647. /* stack */
  648. lis r1,init_thread_union@ha
  649. addi r1,r1,init_thread_union@l
  650. li r0,0
  651. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  652. bl early_init /* We have to do this with MMU on */
  653. /*
  654. * Decide what sort of machine this is and initialize the MMU.
  655. */
  656. li r3,0
  657. mr r4,r31
  658. bl machine_init
  659. bl MMU_init
  660. /*
  661. * Go back to running unmapped so we can load up new values
  662. * and change to using our exception vectors.
  663. * On the 8xx, all we have to do is invalidate the TLB to clear
  664. * the old 8M byte TLB mappings and load the page table base register.
  665. */
  666. /* The right way to do this would be to track it down through
  667. * init's THREAD like the context switch code does, but this is
  668. * easier......until someone changes init's static structures.
  669. */
  670. lis r6, swapper_pg_dir@ha
  671. tophys(r6,r6)
  672. #ifdef CONFIG_8xx_CPU6
  673. lis r4, cpu6_errata_word@h
  674. ori r4, r4, cpu6_errata_word@l
  675. li r3, 0x3f80
  676. stw r3, 12(r4)
  677. lwz r3, 12(r4)
  678. #endif
  679. mtspr SPRN_M_TW, r6
  680. lis r4,2f@h
  681. ori r4,r4,2f@l
  682. tophys(r4,r4)
  683. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  684. mtspr SPRN_SRR0,r4
  685. mtspr SPRN_SRR1,r3
  686. rfi
  687. /* Load up the kernel context */
  688. 2:
  689. SYNC /* Force all PTE updates to finish */
  690. tlbia /* Clear all TLB entries */
  691. sync /* wait for tlbia/tlbie to finish */
  692. TLBSYNC /* ... on all CPUs */
  693. /* set up the PTE pointers for the Abatron bdiGDB.
  694. */
  695. tovirt(r6,r6)
  696. lis r5, abatron_pteptrs@h
  697. ori r5, r5, abatron_pteptrs@l
  698. stw r5, 0xf0(0) /* Must match your Abatron config file */
  699. tophys(r5,r5)
  700. stw r6, 0(r5)
  701. /* Now turn on the MMU for real! */
  702. li r4,MSR_KERNEL
  703. lis r3,start_kernel@h
  704. ori r3,r3,start_kernel@l
  705. mtspr SPRN_SRR0,r3
  706. mtspr SPRN_SRR1,r4
  707. rfi /* enable MMU and jump to start_kernel */
  708. /* Set up the initial MMU state so we can do the first level of
  709. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  710. * virtual to physical. Also, set the cache mode since that is defined
  711. * by TLB entries and perform any additional mapping (like of the IMMR).
  712. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  713. * 24 Mbytes of data, and the 512k IMMR space. Anything not covered by
  714. * these mappings is mapped by page tables.
  715. */
  716. initial_mmu:
  717. li r8, 0
  718. mtspr SPRN_MI_CTR, r8 /* remove PINNED ITLB entries */
  719. lis r10, MD_RESETVAL@h
  720. #ifndef CONFIG_8xx_COPYBACK
  721. oris r10, r10, MD_WTDEF@h
  722. #endif
  723. mtspr SPRN_MD_CTR, r10 /* remove PINNED DTLB entries */
  724. tlbia /* Invalidate all TLB entries */
  725. /* Always pin the first 8 MB ITLB to prevent ITLB
  726. misses while mucking around with SRR0/SRR1 in asm
  727. */
  728. lis r8, MI_RSV4I@h
  729. ori r8, r8, 0x1c00
  730. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  731. #ifdef CONFIG_PIN_TLB
  732. oris r10, r10, MD_RSV4I@h
  733. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  734. #endif
  735. /* Now map the lower 8 Meg into the ITLB. */
  736. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  737. ori r8, r8, MI_EVALID /* Mark it valid */
  738. mtspr SPRN_MI_EPN, r8
  739. li r8, MI_PS8MEG | (2 << 5) /* Set 8M byte page, APG 2 */
  740. ori r8, r8, MI_SVALID /* Make it valid */
  741. mtspr SPRN_MI_TWC, r8
  742. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  743. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  744. lis r8, MI_APG_INIT@h /* Set protection modes */
  745. ori r8, r8, MI_APG_INIT@l
  746. mtspr SPRN_MI_AP, r8
  747. lis r8, MD_APG_INIT@h
  748. ori r8, r8, MD_APG_INIT@l
  749. mtspr SPRN_MD_AP, r8
  750. /* Map a 512k page for the IMMR to get the processor
  751. * internal registers (among other things).
  752. */
  753. #ifdef CONFIG_PIN_TLB_IMMR
  754. ori r10, r10, 0x1c00
  755. mtspr SPRN_MD_CTR, r10
  756. mfspr r9, 638 /* Get current IMMR */
  757. andis. r9, r9, 0xfff8 /* Get 512 kbytes boundary */
  758. lis r8, VIRT_IMMR_BASE@h /* Create vaddr for TLB */
  759. ori r8, r8, MD_EVALID /* Mark it valid */
  760. mtspr SPRN_MD_EPN, r8
  761. li r8, MD_PS512K | MD_GUARDED /* Set 512k byte page */
  762. ori r8, r8, MD_SVALID /* Make it valid */
  763. mtspr SPRN_MD_TWC, r8
  764. mr r8, r9 /* Create paddr for TLB */
  765. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  766. mtspr SPRN_MD_RPN, r8
  767. #endif
  768. /* Since the cache is enabled according to the information we
  769. * just loaded into the TLB, invalidate and enable the caches here.
  770. * We should probably check/set other modes....later.
  771. */
  772. lis r8, IDC_INVALL@h
  773. mtspr SPRN_IC_CST, r8
  774. mtspr SPRN_DC_CST, r8
  775. lis r8, IDC_ENABLE@h
  776. mtspr SPRN_IC_CST, r8
  777. #ifdef CONFIG_8xx_COPYBACK
  778. mtspr SPRN_DC_CST, r8
  779. #else
  780. /* For a debug option, I left this here to easily enable
  781. * the write through cache mode
  782. */
  783. lis r8, DC_SFWT@h
  784. mtspr SPRN_DC_CST, r8
  785. lis r8, IDC_ENABLE@h
  786. mtspr SPRN_DC_CST, r8
  787. #endif
  788. blr
  789. /*
  790. * We put a few things here that have to be page-aligned.
  791. * This stuff goes at the beginning of the data segment,
  792. * which is page-aligned.
  793. */
  794. .data
  795. .globl sdata
  796. sdata:
  797. .globl empty_zero_page
  798. .align PAGE_SHIFT
  799. empty_zero_page:
  800. .space PAGE_SIZE
  801. EXPORT_SYMBOL(empty_zero_page)
  802. .globl swapper_pg_dir
  803. swapper_pg_dir:
  804. .space PGD_TABLE_SIZE
  805. /* Room for two PTE table poiners, usually the kernel and current user
  806. * pointer to their respective root page table (pgdir).
  807. */
  808. abatron_pteptrs:
  809. .space 8
  810. #ifdef CONFIG_8xx_CPU6
  811. .globl cpu6_errata_word
  812. cpu6_errata_word:
  813. .space 16
  814. #endif