reg.h 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344
  1. /*
  2. * Contains the definition of registers common to all PowerPC variants.
  3. * If a register definition has been changed in a different PowerPC
  4. * variant, we will case it in #ifndef XXX ... #endif, and have the
  5. * number used in the Programming Environments Manual For 32-Bit
  6. * Implementations of the PowerPC Architecture (a.k.a. Green Book) here.
  7. */
  8. #ifndef _ASM_POWERPC_REG_H
  9. #define _ASM_POWERPC_REG_H
  10. #ifdef __KERNEL__
  11. #include <linux/stringify.h>
  12. #include <asm/cputable.h>
  13. /* Pickup Book E specific registers. */
  14. #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
  15. #include <asm/reg_booke.h>
  16. #endif /* CONFIG_BOOKE || CONFIG_40x */
  17. #ifdef CONFIG_FSL_EMB_PERFMON
  18. #include <asm/reg_fsl_emb.h>
  19. #endif
  20. #ifdef CONFIG_8xx
  21. #include <asm/reg_8xx.h>
  22. #endif /* CONFIG_8xx */
  23. #define MSR_SF_LG 63 /* Enable 64 bit mode */
  24. #define MSR_ISF_LG 61 /* Interrupt 64b mode valid on 630 */
  25. #define MSR_HV_LG 60 /* Hypervisor state */
  26. #define MSR_TS_T_LG 34 /* Trans Mem state: Transactional */
  27. #define MSR_TS_S_LG 33 /* Trans Mem state: Suspended */
  28. #define MSR_TS_LG 33 /* Trans Mem state (2 bits) */
  29. #define MSR_TM_LG 32 /* Trans Mem Available */
  30. #define MSR_VEC_LG 25 /* Enable AltiVec */
  31. #define MSR_VSX_LG 23 /* Enable VSX */
  32. #define MSR_POW_LG 18 /* Enable Power Management */
  33. #define MSR_WE_LG 18 /* Wait State Enable */
  34. #define MSR_TGPR_LG 17 /* TLB Update registers in use */
  35. #define MSR_CE_LG 17 /* Critical Interrupt Enable */
  36. #define MSR_ILE_LG 16 /* Interrupt Little Endian */
  37. #define MSR_EE_LG 15 /* External Interrupt Enable */
  38. #define MSR_PR_LG 14 /* Problem State / Privilege Level */
  39. #define MSR_FP_LG 13 /* Floating Point enable */
  40. #define MSR_ME_LG 12 /* Machine Check Enable */
  41. #define MSR_FE0_LG 11 /* Floating Exception mode 0 */
  42. #define MSR_SE_LG 10 /* Single Step */
  43. #define MSR_BE_LG 9 /* Branch Trace */
  44. #define MSR_DE_LG 9 /* Debug Exception Enable */
  45. #define MSR_FE1_LG 8 /* Floating Exception mode 1 */
  46. #define MSR_IP_LG 6 /* Exception prefix 0x000/0xFFF */
  47. #define MSR_IR_LG 5 /* Instruction Relocate */
  48. #define MSR_DR_LG 4 /* Data Relocate */
  49. #define MSR_PE_LG 3 /* Protection Enable */
  50. #define MSR_PX_LG 2 /* Protection Exclusive Mode */
  51. #define MSR_PMM_LG 2 /* Performance monitor */
  52. #define MSR_RI_LG 1 /* Recoverable Exception */
  53. #define MSR_LE_LG 0 /* Little Endian */
  54. #ifdef __ASSEMBLY__
  55. #define __MASK(X) (1<<(X))
  56. #else
  57. #define __MASK(X) (1UL<<(X))
  58. #endif
  59. #ifdef CONFIG_PPC64
  60. #define MSR_SF __MASK(MSR_SF_LG) /* Enable 64 bit mode */
  61. #define MSR_ISF __MASK(MSR_ISF_LG) /* Interrupt 64b mode valid on 630 */
  62. #define MSR_HV __MASK(MSR_HV_LG) /* Hypervisor state */
  63. #else
  64. /* so tests for these bits fail on 32-bit */
  65. #define MSR_SF 0
  66. #define MSR_ISF 0
  67. #define MSR_HV 0
  68. #endif
  69. /*
  70. * To be used in shared book E/book S, this avoids needing to worry about
  71. * book S/book E in shared code
  72. */
  73. #ifndef MSR_SPE
  74. #define MSR_SPE 0
  75. #endif
  76. #define MSR_VEC __MASK(MSR_VEC_LG) /* Enable AltiVec */
  77. #define MSR_VSX __MASK(MSR_VSX_LG) /* Enable VSX */
  78. #define MSR_POW __MASK(MSR_POW_LG) /* Enable Power Management */
  79. #define MSR_WE __MASK(MSR_WE_LG) /* Wait State Enable */
  80. #define MSR_TGPR __MASK(MSR_TGPR_LG) /* TLB Update registers in use */
  81. #define MSR_CE __MASK(MSR_CE_LG) /* Critical Interrupt Enable */
  82. #define MSR_ILE __MASK(MSR_ILE_LG) /* Interrupt Little Endian */
  83. #define MSR_EE __MASK(MSR_EE_LG) /* External Interrupt Enable */
  84. #define MSR_PR __MASK(MSR_PR_LG) /* Problem State / Privilege Level */
  85. #define MSR_FP __MASK(MSR_FP_LG) /* Floating Point enable */
  86. #define MSR_ME __MASK(MSR_ME_LG) /* Machine Check Enable */
  87. #define MSR_FE0 __MASK(MSR_FE0_LG) /* Floating Exception mode 0 */
  88. #define MSR_SE __MASK(MSR_SE_LG) /* Single Step */
  89. #define MSR_BE __MASK(MSR_BE_LG) /* Branch Trace */
  90. #define MSR_DE __MASK(MSR_DE_LG) /* Debug Exception Enable */
  91. #define MSR_FE1 __MASK(MSR_FE1_LG) /* Floating Exception mode 1 */
  92. #define MSR_IP __MASK(MSR_IP_LG) /* Exception prefix 0x000/0xFFF */
  93. #define MSR_IR __MASK(MSR_IR_LG) /* Instruction Relocate */
  94. #define MSR_DR __MASK(MSR_DR_LG) /* Data Relocate */
  95. #define MSR_PE __MASK(MSR_PE_LG) /* Protection Enable */
  96. #define MSR_PX __MASK(MSR_PX_LG) /* Protection Exclusive Mode */
  97. #ifndef MSR_PMM
  98. #define MSR_PMM __MASK(MSR_PMM_LG) /* Performance monitor */
  99. #endif
  100. #define MSR_RI __MASK(MSR_RI_LG) /* Recoverable Exception */
  101. #define MSR_LE __MASK(MSR_LE_LG) /* Little Endian */
  102. #define MSR_TM __MASK(MSR_TM_LG) /* Transactional Mem Available */
  103. #define MSR_TS_N 0 /* Non-transactional */
  104. #define MSR_TS_S __MASK(MSR_TS_S_LG) /* Transaction Suspended */
  105. #define MSR_TS_T __MASK(MSR_TS_T_LG) /* Transaction Transactional */
  106. #define MSR_TS_MASK (MSR_TS_T | MSR_TS_S) /* Transaction State bits */
  107. #define MSR_TM_ACTIVE(x) (((x) & MSR_TS_MASK) != 0) /* Transaction active? */
  108. #define MSR_TM_RESV(x) (((x) & MSR_TS_MASK) == MSR_TS_MASK) /* Reserved */
  109. #define MSR_TM_TRANSACTIONAL(x) (((x) & MSR_TS_MASK) == MSR_TS_T)
  110. #define MSR_TM_SUSPENDED(x) (((x) & MSR_TS_MASK) == MSR_TS_S)
  111. #if defined(CONFIG_PPC_BOOK3S_64)
  112. #define MSR_64BIT MSR_SF
  113. /* Server variant */
  114. #define __MSR (MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_ISF |MSR_HV)
  115. #ifdef __BIG_ENDIAN__
  116. #define MSR_ __MSR
  117. #define MSR_IDLE (MSR_ME | MSR_SF | MSR_HV)
  118. #else
  119. #define MSR_ (__MSR | MSR_LE)
  120. #define MSR_IDLE (MSR_ME | MSR_SF | MSR_HV | MSR_LE)
  121. #endif
  122. #define MSR_KERNEL (MSR_ | MSR_64BIT)
  123. #define MSR_USER32 (MSR_ | MSR_PR | MSR_EE)
  124. #define MSR_USER64 (MSR_USER32 | MSR_64BIT)
  125. #elif defined(CONFIG_PPC_BOOK3S_32) || defined(CONFIG_8xx)
  126. /* Default MSR for kernel mode. */
  127. #define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR)
  128. #define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
  129. #endif
  130. #ifndef MSR_64BIT
  131. #define MSR_64BIT 0
  132. #endif
  133. /* Power Management - Processor Stop Status and Control Register Fields */
  134. #define PSSCR_RL_MASK 0x0000000F /* Requested Level */
  135. #define PSSCR_MTL_MASK 0x000000F0 /* Maximum Transition Level */
  136. #define PSSCR_TR_MASK 0x00000300 /* Transition State */
  137. #define PSSCR_PSLL_MASK 0x000F0000 /* Power-Saving Level Limit */
  138. #define PSSCR_EC 0x00100000 /* Exit Criterion */
  139. #define PSSCR_ESL 0x00200000 /* Enable State Loss */
  140. #define PSSCR_SD 0x00400000 /* Status Disable */
  141. /* Floating Point Status and Control Register (FPSCR) Fields */
  142. #define FPSCR_FX 0x80000000 /* FPU exception summary */
  143. #define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
  144. #define FPSCR_VX 0x20000000 /* Invalid operation summary */
  145. #define FPSCR_OX 0x10000000 /* Overflow exception summary */
  146. #define FPSCR_UX 0x08000000 /* Underflow exception summary */
  147. #define FPSCR_ZX 0x04000000 /* Zero-divide exception summary */
  148. #define FPSCR_XX 0x02000000 /* Inexact exception summary */
  149. #define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
  150. #define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
  151. #define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
  152. #define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
  153. #define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
  154. #define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
  155. #define FPSCR_FR 0x00040000 /* Fraction rounded */
  156. #define FPSCR_FI 0x00020000 /* Fraction inexact */
  157. #define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
  158. #define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
  159. #define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
  160. #define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
  161. #define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
  162. #define FPSCR_VE 0x00000080 /* Invalid op exception enable */
  163. #define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
  164. #define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
  165. #define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
  166. #define FPSCR_XE 0x00000008 /* FP inexact exception enable */
  167. #define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
  168. #define FPSCR_RN 0x00000003 /* FPU rounding control */
  169. /* Bit definitions for SPEFSCR. */
  170. #define SPEFSCR_SOVH 0x80000000 /* Summary integer overflow high */
  171. #define SPEFSCR_OVH 0x40000000 /* Integer overflow high */
  172. #define SPEFSCR_FGH 0x20000000 /* Embedded FP guard bit high */
  173. #define SPEFSCR_FXH 0x10000000 /* Embedded FP sticky bit high */
  174. #define SPEFSCR_FINVH 0x08000000 /* Embedded FP invalid operation high */
  175. #define SPEFSCR_FDBZH 0x04000000 /* Embedded FP div by zero high */
  176. #define SPEFSCR_FUNFH 0x02000000 /* Embedded FP underflow high */
  177. #define SPEFSCR_FOVFH 0x01000000 /* Embedded FP overflow high */
  178. #define SPEFSCR_FINXS 0x00200000 /* Embedded FP inexact sticky */
  179. #define SPEFSCR_FINVS 0x00100000 /* Embedded FP invalid op. sticky */
  180. #define SPEFSCR_FDBZS 0x00080000 /* Embedded FP div by zero sticky */
  181. #define SPEFSCR_FUNFS 0x00040000 /* Embedded FP underflow sticky */
  182. #define SPEFSCR_FOVFS 0x00020000 /* Embedded FP overflow sticky */
  183. #define SPEFSCR_MODE 0x00010000 /* Embedded FP mode */
  184. #define SPEFSCR_SOV 0x00008000 /* Integer summary overflow */
  185. #define SPEFSCR_OV 0x00004000 /* Integer overflow */
  186. #define SPEFSCR_FG 0x00002000 /* Embedded FP guard bit */
  187. #define SPEFSCR_FX 0x00001000 /* Embedded FP sticky bit */
  188. #define SPEFSCR_FINV 0x00000800 /* Embedded FP invalid operation */
  189. #define SPEFSCR_FDBZ 0x00000400 /* Embedded FP div by zero */
  190. #define SPEFSCR_FUNF 0x00000200 /* Embedded FP underflow */
  191. #define SPEFSCR_FOVF 0x00000100 /* Embedded FP overflow */
  192. #define SPEFSCR_FINXE 0x00000040 /* Embedded FP inexact enable */
  193. #define SPEFSCR_FINVE 0x00000020 /* Embedded FP invalid op. enable */
  194. #define SPEFSCR_FDBZE 0x00000010 /* Embedded FP div by zero enable */
  195. #define SPEFSCR_FUNFE 0x00000008 /* Embedded FP underflow enable */
  196. #define SPEFSCR_FOVFE 0x00000004 /* Embedded FP overflow enable */
  197. #define SPEFSCR_FRMC 0x00000003 /* Embedded FP rounding mode control */
  198. /* Special Purpose Registers (SPRNs)*/
  199. #ifdef CONFIG_40x
  200. #define SPRN_PID 0x3B1 /* Process ID */
  201. #else
  202. #define SPRN_PID 0x030 /* Process ID */
  203. #ifdef CONFIG_BOOKE
  204. #define SPRN_PID0 SPRN_PID/* Process ID Register 0 */
  205. #endif
  206. #endif
  207. #define SPRN_CTR 0x009 /* Count Register */
  208. #define SPRN_DSCR 0x11
  209. #define SPRN_CFAR 0x1c /* Come From Address Register */
  210. #define SPRN_AMR 0x1d /* Authority Mask Register */
  211. #define SPRN_UAMOR 0x9d /* User Authority Mask Override Register */
  212. #define SPRN_AMOR 0x15d /* Authority Mask Override Register */
  213. #define SPRN_ACOP 0x1F /* Available Coprocessor Register */
  214. #define SPRN_TFIAR 0x81 /* Transaction Failure Inst Addr */
  215. #define SPRN_TEXASR 0x82 /* Transaction EXception & Summary */
  216. #define SPRN_TEXASRU 0x83 /* '' '' '' Upper 32 */
  217. #define TEXASR_FS __MASK(63-36) /* TEXASR Failure Summary */
  218. #define SPRN_TFHAR 0x80 /* Transaction Failure Handler Addr */
  219. #define SPRN_CTRLF 0x088
  220. #define SPRN_CTRLT 0x098
  221. #define CTRL_CT 0xc0000000 /* current thread */
  222. #define CTRL_CT0 0x80000000 /* thread 0 */
  223. #define CTRL_CT1 0x40000000 /* thread 1 */
  224. #define CTRL_TE 0x00c00000 /* thread enable */
  225. #define CTRL_RUNLATCH 0x1
  226. #define SPRN_DAWR 0xB4
  227. #define SPRN_RPR 0xBA /* Relative Priority Register */
  228. #define SPRN_CIABR 0xBB
  229. #define CIABR_PRIV 0x3
  230. #define CIABR_PRIV_USER 1
  231. #define CIABR_PRIV_SUPER 2
  232. #define CIABR_PRIV_HYPER 3
  233. #define SPRN_DAWRX 0xBC
  234. #define DAWRX_USER __MASK(0)
  235. #define DAWRX_KERNEL __MASK(1)
  236. #define DAWRX_HYP __MASK(2)
  237. #define DAWRX_WTI __MASK(3)
  238. #define DAWRX_WT __MASK(4)
  239. #define DAWRX_DR __MASK(5)
  240. #define DAWRX_DW __MASK(6)
  241. #define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
  242. #define SPRN_DABR2 0x13D /* e300 */
  243. #define SPRN_DABRX 0x3F7 /* Data Address Breakpoint Register Extension */
  244. #define DABRX_USER __MASK(0)
  245. #define DABRX_KERNEL __MASK(1)
  246. #define DABRX_HYP __MASK(2)
  247. #define DABRX_BTI __MASK(3)
  248. #define DABRX_ALL (DABRX_BTI | DABRX_HYP | DABRX_KERNEL | DABRX_USER)
  249. #define SPRN_DAR 0x013 /* Data Address Register */
  250. #define SPRN_DBCR 0x136 /* e300 Data Breakpoint Control Reg */
  251. #define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
  252. #define DSISR_NOHPTE 0x40000000 /* no translation found */
  253. #define DSISR_PROTFAULT 0x08000000 /* protection fault */
  254. #define DSISR_ISSTORE 0x02000000 /* access was a store */
  255. #define DSISR_DABRMATCH 0x00400000 /* hit data breakpoint */
  256. #define DSISR_NOSEGMENT 0x00200000 /* SLB miss */
  257. #define DSISR_KEYFAULT 0x00200000 /* Key fault */
  258. #define SPRN_TBRL 0x10C /* Time Base Read Lower Register (user, R/O) */
  259. #define SPRN_TBRU 0x10D /* Time Base Read Upper Register (user, R/O) */
  260. #define SPRN_CIR 0x11B /* Chip Information Register (hyper, R/0) */
  261. #define SPRN_TBWL 0x11C /* Time Base Lower Register (super, R/W) */
  262. #define SPRN_TBWU 0x11D /* Time Base Upper Register (super, R/W) */
  263. #define SPRN_TBU40 0x11E /* Timebase upper 40 bits (hyper, R/W) */
  264. #define SPRN_SPURR 0x134 /* Scaled PURR */
  265. #define SPRN_HSPRG0 0x130 /* Hypervisor Scratch 0 */
  266. #define SPRN_HSPRG1 0x131 /* Hypervisor Scratch 1 */
  267. #define SPRN_HDSISR 0x132
  268. #define SPRN_HDAR 0x133
  269. #define SPRN_HDEC 0x136 /* Hypervisor Decrementer */
  270. #define SPRN_HIOR 0x137 /* 970 Hypervisor interrupt offset */
  271. #define SPRN_RMOR 0x138 /* Real mode offset register */
  272. #define SPRN_HRMOR 0x139 /* Real mode offset register */
  273. #define SPRN_HSRR0 0x13A /* Hypervisor Save/Restore 0 */
  274. #define SPRN_HSRR1 0x13B /* Hypervisor Save/Restore 1 */
  275. #define SPRN_LMRR 0x32D /* Load Monitor Region Register */
  276. #define SPRN_LMSER 0x32E /* Load Monitor Section Enable Register */
  277. #define SPRN_IC 0x350 /* Virtual Instruction Count */
  278. #define SPRN_VTB 0x351 /* Virtual Time Base */
  279. #define SPRN_LDBAR 0x352 /* LD Base Address Register */
  280. #define SPRN_PMICR 0x354 /* Power Management Idle Control Reg */
  281. #define SPRN_PMSR 0x355 /* Power Management Status Reg */
  282. #define SPRN_PMMAR 0x356 /* Power Management Memory Activity Register */
  283. #define SPRN_PSSCR 0x357 /* Processor Stop Status and Control Register (ISA 3.0) */
  284. #define SPRN_PMCR 0x374 /* Power Management Control Register */
  285. /* HFSCR and FSCR bit numbers are the same */
  286. #define FSCR_LM_LG 11 /* Enable Load Monitor Registers */
  287. #define FSCR_TAR_LG 8 /* Enable Target Address Register */
  288. #define FSCR_EBB_LG 7 /* Enable Event Based Branching */
  289. #define FSCR_TM_LG 5 /* Enable Transactional Memory */
  290. #define FSCR_BHRB_LG 4 /* Enable Branch History Rolling Buffer*/
  291. #define FSCR_PM_LG 3 /* Enable prob/priv access to PMU SPRs */
  292. #define FSCR_DSCR_LG 2 /* Enable Data Stream Control Register */
  293. #define FSCR_VECVSX_LG 1 /* Enable VMX/VSX */
  294. #define FSCR_FP_LG 0 /* Enable Floating Point */
  295. #define SPRN_FSCR 0x099 /* Facility Status & Control Register */
  296. #define FSCR_LM __MASK(FSCR_LM_LG)
  297. #define FSCR_TAR __MASK(FSCR_TAR_LG)
  298. #define FSCR_EBB __MASK(FSCR_EBB_LG)
  299. #define FSCR_DSCR __MASK(FSCR_DSCR_LG)
  300. #define SPRN_HFSCR 0xbe /* HV=1 Facility Status & Control Register */
  301. #define HFSCR_LM __MASK(FSCR_LM_LG)
  302. #define HFSCR_TAR __MASK(FSCR_TAR_LG)
  303. #define HFSCR_EBB __MASK(FSCR_EBB_LG)
  304. #define HFSCR_TM __MASK(FSCR_TM_LG)
  305. #define HFSCR_PM __MASK(FSCR_PM_LG)
  306. #define HFSCR_BHRB __MASK(FSCR_BHRB_LG)
  307. #define HFSCR_DSCR __MASK(FSCR_DSCR_LG)
  308. #define HFSCR_VECVSX __MASK(FSCR_VECVSX_LG)
  309. #define HFSCR_FP __MASK(FSCR_FP_LG)
  310. #define SPRN_TAR 0x32f /* Target Address Register */
  311. #define SPRN_LPCR 0x13E /* LPAR Control Register */
  312. #define LPCR_VPM0 ASM_CONST(0x8000000000000000)
  313. #define LPCR_VPM1 ASM_CONST(0x4000000000000000)
  314. #define LPCR_ISL ASM_CONST(0x2000000000000000)
  315. #define LPCR_VC_SH 61
  316. #define LPCR_DPFD_SH 52
  317. #define LPCR_DPFD (ASM_CONST(7) << LPCR_DPFD_SH)
  318. #define LPCR_VRMASD_SH 47
  319. #define LPCR_VRMASD (ASM_CONST(0x1f) << LPCR_VRMASD_SH)
  320. #define LPCR_VRMA_L ASM_CONST(0x0008000000000000)
  321. #define LPCR_VRMA_LP0 ASM_CONST(0x0001000000000000)
  322. #define LPCR_VRMA_LP1 ASM_CONST(0x0000800000000000)
  323. #define LPCR_RMLS 0x1C000000 /* Implementation dependent RMO limit sel */
  324. #define LPCR_RMLS_SH 26
  325. #define LPCR_ILE ASM_CONST(0x0000000002000000) /* !HV irqs set MSR:LE */
  326. #define LPCR_AIL ASM_CONST(0x0000000001800000) /* Alternate interrupt location */
  327. #define LPCR_AIL_0 ASM_CONST(0x0000000000000000) /* MMU off exception offset 0x0 */
  328. #define LPCR_AIL_3 ASM_CONST(0x0000000001800000) /* MMU on exception offset 0xc00...4xxx */
  329. #define LPCR_ONL ASM_CONST(0x0000000000040000) /* online - PURR/SPURR count */
  330. #define LPCR_LD ASM_CONST(0x0000000000020000) /* large decremeter */
  331. #define LPCR_PECE ASM_CONST(0x000000000001f000) /* powersave exit cause enable */
  332. #define LPCR_PECEDP ASM_CONST(0x0000000000010000) /* directed priv dbells cause exit */
  333. #define LPCR_PECEDH ASM_CONST(0x0000000000008000) /* directed hyp dbells cause exit */
  334. #define LPCR_PECE0 ASM_CONST(0x0000000000004000) /* ext. exceptions can cause exit */
  335. #define LPCR_PECE1 ASM_CONST(0x0000000000002000) /* decrementer can cause exit */
  336. #define LPCR_PECE2 ASM_CONST(0x0000000000001000) /* machine check etc can cause exit */
  337. #define LPCR_PECE_HVEE ASM_CONST(0x0000400000000000) /* P9 Wakeup on HV interrupts */
  338. #define LPCR_MER ASM_CONST(0x0000000000000800) /* Mediated External Exception */
  339. #define LPCR_MER_SH 11
  340. #define LPCR_TC ASM_CONST(0x0000000000000200) /* Translation control */
  341. #define LPCR_LPES 0x0000000c
  342. #define LPCR_LPES0 ASM_CONST(0x0000000000000008) /* LPAR Env selector 0 */
  343. #define LPCR_LPES1 ASM_CONST(0x0000000000000004) /* LPAR Env selector 1 */
  344. #define LPCR_LPES_SH 2
  345. #define LPCR_RMI ASM_CONST(0x0000000000000002) /* real mode is cache inhibit */
  346. #define LPCR_HVICE ASM_CONST(0x0000000000000002) /* P9: HV interrupt enable */
  347. #define LPCR_HDICE ASM_CONST(0x0000000000000001) /* Hyp Decr enable (HV,PR,EE) */
  348. #define LPCR_UPRT ASM_CONST(0x0000000000400000) /* Use Process Table (ISA 3) */
  349. #define LPCR_HR ASM_CONST(0x0000000000100000)
  350. #ifndef SPRN_LPID
  351. #define SPRN_LPID 0x13F /* Logical Partition Identifier */
  352. #endif
  353. #define LPID_RSVD 0x3ff /* Reserved LPID for partn switching */
  354. #define SPRN_HMER 0x150 /* Hardware m? error recovery */
  355. #define SPRN_HMEER 0x151 /* Hardware m? enable error recovery */
  356. #define SPRN_PCR 0x152 /* Processor compatibility register */
  357. #define PCR_VEC_DIS (1ul << (63-0)) /* Vec. disable (bit NA since POWER8) */
  358. #define PCR_VSX_DIS (1ul << (63-1)) /* VSX disable (bit NA since POWER8) */
  359. #define PCR_TM_DIS (1ul << (63-2)) /* Trans. memory disable (POWER8) */
  360. #define PCR_ARCH_206 0x4 /* Architecture 2.06 */
  361. #define PCR_ARCH_205 0x2 /* Architecture 2.05 */
  362. #define SPRN_HEIR 0x153 /* Hypervisor Emulated Instruction Register */
  363. #define SPRN_TLBINDEXR 0x154 /* P7 TLB control register */
  364. #define SPRN_TLBVPNR 0x155 /* P7 TLB control register */
  365. #define SPRN_TLBRPNR 0x156 /* P7 TLB control register */
  366. #define SPRN_TLBLPIDR 0x157 /* P7 TLB control register */
  367. #define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
  368. #define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
  369. #define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
  370. #define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
  371. #define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
  372. #define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
  373. #define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
  374. #define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
  375. #define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
  376. #define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
  377. #define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
  378. #define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
  379. #define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
  380. #define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
  381. #define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
  382. #define SPRN_DBAT7U 0x23E /* Data BAT 7 Upper Register */
  383. #define SPRN_PPR 0x380 /* SMT Thread status Register */
  384. #define SPRN_TSCR 0x399 /* Thread Switch Control Register */
  385. #define SPRN_DEC 0x016 /* Decrement Register */
  386. #define SPRN_DER 0x095 /* Debug Enable Register */
  387. #define DER_RSTE 0x40000000 /* Reset Interrupt */
  388. #define DER_CHSTPE 0x20000000 /* Check Stop */
  389. #define DER_MCIE 0x10000000 /* Machine Check Interrupt */
  390. #define DER_EXTIE 0x02000000 /* External Interrupt */
  391. #define DER_ALIE 0x01000000 /* Alignment Interrupt */
  392. #define DER_PRIE 0x00800000 /* Program Interrupt */
  393. #define DER_FPUVIE 0x00400000 /* FP Unavailable Interrupt */
  394. #define DER_DECIE 0x00200000 /* Decrementer Interrupt */
  395. #define DER_SYSIE 0x00040000 /* System Call Interrupt */
  396. #define DER_TRE 0x00020000 /* Trace Interrupt */
  397. #define DER_SEIE 0x00004000 /* FP SW Emulation Interrupt */
  398. #define DER_ITLBMSE 0x00002000 /* Imp. Spec. Instruction TLB Miss */
  399. #define DER_ITLBERE 0x00001000 /* Imp. Spec. Instruction TLB Error */
  400. #define DER_DTLBMSE 0x00000800 /* Imp. Spec. Data TLB Miss */
  401. #define DER_DTLBERE 0x00000400 /* Imp. Spec. Data TLB Error */
  402. #define DER_LBRKE 0x00000008 /* Load/Store Breakpoint Interrupt */
  403. #define DER_IBRKE 0x00000004 /* Instruction Breakpoint Interrupt */
  404. #define DER_EBRKE 0x00000002 /* External Breakpoint Interrupt */
  405. #define DER_DPIE 0x00000001 /* Dev. Port Nonmaskable Request */
  406. #define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
  407. #define SPRN_DHDES 0x0B1 /* Directed Hyp. Doorbell Exc. State */
  408. #define SPRN_DPDES 0x0B0 /* Directed Priv. Doorbell Exc. State */
  409. #define SPRN_EAR 0x11A /* External Address Register */
  410. #define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
  411. #define SPRN_HASH2 0x3D3 /* Secondary Hash Address Register */
  412. #define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
  413. #define HID0_HDICE_SH (63 - 23) /* 970 HDEC interrupt enable */
  414. #define HID0_EMCP (1<<31) /* Enable Machine Check pin */
  415. #define HID0_EBA (1<<29) /* Enable Bus Address Parity */
  416. #define HID0_EBD (1<<28) /* Enable Bus Data Parity */
  417. #define HID0_SBCLK (1<<27)
  418. #define HID0_EICE (1<<26)
  419. #define HID0_TBEN (1<<26) /* Timebase enable - 745x */
  420. #define HID0_ECLK (1<<25)
  421. #define HID0_PAR (1<<24)
  422. #define HID0_STEN (1<<24) /* Software table search enable - 745x */
  423. #define HID0_HIGH_BAT (1<<23) /* Enable high BATs - 7455 */
  424. #define HID0_DOZE (1<<23)
  425. #define HID0_NAP (1<<22)
  426. #define HID0_SLEEP (1<<21)
  427. #define HID0_DPM (1<<20)
  428. #define HID0_BHTCLR (1<<18) /* Clear branch history table - 7450 */
  429. #define HID0_XAEN (1<<17) /* Extended addressing enable - 7450 */
  430. #define HID0_NHR (1<<16) /* Not hard reset (software bit-7450)*/
  431. #define HID0_ICE (1<<15) /* Instruction Cache Enable */
  432. #define HID0_DCE (1<<14) /* Data Cache Enable */
  433. #define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
  434. #define HID0_DLOCK (1<<12) /* Data Cache Lock */
  435. #define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
  436. #define HID0_DCI (1<<10) /* Data Cache Invalidate */
  437. #define HID0_SPD (1<<9) /* Speculative disable */
  438. #define HID0_DAPUEN (1<<8) /* Debug APU enable */
  439. #define HID0_SGE (1<<7) /* Store Gathering Enable */
  440. #define HID0_SIED (1<<7) /* Serial Instr. Execution [Disable] */
  441. #define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
  442. #define HID0_LRSTK (1<<4) /* Link register stack - 745x */
  443. #define HID0_BTIC (1<<5) /* Branch Target Instr Cache Enable */
  444. #define HID0_ABE (1<<3) /* Address Broadcast Enable */
  445. #define HID0_FOLD (1<<3) /* Branch Folding enable - 745x */
  446. #define HID0_BHTE (1<<2) /* Branch History Table Enable */
  447. #define HID0_BTCD (1<<1) /* Branch target cache disable */
  448. #define HID0_NOPDST (1<<1) /* No-op dst, dstt, etc. instr. */
  449. #define HID0_NOPTI (1<<0) /* No-op dcbt and dcbst instr. */
  450. /* POWER8 HID0 bits */
  451. #define HID0_POWER8_4LPARMODE __MASK(61)
  452. #define HID0_POWER8_2LPARMODE __MASK(57)
  453. #define HID0_POWER8_1TO2LPAR __MASK(52)
  454. #define HID0_POWER8_1TO4LPAR __MASK(51)
  455. #define HID0_POWER8_DYNLPARDIS __MASK(48)
  456. /* POWER9 HID0 bits */
  457. #define HID0_POWER9_RADIX __MASK(63 - 8)
  458. #define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
  459. #ifdef CONFIG_6xx
  460. #define HID1_EMCP (1<<31) /* 7450 Machine Check Pin Enable */
  461. #define HID1_DFS (1<<22) /* 7447A Dynamic Frequency Scaling */
  462. #define HID1_PC0 (1<<16) /* 7450 PLL_CFG[0] */
  463. #define HID1_PC1 (1<<15) /* 7450 PLL_CFG[1] */
  464. #define HID1_PC2 (1<<14) /* 7450 PLL_CFG[2] */
  465. #define HID1_PC3 (1<<13) /* 7450 PLL_CFG[3] */
  466. #define HID1_SYNCBE (1<<11) /* 7450 ABE for sync, eieio */
  467. #define HID1_ABE (1<<10) /* 7450 Address Broadcast Enable */
  468. #define HID1_PS (1<<16) /* 750FX PLL selection */
  469. #endif
  470. #define SPRN_HID2 0x3F8 /* Hardware Implementation Register 2 */
  471. #define SPRN_HID2_GEKKO 0x398 /* Gekko HID2 Register */
  472. #define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
  473. #define SPRN_IABR2 0x3FA /* 83xx */
  474. #define SPRN_IBCR 0x135 /* 83xx Insn Breakpoint Control Reg */
  475. #define SPRN_IAMR 0x03D /* Instr. Authority Mask Reg */
  476. #define SPRN_HID4 0x3F4 /* 970 HID4 */
  477. #define HID4_LPES0 (1ul << (63-0)) /* LPAR env. sel. bit 0 */
  478. #define HID4_RMLS2_SH (63 - 2) /* Real mode limit bottom 2 bits */
  479. #define HID4_LPID5_SH (63 - 6) /* partition ID bottom 4 bits */
  480. #define HID4_RMOR_SH (63 - 22) /* real mode offset (16 bits) */
  481. #define HID4_RMOR (0xFFFFul << HID4_RMOR_SH)
  482. #define HID4_LPES1 (1 << (63-57)) /* LPAR env. sel. bit 1 */
  483. #define HID4_RMLS0_SH (63 - 58) /* Real mode limit top bit */
  484. #define HID4_LPID1_SH 0 /* partition ID top 2 bits */
  485. #define SPRN_HID4_GEKKO 0x3F3 /* Gekko HID4 */
  486. #define SPRN_HID5 0x3F6 /* 970 HID5 */
  487. #define SPRN_HID6 0x3F9 /* BE HID 6 */
  488. #define HID6_LB (0x0F<<12) /* Concurrent Large Page Modes */
  489. #define HID6_DLP (1<<20) /* Disable all large page modes (4K only) */
  490. #define SPRN_TSC_CELL 0x399 /* Thread switch control on Cell */
  491. #define TSC_CELL_DEC_ENABLE_0 0x400000 /* Decrementer Interrupt */
  492. #define TSC_CELL_DEC_ENABLE_1 0x200000 /* Decrementer Interrupt */
  493. #define TSC_CELL_EE_ENABLE 0x100000 /* External Interrupt */
  494. #define TSC_CELL_EE_BOOST 0x080000 /* External Interrupt Boost */
  495. #define SPRN_TSC 0x3FD /* Thread switch control on others */
  496. #define SPRN_TST 0x3FC /* Thread switch timeout on others */
  497. #if !defined(SPRN_IAC1) && !defined(SPRN_IAC2)
  498. #define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
  499. #define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
  500. #endif
  501. #define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
  502. #define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
  503. #define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
  504. #define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
  505. #define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
  506. #define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
  507. #define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
  508. #define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
  509. #define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
  510. #define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
  511. #define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
  512. #define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
  513. #define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
  514. #define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
  515. #define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
  516. #define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
  517. #define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
  518. #define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
  519. #define SPRN_ICTRL 0x3F3 /* 1011 7450 icache and interrupt ctrl */
  520. #define ICTRL_EICE 0x08000000 /* enable icache parity errs */
  521. #define ICTRL_EDC 0x04000000 /* enable dcache parity errs */
  522. #define ICTRL_EICP 0x00000100 /* enable icache par. check */
  523. #define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
  524. #define SPRN_IMMR 0x27E /* Internal Memory Map Register */
  525. #define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Register */
  526. #define SPRN_L2CR2 0x3f8
  527. #define L2CR_L2E 0x80000000 /* L2 enable */
  528. #define L2CR_L2PE 0x40000000 /* L2 parity enable */
  529. #define L2CR_L2SIZ_MASK 0x30000000 /* L2 size mask */
  530. #define L2CR_L2SIZ_256KB 0x10000000 /* L2 size 256KB */
  531. #define L2CR_L2SIZ_512KB 0x20000000 /* L2 size 512KB */
  532. #define L2CR_L2SIZ_1MB 0x30000000 /* L2 size 1MB */
  533. #define L2CR_L2CLK_MASK 0x0e000000 /* L2 clock mask */
  534. #define L2CR_L2CLK_DISABLED 0x00000000 /* L2 clock disabled */
  535. #define L2CR_L2CLK_DIV1 0x02000000 /* L2 clock / 1 */
  536. #define L2CR_L2CLK_DIV1_5 0x04000000 /* L2 clock / 1.5 */
  537. #define L2CR_L2CLK_DIV2 0x08000000 /* L2 clock / 2 */
  538. #define L2CR_L2CLK_DIV2_5 0x0a000000 /* L2 clock / 2.5 */
  539. #define L2CR_L2CLK_DIV3 0x0c000000 /* L2 clock / 3 */
  540. #define L2CR_L2RAM_MASK 0x01800000 /* L2 RAM type mask */
  541. #define L2CR_L2RAM_FLOW 0x00000000 /* L2 RAM flow through */
  542. #define L2CR_L2RAM_PIPE 0x01000000 /* L2 RAM pipelined */
  543. #define L2CR_L2RAM_PIPE_LW 0x01800000 /* L2 RAM pipelined latewr */
  544. #define L2CR_L2DO 0x00400000 /* L2 data only */
  545. #define L2CR_L2I 0x00200000 /* L2 global invalidate */
  546. #define L2CR_L2CTL 0x00100000 /* L2 RAM control */
  547. #define L2CR_L2WT 0x00080000 /* L2 write-through */
  548. #define L2CR_L2TS 0x00040000 /* L2 test support */
  549. #define L2CR_L2OH_MASK 0x00030000 /* L2 output hold mask */
  550. #define L2CR_L2OH_0_5 0x00000000 /* L2 output hold 0.5 ns */
  551. #define L2CR_L2OH_1_0 0x00010000 /* L2 output hold 1.0 ns */
  552. #define L2CR_L2SL 0x00008000 /* L2 DLL slow */
  553. #define L2CR_L2DF 0x00004000 /* L2 differential clock */
  554. #define L2CR_L2BYP 0x00002000 /* L2 DLL bypass */
  555. #define L2CR_L2IP 0x00000001 /* L2 GI in progress */
  556. #define L2CR_L2IO_745x 0x00100000 /* L2 instr. only (745x) */
  557. #define L2CR_L2DO_745x 0x00010000 /* L2 data only (745x) */
  558. #define L2CR_L2REP_745x 0x00001000 /* L2 repl. algorithm (745x) */
  559. #define L2CR_L2HWF_745x 0x00000800 /* L2 hardware flush (745x) */
  560. #define SPRN_L3CR 0x3FA /* Level 3 Cache Control Register */
  561. #define L3CR_L3E 0x80000000 /* L3 enable */
  562. #define L3CR_L3PE 0x40000000 /* L3 data parity enable */
  563. #define L3CR_L3APE 0x20000000 /* L3 addr parity enable */
  564. #define L3CR_L3SIZ 0x10000000 /* L3 size */
  565. #define L3CR_L3CLKEN 0x08000000 /* L3 clock enable */
  566. #define L3CR_L3RES 0x04000000 /* L3 special reserved bit */
  567. #define L3CR_L3CLKDIV 0x03800000 /* L3 clock divisor */
  568. #define L3CR_L3IO 0x00400000 /* L3 instruction only */
  569. #define L3CR_L3SPO 0x00040000 /* L3 sample point override */
  570. #define L3CR_L3CKSP 0x00030000 /* L3 clock sample point */
  571. #define L3CR_L3PSP 0x0000e000 /* L3 P-clock sample point */
  572. #define L3CR_L3REP 0x00001000 /* L3 replacement algorithm */
  573. #define L3CR_L3HWF 0x00000800 /* L3 hardware flush */
  574. #define L3CR_L3I 0x00000400 /* L3 global invalidate */
  575. #define L3CR_L3RT 0x00000300 /* L3 SRAM type */
  576. #define L3CR_L3NIRCA 0x00000080 /* L3 non-integer ratio clock adj. */
  577. #define L3CR_L3DO 0x00000040 /* L3 data only mode */
  578. #define L3CR_PMEN 0x00000004 /* L3 private memory enable */
  579. #define L3CR_PMSIZ 0x00000001 /* L3 private memory size */
  580. #define SPRN_MSSCR0 0x3f6 /* Memory Subsystem Control Register 0 */
  581. #define SPRN_MSSSR0 0x3f7 /* Memory Subsystem Status Register 1 */
  582. #define SPRN_LDSTCR 0x3f8 /* Load/Store control register */
  583. #define SPRN_LDSTDB 0x3f4 /* */
  584. #define SPRN_LR 0x008 /* Link Register */
  585. #ifndef SPRN_PIR
  586. #define SPRN_PIR 0x3FF /* Processor Identification Register */
  587. #endif
  588. #define SPRN_TIR 0x1BE /* Thread Identification Register */
  589. #define SPRN_PTCR 0x1D0 /* Partition table control Register */
  590. #define SPRN_PSPB 0x09F /* Problem State Priority Boost reg */
  591. #define SPRN_PTEHI 0x3D5 /* 981 7450 PTE HI word (S/W TLB load) */
  592. #define SPRN_PTELO 0x3D6 /* 982 7450 PTE LO word (S/W TLB load) */
  593. #define SPRN_PURR 0x135 /* Processor Utilization of Resources Reg */
  594. #define SPRN_PVR 0x11F /* Processor Version Register */
  595. #define SPRN_RPA 0x3D6 /* Required Physical Address Register */
  596. #define SPRN_SDA 0x3BF /* Sampled Data Address Register */
  597. #define SPRN_SDR1 0x019 /* MMU Hash Base Register */
  598. #define SPRN_ASR 0x118 /* Address Space Register */
  599. #define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
  600. #define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
  601. #define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
  602. #define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
  603. #define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
  604. #define SPRN_USPRG3 0x103 /* SPRG3 userspace read */
  605. #define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
  606. #define SPRN_USPRG4 0x104 /* SPRG4 userspace read */
  607. #define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
  608. #define SPRN_USPRG5 0x105 /* SPRG5 userspace read */
  609. #define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
  610. #define SPRN_USPRG6 0x106 /* SPRG6 userspace read */
  611. #define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
  612. #define SPRN_USPRG7 0x107 /* SPRG7 userspace read */
  613. #define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
  614. #define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
  615. #define SRR1_ISI_NOPT 0x40000000 /* ISI: Not found in hash */
  616. #define SRR1_ISI_N_OR_G 0x10000000 /* ISI: Access is no-exec or G */
  617. #define SRR1_ISI_PROT 0x08000000 /* ISI: Other protection fault */
  618. #define SRR1_WAKEMASK 0x00380000 /* reason for wakeup */
  619. #define SRR1_WAKEMASK_P8 0x003c0000 /* reason for wakeup on POWER8 and 9 */
  620. #define SRR1_WAKESYSERR 0x00300000 /* System error */
  621. #define SRR1_WAKEEE 0x00200000 /* External interrupt */
  622. #define SRR1_WAKEHVI 0x00240000 /* Hypervisor Virtualization Interrupt (P9) */
  623. #define SRR1_WAKEMT 0x00280000 /* mtctrl */
  624. #define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */
  625. #define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */
  626. #define SRR1_WAKEDBELL 0x00140000 /* Privileged doorbell on P8 */
  627. #define SRR1_WAKETHERM 0x00100000 /* Thermal management interrupt */
  628. #define SRR1_WAKERESET 0x00100000 /* System reset */
  629. #define SRR1_WAKEHDBELL 0x000c0000 /* Hypervisor doorbell on P8 */
  630. #define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask [46:47] */
  631. #define SRR1_WS_DEEPEST 0x00030000 /* Some resources not maintained,
  632. * may not be recoverable */
  633. #define SRR1_WS_DEEPER 0x00020000 /* Some resources not maintained */
  634. #define SRR1_WS_DEEP 0x00010000 /* All resources maintained */
  635. #define SRR1_PROGFPE 0x00100000 /* Floating Point Enabled */
  636. #define SRR1_PROGILL 0x00080000 /* Illegal instruction */
  637. #define SRR1_PROGPRIV 0x00040000 /* Privileged instruction */
  638. #define SRR1_PROGTRAP 0x00020000 /* Trap */
  639. #define SRR1_PROGADDR 0x00010000 /* SRR0 contains subsequent addr */
  640. #define SPRN_HSRR0 0x13A /* Save/Restore Register 0 */
  641. #define SPRN_HSRR1 0x13B /* Save/Restore Register 1 */
  642. #define HSRR1_DENORM 0x00100000 /* Denorm exception */
  643. #define SPRN_TBCTL 0x35f /* PA6T Timebase control register */
  644. #define TBCTL_FREEZE 0x0000000000000000ull /* Freeze all tbs */
  645. #define TBCTL_RESTART 0x0000000100000000ull /* Restart all tbs */
  646. #define TBCTL_UPDATE_UPPER 0x0000000200000000ull /* Set upper 32 bits */
  647. #define TBCTL_UPDATE_LOWER 0x0000000300000000ull /* Set lower 32 bits */
  648. #ifndef SPRN_SVR
  649. #define SPRN_SVR 0x11E /* System Version Register */
  650. #endif
  651. #define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
  652. /* these bits were defined in inverted endian sense originally, ugh, confusing */
  653. #define THRM1_TIN (1 << 31)
  654. #define THRM1_TIV (1 << 30)
  655. #define THRM1_THRES(x) ((x&0x7f)<<23)
  656. #define THRM3_SITV(x) ((x&0x3fff)<<1)
  657. #define THRM1_TID (1<<2)
  658. #define THRM1_TIE (1<<1)
  659. #define THRM1_V (1<<0)
  660. #define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
  661. #define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
  662. #define THRM3_E (1<<0)
  663. #define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
  664. #define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
  665. #define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
  666. #define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
  667. #define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
  668. #define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
  669. #define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
  670. #define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
  671. #define SPRN_VRSAVE 0x100 /* Vector Register Save Register */
  672. #define SPRN_XER 0x001 /* Fixed Point Exception Register */
  673. #define SPRN_MMCR0_GEKKO 0x3B8 /* Gekko Monitor Mode Control Register 0 */
  674. #define SPRN_MMCR1_GEKKO 0x3BC /* Gekko Monitor Mode Control Register 1 */
  675. #define SPRN_PMC1_GEKKO 0x3B9 /* Gekko Performance Monitor Control 1 */
  676. #define SPRN_PMC2_GEKKO 0x3BA /* Gekko Performance Monitor Control 2 */
  677. #define SPRN_PMC3_GEKKO 0x3BD /* Gekko Performance Monitor Control 3 */
  678. #define SPRN_PMC4_GEKKO 0x3BE /* Gekko Performance Monitor Control 4 */
  679. #define SPRN_WPAR_GEKKO 0x399 /* Gekko Write Pipe Address Register */
  680. #define SPRN_SCOMC 0x114 /* SCOM Access Control */
  681. #define SPRN_SCOMD 0x115 /* SCOM Access DATA */
  682. /* Performance monitor SPRs */
  683. #ifdef CONFIG_PPC64
  684. #define SPRN_MMCR0 795
  685. #define MMCR0_FC 0x80000000UL /* freeze counters */
  686. #define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
  687. #define MMCR0_KERNEL_DISABLE MMCR0_FCS
  688. #define MMCR0_FCP 0x20000000UL /* freeze in problem state */
  689. #define MMCR0_PROBLEM_DISABLE MMCR0_FCP
  690. #define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
  691. #define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
  692. #define MMCR0_PMXE ASM_CONST(0x04000000) /* perf mon exception enable */
  693. #define MMCR0_FCECE ASM_CONST(0x02000000) /* freeze ctrs on enabled cond or event */
  694. #define MMCR0_TBEE 0x00400000UL /* time base exception enable */
  695. #define MMCR0_BHRBA 0x00200000UL /* BHRB Access allowed in userspace */
  696. #define MMCR0_EBE 0x00100000UL /* Event based branch enable */
  697. #define MMCR0_PMCC 0x000c0000UL /* PMC control */
  698. #define MMCR0_PMCC_U6 0x00080000UL /* PMC1-6 are R/W by user (PR) */
  699. #define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
  700. #define MMCR0_PMCjCE ASM_CONST(0x00004000) /* PMCj count enable*/
  701. #define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
  702. #define MMCR0_PMAO_SYNC ASM_CONST(0x00000800) /* PMU intr is synchronous */
  703. #define MMCR0_C56RUN ASM_CONST(0x00000100) /* PMC5/6 count when RUN=0 */
  704. /* performance monitor alert has occurred, set to 0 after handling exception */
  705. #define MMCR0_PMAO ASM_CONST(0x00000080)
  706. #define MMCR0_SHRFC 0x00000040UL /* SHRre freeze conditions between threads */
  707. #define MMCR0_FC56 0x00000010UL /* freeze counters 5 and 6 */
  708. #define MMCR0_FCTI 0x00000008UL /* freeze counters in tags inactive mode */
  709. #define MMCR0_FCTA 0x00000004UL /* freeze counters in tags active mode */
  710. #define MMCR0_FCWAIT 0x00000002UL /* freeze counter in WAIT state */
  711. #define MMCR0_FCHV 0x00000001UL /* freeze conditions in hypervisor mode */
  712. #define SPRN_MMCR1 798
  713. #define SPRN_MMCR2 785
  714. #define SPRN_UMMCR2 769
  715. #define SPRN_MMCRA 0x312
  716. #define MMCRA_SDSYNC 0x80000000UL /* SDAR synced with SIAR */
  717. #define MMCRA_SDAR_DCACHE_MISS 0x40000000UL
  718. #define MMCRA_SDAR_ERAT_MISS 0x20000000UL
  719. #define MMCRA_SIHV 0x10000000UL /* state of MSR HV when SIAR set */
  720. #define MMCRA_SIPR 0x08000000UL /* state of MSR PR when SIAR set */
  721. #define MMCRA_SLOT 0x07000000UL /* SLOT bits (37-39) */
  722. #define MMCRA_SLOT_SHIFT 24
  723. #define MMCRA_SAMPLE_ENABLE 0x00000001UL /* enable sampling */
  724. #define POWER6_MMCRA_SDSYNC 0x0000080000000000ULL /* SDAR/SIAR synced */
  725. #define POWER6_MMCRA_SIHV 0x0000040000000000ULL
  726. #define POWER6_MMCRA_SIPR 0x0000020000000000ULL
  727. #define POWER6_MMCRA_THRM 0x00000020UL
  728. #define POWER6_MMCRA_OTHER 0x0000000EUL
  729. #define POWER7P_MMCRA_SIAR_VALID 0x10000000 /* P7+ SIAR contents valid */
  730. #define POWER7P_MMCRA_SDAR_VALID 0x08000000 /* P7+ SDAR contents valid */
  731. #define SPRN_MMCRH 316 /* Hypervisor monitor mode control register */
  732. #define SPRN_MMCRS 894 /* Supervisor monitor mode control register */
  733. #define SPRN_MMCRC 851 /* Core monitor mode control register */
  734. #define SPRN_EBBHR 804 /* Event based branch handler register */
  735. #define SPRN_EBBRR 805 /* Event based branch return register */
  736. #define SPRN_BESCR 806 /* Branch event status and control register */
  737. #define BESCR_GE 0x8000000000000000ULL /* Global Enable */
  738. #define SPRN_WORT 895 /* Workload optimization register - thread */
  739. #define SPRN_WORC 863 /* Workload optimization register - core */
  740. #define SPRN_PMC1 787
  741. #define SPRN_PMC2 788
  742. #define SPRN_PMC3 789
  743. #define SPRN_PMC4 790
  744. #define SPRN_PMC5 791
  745. #define SPRN_PMC6 792
  746. #define SPRN_PMC7 793
  747. #define SPRN_PMC8 794
  748. #define SPRN_SIER 784
  749. #define SIER_SIPR 0x2000000 /* Sampled MSR_PR */
  750. #define SIER_SIHV 0x1000000 /* Sampled MSR_HV */
  751. #define SIER_SIAR_VALID 0x0400000 /* SIAR contents valid */
  752. #define SIER_SDAR_VALID 0x0200000 /* SDAR contents valid */
  753. #define SPRN_SIAR 796
  754. #define SPRN_SDAR 797
  755. #define SPRN_TACR 888
  756. #define SPRN_TCSCR 889
  757. #define SPRN_CSIGR 890
  758. #define SPRN_SPMC1 892
  759. #define SPRN_SPMC2 893
  760. /* When EBB is enabled, some of MMCR0/MMCR2/SIER are user accessible */
  761. #define MMCR0_USER_MASK (MMCR0_FC | MMCR0_PMXE | MMCR0_PMAO)
  762. #define MMCR2_USER_MASK 0x4020100804020000UL /* (FC1P|FC2P|FC3P|FC4P|FC5P|FC6P) */
  763. #define SIER_USER_MASK 0x7fffffUL
  764. #define SPRN_PA6T_MMCR0 795
  765. #define PA6T_MMCR0_EN0 0x0000000000000001UL
  766. #define PA6T_MMCR0_EN1 0x0000000000000002UL
  767. #define PA6T_MMCR0_EN2 0x0000000000000004UL
  768. #define PA6T_MMCR0_EN3 0x0000000000000008UL
  769. #define PA6T_MMCR0_EN4 0x0000000000000010UL
  770. #define PA6T_MMCR0_EN5 0x0000000000000020UL
  771. #define PA6T_MMCR0_SUPEN 0x0000000000000040UL
  772. #define PA6T_MMCR0_PREN 0x0000000000000080UL
  773. #define PA6T_MMCR0_HYPEN 0x0000000000000100UL
  774. #define PA6T_MMCR0_FCM0 0x0000000000000200UL
  775. #define PA6T_MMCR0_FCM1 0x0000000000000400UL
  776. #define PA6T_MMCR0_INTGEN 0x0000000000000800UL
  777. #define PA6T_MMCR0_INTEN0 0x0000000000001000UL
  778. #define PA6T_MMCR0_INTEN1 0x0000000000002000UL
  779. #define PA6T_MMCR0_INTEN2 0x0000000000004000UL
  780. #define PA6T_MMCR0_INTEN3 0x0000000000008000UL
  781. #define PA6T_MMCR0_INTEN4 0x0000000000010000UL
  782. #define PA6T_MMCR0_INTEN5 0x0000000000020000UL
  783. #define PA6T_MMCR0_DISCNT 0x0000000000040000UL
  784. #define PA6T_MMCR0_UOP 0x0000000000080000UL
  785. #define PA6T_MMCR0_TRG 0x0000000000100000UL
  786. #define PA6T_MMCR0_TRGEN 0x0000000000200000UL
  787. #define PA6T_MMCR0_TRGREG 0x0000000001600000UL
  788. #define PA6T_MMCR0_SIARLOG 0x0000000002000000UL
  789. #define PA6T_MMCR0_SDARLOG 0x0000000004000000UL
  790. #define PA6T_MMCR0_PROEN 0x0000000008000000UL
  791. #define PA6T_MMCR0_PROLOG 0x0000000010000000UL
  792. #define PA6T_MMCR0_DAMEN2 0x0000000020000000UL
  793. #define PA6T_MMCR0_DAMEN3 0x0000000040000000UL
  794. #define PA6T_MMCR0_DAMEN4 0x0000000080000000UL
  795. #define PA6T_MMCR0_DAMEN5 0x0000000100000000UL
  796. #define PA6T_MMCR0_DAMSEL2 0x0000000200000000UL
  797. #define PA6T_MMCR0_DAMSEL3 0x0000000400000000UL
  798. #define PA6T_MMCR0_DAMSEL4 0x0000000800000000UL
  799. #define PA6T_MMCR0_DAMSEL5 0x0000001000000000UL
  800. #define PA6T_MMCR0_HANDDIS 0x0000002000000000UL
  801. #define PA6T_MMCR0_PCTEN 0x0000004000000000UL
  802. #define PA6T_MMCR0_SOCEN 0x0000008000000000UL
  803. #define PA6T_MMCR0_SOCMOD 0x0000010000000000UL
  804. #define SPRN_PA6T_MMCR1 798
  805. #define PA6T_MMCR1_ES2 0x00000000000000ffUL
  806. #define PA6T_MMCR1_ES3 0x000000000000ff00UL
  807. #define PA6T_MMCR1_ES4 0x0000000000ff0000UL
  808. #define PA6T_MMCR1_ES5 0x00000000ff000000UL
  809. #define SPRN_PA6T_UPMC0 771 /* User PerfMon Counter 0 */
  810. #define SPRN_PA6T_UPMC1 772 /* ... */
  811. #define SPRN_PA6T_UPMC2 773
  812. #define SPRN_PA6T_UPMC3 774
  813. #define SPRN_PA6T_UPMC4 775
  814. #define SPRN_PA6T_UPMC5 776
  815. #define SPRN_PA6T_UMMCR0 779 /* User Monitor Mode Control Register 0 */
  816. #define SPRN_PA6T_SIAR 780 /* Sampled Instruction Address */
  817. #define SPRN_PA6T_UMMCR1 782 /* User Monitor Mode Control Register 1 */
  818. #define SPRN_PA6T_SIER 785 /* Sampled Instruction Event Register */
  819. #define SPRN_PA6T_PMC0 787
  820. #define SPRN_PA6T_PMC1 788
  821. #define SPRN_PA6T_PMC2 789
  822. #define SPRN_PA6T_PMC3 790
  823. #define SPRN_PA6T_PMC4 791
  824. #define SPRN_PA6T_PMC5 792
  825. #define SPRN_PA6T_TSR0 793 /* Timestamp Register 0 */
  826. #define SPRN_PA6T_TSR1 794 /* Timestamp Register 1 */
  827. #define SPRN_PA6T_TSR2 799 /* Timestamp Register 2 */
  828. #define SPRN_PA6T_TSR3 784 /* Timestamp Register 3 */
  829. #define SPRN_PA6T_IER 981 /* Icache Error Register */
  830. #define SPRN_PA6T_DER 982 /* Dcache Error Register */
  831. #define SPRN_PA6T_BER 862 /* BIU Error Address Register */
  832. #define SPRN_PA6T_MER 849 /* MMU Error Register */
  833. #define SPRN_PA6T_IMA0 880 /* Instruction Match Array 0 */
  834. #define SPRN_PA6T_IMA1 881 /* ... */
  835. #define SPRN_PA6T_IMA2 882
  836. #define SPRN_PA6T_IMA3 883
  837. #define SPRN_PA6T_IMA4 884
  838. #define SPRN_PA6T_IMA5 885
  839. #define SPRN_PA6T_IMA6 886
  840. #define SPRN_PA6T_IMA7 887
  841. #define SPRN_PA6T_IMA8 888
  842. #define SPRN_PA6T_IMA9 889
  843. #define SPRN_PA6T_BTCR 978 /* Breakpoint and Tagging Control Register */
  844. #define SPRN_PA6T_IMAAT 979 /* Instruction Match Array Action Table */
  845. #define SPRN_PA6T_PCCR 1019 /* Power Counter Control Register */
  846. #define SPRN_BKMK 1020 /* Cell Bookmark Register */
  847. #define SPRN_PA6T_RPCCR 1021 /* Retire PC Trace Control Register */
  848. #else /* 32-bit */
  849. #define SPRN_MMCR0 952 /* Monitor Mode Control Register 0 */
  850. #define MMCR0_FC 0x80000000UL /* freeze counters */
  851. #define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
  852. #define MMCR0_FCP 0x20000000UL /* freeze in problem state */
  853. #define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
  854. #define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
  855. #define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */
  856. #define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */
  857. #define MMCR0_TBEE 0x00400000UL /* time base exception enable */
  858. #define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
  859. #define MMCR0_PMCnCE 0x00004000UL /* count enable for all but PMC 1*/
  860. #define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
  861. #define MMCR0_PMC1SEL 0x00001fc0UL /* PMC 1 Event */
  862. #define MMCR0_PMC2SEL 0x0000003fUL /* PMC 2 Event */
  863. #define SPRN_MMCR1 956
  864. #define MMCR1_PMC3SEL 0xf8000000UL /* PMC 3 Event */
  865. #define MMCR1_PMC4SEL 0x07c00000UL /* PMC 4 Event */
  866. #define MMCR1_PMC5SEL 0x003e0000UL /* PMC 5 Event */
  867. #define MMCR1_PMC6SEL 0x0001f800UL /* PMC 6 Event */
  868. #define SPRN_MMCR2 944
  869. #define SPRN_PMC1 953 /* Performance Counter Register 1 */
  870. #define SPRN_PMC2 954 /* Performance Counter Register 2 */
  871. #define SPRN_PMC3 957 /* Performance Counter Register 3 */
  872. #define SPRN_PMC4 958 /* Performance Counter Register 4 */
  873. #define SPRN_PMC5 945 /* Performance Counter Register 5 */
  874. #define SPRN_PMC6 946 /* Performance Counter Register 6 */
  875. #define SPRN_SIAR 955 /* Sampled Instruction Address Register */
  876. /* Bit definitions for MMCR0 and PMC1 / PMC2. */
  877. #define MMCR0_PMC1_CYCLES (1 << 7)
  878. #define MMCR0_PMC1_ICACHEMISS (5 << 7)
  879. #define MMCR0_PMC1_DTLB (6 << 7)
  880. #define MMCR0_PMC2_DCACHEMISS 0x6
  881. #define MMCR0_PMC2_CYCLES 0x1
  882. #define MMCR0_PMC2_ITLB 0x7
  883. #define MMCR0_PMC2_LOADMISSTIME 0x5
  884. #endif
  885. /*
  886. * SPRG usage:
  887. *
  888. * All 64-bit:
  889. * - SPRG1 stores PACA pointer except 64-bit server in
  890. * HV mode in which case it is HSPRG0
  891. *
  892. * 64-bit server:
  893. * - SPRG0 scratch for TM recheckpoint/reclaim (reserved for HV on Power4)
  894. * - SPRG2 scratch for exception vectors
  895. * - SPRG3 CPU and NUMA node for VDSO getcpu (user visible)
  896. * - HSPRG0 stores PACA in HV mode
  897. * - HSPRG1 scratch for "HV" exceptions
  898. *
  899. * 64-bit embedded
  900. * - SPRG0 generic exception scratch
  901. * - SPRG2 TLB exception stack
  902. * - SPRG3 critical exception scratch (user visible, sorry!)
  903. * - SPRG4 unused (user visible)
  904. * - SPRG6 TLB miss scratch (user visible, sorry !)
  905. * - SPRG7 CPU and NUMA node for VDSO getcpu (user visible)
  906. * - SPRG8 machine check exception scratch
  907. * - SPRG9 debug exception scratch
  908. *
  909. * All 32-bit:
  910. * - SPRG3 current thread_info pointer
  911. * (virtual on BookE, physical on others)
  912. *
  913. * 32-bit classic:
  914. * - SPRG0 scratch for exception vectors
  915. * - SPRG1 scratch for exception vectors
  916. * - SPRG2 indicator that we are in RTAS
  917. * - SPRG4 (603 only) pseudo TLB LRU data
  918. *
  919. * 32-bit 40x:
  920. * - SPRG0 scratch for exception vectors
  921. * - SPRG1 scratch for exception vectors
  922. * - SPRG2 scratch for exception vectors
  923. * - SPRG4 scratch for exception vectors (not 403)
  924. * - SPRG5 scratch for exception vectors (not 403)
  925. * - SPRG6 scratch for exception vectors (not 403)
  926. * - SPRG7 scratch for exception vectors (not 403)
  927. *
  928. * 32-bit 440 and FSL BookE:
  929. * - SPRG0 scratch for exception vectors
  930. * - SPRG1 scratch for exception vectors (*)
  931. * - SPRG2 scratch for crit interrupts handler
  932. * - SPRG4 scratch for exception vectors
  933. * - SPRG5 scratch for exception vectors
  934. * - SPRG6 scratch for machine check handler
  935. * - SPRG7 scratch for exception vectors
  936. * - SPRG9 scratch for debug vectors (e500 only)
  937. *
  938. * Additionally, BookE separates "read" and "write"
  939. * of those registers. That allows to use the userspace
  940. * readable variant for reads, which can avoid a fault
  941. * with KVM type virtualization.
  942. *
  943. * 32-bit 8xx:
  944. * - SPRG0 scratch for exception vectors
  945. * - SPRG1 scratch for exception vectors
  946. * - SPRG2 scratch for exception vectors
  947. *
  948. */
  949. #ifdef CONFIG_PPC64
  950. #define SPRN_SPRG_PACA SPRN_SPRG1
  951. #else
  952. #define SPRN_SPRG_THREAD SPRN_SPRG3
  953. #endif
  954. #ifdef CONFIG_PPC_BOOK3S_64
  955. #define SPRN_SPRG_SCRATCH0 SPRN_SPRG2
  956. #define SPRN_SPRG_HPACA SPRN_HSPRG0
  957. #define SPRN_SPRG_HSCRATCH0 SPRN_HSPRG1
  958. #define SPRN_SPRG_VDSO_READ SPRN_USPRG3
  959. #define SPRN_SPRG_VDSO_WRITE SPRN_SPRG3
  960. #define GET_PACA(rX) \
  961. BEGIN_FTR_SECTION_NESTED(66); \
  962. mfspr rX,SPRN_SPRG_PACA; \
  963. FTR_SECTION_ELSE_NESTED(66); \
  964. mfspr rX,SPRN_SPRG_HPACA; \
  965. ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
  966. #define SET_PACA(rX) \
  967. BEGIN_FTR_SECTION_NESTED(66); \
  968. mtspr SPRN_SPRG_PACA,rX; \
  969. FTR_SECTION_ELSE_NESTED(66); \
  970. mtspr SPRN_SPRG_HPACA,rX; \
  971. ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
  972. #define GET_SCRATCH0(rX) \
  973. BEGIN_FTR_SECTION_NESTED(66); \
  974. mfspr rX,SPRN_SPRG_SCRATCH0; \
  975. FTR_SECTION_ELSE_NESTED(66); \
  976. mfspr rX,SPRN_SPRG_HSCRATCH0; \
  977. ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
  978. #define SET_SCRATCH0(rX) \
  979. BEGIN_FTR_SECTION_NESTED(66); \
  980. mtspr SPRN_SPRG_SCRATCH0,rX; \
  981. FTR_SECTION_ELSE_NESTED(66); \
  982. mtspr SPRN_SPRG_HSCRATCH0,rX; \
  983. ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66)
  984. #else /* CONFIG_PPC_BOOK3S_64 */
  985. #define GET_SCRATCH0(rX) mfspr rX,SPRN_SPRG_SCRATCH0
  986. #define SET_SCRATCH0(rX) mtspr SPRN_SPRG_SCRATCH0,rX
  987. #endif
  988. #ifdef CONFIG_PPC_BOOK3E_64
  989. #define SPRN_SPRG_MC_SCRATCH SPRN_SPRG8
  990. #define SPRN_SPRG_CRIT_SCRATCH SPRN_SPRG3
  991. #define SPRN_SPRG_DBG_SCRATCH SPRN_SPRG9
  992. #define SPRN_SPRG_TLB_EXFRAME SPRN_SPRG2
  993. #define SPRN_SPRG_TLB_SCRATCH SPRN_SPRG6
  994. #define SPRN_SPRG_GEN_SCRATCH SPRN_SPRG0
  995. #define SPRN_SPRG_GDBELL_SCRATCH SPRN_SPRG_GEN_SCRATCH
  996. #define SPRN_SPRG_VDSO_READ SPRN_USPRG7
  997. #define SPRN_SPRG_VDSO_WRITE SPRN_SPRG7
  998. #define SET_PACA(rX) mtspr SPRN_SPRG_PACA,rX
  999. #define GET_PACA(rX) mfspr rX,SPRN_SPRG_PACA
  1000. #endif
  1001. #ifdef CONFIG_PPC_BOOK3S_32
  1002. #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
  1003. #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
  1004. #define SPRN_SPRG_RTAS SPRN_SPRG2
  1005. #define SPRN_SPRG_603_LRU SPRN_SPRG4
  1006. #endif
  1007. #ifdef CONFIG_40x
  1008. #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
  1009. #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
  1010. #define SPRN_SPRG_SCRATCH2 SPRN_SPRG2
  1011. #define SPRN_SPRG_SCRATCH3 SPRN_SPRG4
  1012. #define SPRN_SPRG_SCRATCH4 SPRN_SPRG5
  1013. #define SPRN_SPRG_SCRATCH5 SPRN_SPRG6
  1014. #define SPRN_SPRG_SCRATCH6 SPRN_SPRG7
  1015. #endif
  1016. #ifdef CONFIG_BOOKE
  1017. #define SPRN_SPRG_RSCRATCH0 SPRN_SPRG0
  1018. #define SPRN_SPRG_WSCRATCH0 SPRN_SPRG0
  1019. #define SPRN_SPRG_RSCRATCH1 SPRN_SPRG1
  1020. #define SPRN_SPRG_WSCRATCH1 SPRN_SPRG1
  1021. #define SPRN_SPRG_RSCRATCH_CRIT SPRN_SPRG2
  1022. #define SPRN_SPRG_WSCRATCH_CRIT SPRN_SPRG2
  1023. #define SPRN_SPRG_RSCRATCH2 SPRN_SPRG4R
  1024. #define SPRN_SPRG_WSCRATCH2 SPRN_SPRG4W
  1025. #define SPRN_SPRG_RSCRATCH3 SPRN_SPRG5R
  1026. #define SPRN_SPRG_WSCRATCH3 SPRN_SPRG5W
  1027. #define SPRN_SPRG_RSCRATCH_MC SPRN_SPRG1
  1028. #define SPRN_SPRG_WSCRATCH_MC SPRN_SPRG1
  1029. #define SPRN_SPRG_RSCRATCH4 SPRN_SPRG7R
  1030. #define SPRN_SPRG_WSCRATCH4 SPRN_SPRG7W
  1031. #ifdef CONFIG_E200
  1032. #define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG6R
  1033. #define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG6W
  1034. #else
  1035. #define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG9
  1036. #define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG9
  1037. #endif
  1038. #endif
  1039. #ifdef CONFIG_8xx
  1040. #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0
  1041. #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1
  1042. #define SPRN_SPRG_SCRATCH2 SPRN_SPRG2
  1043. #endif
  1044. /*
  1045. * An mtfsf instruction with the L bit set. On CPUs that support this a
  1046. * full 64bits of FPSCR is restored and on other CPUs the L bit is ignored.
  1047. *
  1048. * Until binutils gets the new form of mtfsf, hardwire the instruction.
  1049. */
  1050. #ifdef CONFIG_PPC64
  1051. #define MTFSF_L(REG) \
  1052. .long (0xfc00058e | ((0xff) << 17) | ((REG) << 11) | (1 << 25))
  1053. #else
  1054. #define MTFSF_L(REG) mtfsf 0xff, (REG)
  1055. #endif
  1056. /* Processor Version Register (PVR) field extraction */
  1057. #define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
  1058. #define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
  1059. #define pvr_version_is(pvr) (PVR_VER(mfspr(SPRN_PVR)) == (pvr))
  1060. /*
  1061. * IBM has further subdivided the standard PowerPC 16-bit version and
  1062. * revision subfields of the PVR for the PowerPC 403s into the following:
  1063. */
  1064. #define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
  1065. #define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
  1066. #define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
  1067. #define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
  1068. #define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
  1069. #define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
  1070. /* Processor Version Numbers */
  1071. #define PVR_403GA 0x00200000
  1072. #define PVR_403GB 0x00200100
  1073. #define PVR_403GC 0x00200200
  1074. #define PVR_403GCX 0x00201400
  1075. #define PVR_405GP 0x40110000
  1076. #define PVR_476 0x11a52000
  1077. #define PVR_476FPE 0x7ff50000
  1078. #define PVR_STB03XXX 0x40310000
  1079. #define PVR_NP405H 0x41410000
  1080. #define PVR_NP405L 0x41610000
  1081. #define PVR_601 0x00010000
  1082. #define PVR_602 0x00050000
  1083. #define PVR_603 0x00030000
  1084. #define PVR_603e 0x00060000
  1085. #define PVR_603ev 0x00070000
  1086. #define PVR_603r 0x00071000
  1087. #define PVR_604 0x00040000
  1088. #define PVR_604e 0x00090000
  1089. #define PVR_604r 0x000A0000
  1090. #define PVR_620 0x00140000
  1091. #define PVR_740 0x00080000
  1092. #define PVR_750 PVR_740
  1093. #define PVR_740P 0x10080000
  1094. #define PVR_750P PVR_740P
  1095. #define PVR_7400 0x000C0000
  1096. #define PVR_7410 0x800C0000
  1097. #define PVR_7450 0x80000000
  1098. #define PVR_8540 0x80200000
  1099. #define PVR_8560 0x80200000
  1100. #define PVR_VER_E500V1 0x8020
  1101. #define PVR_VER_E500V2 0x8021
  1102. #define PVR_VER_E500MC 0x8023
  1103. #define PVR_VER_E5500 0x8024
  1104. #define PVR_VER_E6500 0x8040
  1105. /*
  1106. * For the 8xx processors, all of them report the same PVR family for
  1107. * the PowerPC core. The various versions of these processors must be
  1108. * differentiated by the version number in the Communication Processor
  1109. * Module (CPM).
  1110. */
  1111. #define PVR_821 0x00500000
  1112. #define PVR_823 PVR_821
  1113. #define PVR_850 PVR_821
  1114. #define PVR_860 PVR_821
  1115. #define PVR_8240 0x00810100
  1116. #define PVR_8245 0x80811014
  1117. #define PVR_8260 PVR_8240
  1118. /* 476 Simulator seems to currently have the PVR of the 602... */
  1119. #define PVR_476_ISS 0x00052000
  1120. /* 64-bit processors */
  1121. #define PVR_NORTHSTAR 0x0033
  1122. #define PVR_PULSAR 0x0034
  1123. #define PVR_POWER4 0x0035
  1124. #define PVR_ICESTAR 0x0036
  1125. #define PVR_SSTAR 0x0037
  1126. #define PVR_POWER4p 0x0038
  1127. #define PVR_970 0x0039
  1128. #define PVR_POWER5 0x003A
  1129. #define PVR_POWER5p 0x003B
  1130. #define PVR_970FX 0x003C
  1131. #define PVR_POWER6 0x003E
  1132. #define PVR_POWER7 0x003F
  1133. #define PVR_630 0x0040
  1134. #define PVR_630p 0x0041
  1135. #define PVR_970MP 0x0044
  1136. #define PVR_970GX 0x0045
  1137. #define PVR_POWER7p 0x004A
  1138. #define PVR_POWER8E 0x004B
  1139. #define PVR_POWER8NVL 0x004C
  1140. #define PVR_POWER8 0x004D
  1141. #define PVR_BE 0x0070
  1142. #define PVR_PA6T 0x0090
  1143. /* "Logical" PVR values defined in PAPR, representing architecture levels */
  1144. #define PVR_ARCH_204 0x0f000001
  1145. #define PVR_ARCH_205 0x0f000002
  1146. #define PVR_ARCH_206 0x0f000003
  1147. #define PVR_ARCH_206p 0x0f100003
  1148. #define PVR_ARCH_207 0x0f000004
  1149. /* Macros for setting and retrieving special purpose registers */
  1150. #ifndef __ASSEMBLY__
  1151. #define mfmsr() ({unsigned long rval; \
  1152. asm volatile("mfmsr %0" : "=r" (rval) : \
  1153. : "memory"); rval;})
  1154. #ifdef CONFIG_PPC_BOOK3S_64
  1155. #define __mtmsrd(v, l) asm volatile("mtmsrd %0," __stringify(l) \
  1156. : : "r" (v) : "memory")
  1157. #define mtmsr(v) __mtmsrd((v), 0)
  1158. #define __MTMSR "mtmsrd"
  1159. #else
  1160. #define mtmsr(v) asm volatile("mtmsr %0" : \
  1161. : "r" ((unsigned long)(v)) \
  1162. : "memory")
  1163. #define __MTMSR "mtmsr"
  1164. #endif
  1165. static inline void mtmsr_isync(unsigned long val)
  1166. {
  1167. asm volatile(__MTMSR " %0; " ASM_FTR_IFCLR("isync", "nop", %1) : :
  1168. "r" (val), "i" (CPU_FTR_ARCH_206) : "memory");
  1169. }
  1170. #define mfspr(rn) ({unsigned long rval; \
  1171. asm volatile("mfspr %0," __stringify(rn) \
  1172. : "=r" (rval)); rval;})
  1173. #ifndef mtspr
  1174. #define mtspr(rn, v) asm volatile("mtspr " __stringify(rn) ",%0" : \
  1175. : "r" ((unsigned long)(v)) \
  1176. : "memory")
  1177. #endif
  1178. #define wrtspr(rn) asm volatile("mtspr " __stringify(rn) ",0" : \
  1179. : : "memory")
  1180. extern unsigned long msr_check_and_set(unsigned long bits);
  1181. extern bool strict_msr_control;
  1182. extern void __msr_check_and_clear(unsigned long bits);
  1183. static inline void msr_check_and_clear(unsigned long bits)
  1184. {
  1185. if (strict_msr_control)
  1186. __msr_check_and_clear(bits);
  1187. }
  1188. #ifdef __powerpc64__
  1189. #if defined(CONFIG_PPC_CELL) || defined(CONFIG_PPC_FSL_BOOK3E)
  1190. #define mftb() ({unsigned long rval; \
  1191. asm volatile( \
  1192. "90: mfspr %0, %2;\n" \
  1193. "97: cmpwi %0,0;\n" \
  1194. " beq- 90b;\n" \
  1195. "99:\n" \
  1196. ".section __ftr_fixup,\"a\"\n" \
  1197. ".align 3\n" \
  1198. "98:\n" \
  1199. " .llong %1\n" \
  1200. " .llong %1\n" \
  1201. " .llong 97b-98b\n" \
  1202. " .llong 99b-98b\n" \
  1203. " .llong 0\n" \
  1204. " .llong 0\n" \
  1205. ".previous" \
  1206. : "=r" (rval) \
  1207. : "i" (CPU_FTR_CELL_TB_BUG), "i" (SPRN_TBRL) : "cr0"); \
  1208. rval;})
  1209. #else
  1210. #define mftb() ({unsigned long rval; \
  1211. asm volatile("mfspr %0, %1" : \
  1212. "=r" (rval) : "i" (SPRN_TBRL)); rval;})
  1213. #endif /* !CONFIG_PPC_CELL */
  1214. #else /* __powerpc64__ */
  1215. #if defined(CONFIG_8xx)
  1216. #define mftbl() ({unsigned long rval; \
  1217. asm volatile("mftbl %0" : "=r" (rval)); rval;})
  1218. #define mftbu() ({unsigned long rval; \
  1219. asm volatile("mftbu %0" : "=r" (rval)); rval;})
  1220. #else
  1221. #define mftbl() ({unsigned long rval; \
  1222. asm volatile("mfspr %0, %1" : "=r" (rval) : \
  1223. "i" (SPRN_TBRL)); rval;})
  1224. #define mftbu() ({unsigned long rval; \
  1225. asm volatile("mfspr %0, %1" : "=r" (rval) : \
  1226. "i" (SPRN_TBRU)); rval;})
  1227. #endif
  1228. #define mftb() mftbl()
  1229. #endif /* !__powerpc64__ */
  1230. #define mttbl(v) asm volatile("mttbl %0":: "r"(v))
  1231. #define mttbu(v) asm volatile("mttbu %0":: "r"(v))
  1232. #ifdef CONFIG_PPC32
  1233. #define mfsrin(v) ({unsigned int rval; \
  1234. asm volatile("mfsrin %0,%1" : "=r" (rval) : "r" (v)); \
  1235. rval;})
  1236. #endif
  1237. #define proc_trap() asm volatile("trap")
  1238. extern unsigned long current_stack_pointer(void);
  1239. extern unsigned long scom970_read(unsigned int address);
  1240. extern void scom970_write(unsigned int address, unsigned long value);
  1241. struct pt_regs;
  1242. extern void ppc_save_regs(struct pt_regs *regs);
  1243. static inline void update_power8_hid0(unsigned long hid0)
  1244. {
  1245. /*
  1246. * The HID0 update on Power8 should at the very least be
  1247. * preceded by a a SYNC instruction followed by an ISYNC
  1248. * instruction
  1249. */
  1250. asm volatile("sync; mtspr %0,%1; isync":: "i"(SPRN_HID0), "r"(hid0));
  1251. }
  1252. #endif /* __ASSEMBLY__ */
  1253. #endif /* __KERNEL__ */
  1254. #endif /* _ASM_POWERPC_REG_H */