pci.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. #ifndef __ASM_POWERPC_PCI_H
  2. #define __ASM_POWERPC_PCI_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/slab.h>
  12. #include <linux/string.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/scatterlist.h>
  15. #include <asm/machdep.h>
  16. #include <asm/io.h>
  17. #include <asm/prom.h>
  18. #include <asm/pci-bridge.h>
  19. /* Return values for pci_controller_ops.probe_mode function */
  20. #define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
  21. #define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
  22. #define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
  23. #define PCIBIOS_MIN_IO 0x1000
  24. #define PCIBIOS_MIN_MEM 0x10000000
  25. struct pci_dev;
  26. /* Values for the `which' argument to sys_pciconfig_iobase syscall. */
  27. #define IOBASE_BRIDGE_NUMBER 0
  28. #define IOBASE_MEMORY 1
  29. #define IOBASE_IO 2
  30. #define IOBASE_ISA_IO 3
  31. #define IOBASE_ISA_MEM 4
  32. /*
  33. * Set this to 1 if you want the kernel to re-assign all PCI
  34. * bus numbers (don't do that on ppc64 yet !)
  35. */
  36. #define pcibios_assign_all_busses() \
  37. (pci_has_flag(PCI_REASSIGN_ALL_BUS))
  38. #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
  39. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  40. {
  41. if (ppc_md.pci_get_legacy_ide_irq)
  42. return ppc_md.pci_get_legacy_ide_irq(dev, channel);
  43. return channel ? 15 : 14;
  44. }
  45. #ifdef CONFIG_PCI
  46. extern void set_pci_dma_ops(struct dma_map_ops *dma_ops);
  47. extern struct dma_map_ops *get_pci_dma_ops(void);
  48. #else /* CONFIG_PCI */
  49. #define set_pci_dma_ops(d)
  50. #define get_pci_dma_ops() NULL
  51. #endif
  52. #ifdef CONFIG_PPC64
  53. /*
  54. * We want to avoid touching the cacheline size or MWI bit.
  55. * pSeries firmware sets the cacheline size (which is not the cpu cacheline
  56. * size in all cases) and hardware treats MWI the same as memory write.
  57. */
  58. #define PCI_DISABLE_MWI
  59. #endif /* CONFIG_PPC64 */
  60. extern int pci_domain_nr(struct pci_bus *bus);
  61. /* Decide whether to display the domain number in /proc */
  62. extern int pci_proc_domain(struct pci_bus *bus);
  63. struct vm_area_struct;
  64. /* Map a range of PCI memory or I/O space for a device into user space */
  65. int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
  66. enum pci_mmap_state mmap_state, int write_combine);
  67. /* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
  68. #define HAVE_PCI_MMAP 1
  69. extern int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val,
  70. size_t count);
  71. extern int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val,
  72. size_t count);
  73. extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
  74. struct vm_area_struct *vma,
  75. enum pci_mmap_state mmap_state);
  76. #define HAVE_PCI_LEGACY 1
  77. #ifdef CONFIG_PPC64
  78. /* The PCI address space does not equal the physical memory address
  79. * space (we have an IOMMU). The IDE and SCSI device layers use
  80. * this boolean for bounce buffer decisions.
  81. */
  82. #define PCI_DMA_BUS_IS_PHYS (0)
  83. #else /* 32-bit */
  84. /* The PCI address space does equal the physical memory
  85. * address space (no IOMMU). The IDE and SCSI device layers use
  86. * this boolean for bounce buffer decisions.
  87. */
  88. #define PCI_DMA_BUS_IS_PHYS (1)
  89. #endif /* CONFIG_PPC64 */
  90. extern void pcibios_claim_one_bus(struct pci_bus *b);
  91. extern void pcibios_finish_adding_to_bus(struct pci_bus *bus);
  92. extern void pcibios_resource_survey(void);
  93. extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
  94. extern int remove_phb_dynamic(struct pci_controller *phb);
  95. extern struct pci_dev *of_create_pci_dev(struct device_node *node,
  96. struct pci_bus *bus, int devfn);
  97. extern void of_scan_pci_bridge(struct pci_dev *dev);
  98. extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
  99. extern void of_rescan_bus(struct device_node *node, struct pci_bus *bus);
  100. struct file;
  101. extern pgprot_t pci_phys_mem_access_prot(struct file *file,
  102. unsigned long pfn,
  103. unsigned long size,
  104. pgprot_t prot);
  105. #define HAVE_ARCH_PCI_RESOURCE_TO_USER
  106. extern resource_size_t pcibios_io_space_offset(struct pci_controller *hose);
  107. extern void pcibios_setup_bus_devices(struct pci_bus *bus);
  108. extern void pcibios_setup_bus_self(struct pci_bus *bus);
  109. extern void pcibios_setup_phb_io_space(struct pci_controller *hose);
  110. extern void pcibios_scan_phb(struct pci_controller *hose);
  111. #endif /* __KERNEL__ */
  112. extern struct pci_dev *pnv_pci_get_gpu_dev(struct pci_dev *npdev);
  113. extern struct pci_dev *pnv_pci_get_npu_dev(struct pci_dev *gpdev, int index);
  114. #endif /* __ASM_POWERPC_PCI_H */