cs5536_ohci.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * the OHCI Virtual Support Module of AMD CS5536
  3. *
  4. * Copyright (C) 2007 Lemote, Inc.
  5. * Author : jlliu, liujl@lemote.com
  6. *
  7. * Copyright (C) 2009 Lemote, Inc.
  8. * Author: Wu Zhangjin, wuzhangjin@gmail.com
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <cs5536/cs5536.h>
  16. #include <cs5536/cs5536_pci.h>
  17. void pci_ohci_write_reg(int reg, u32 value)
  18. {
  19. u32 hi = 0, lo = value;
  20. switch (reg) {
  21. case PCI_COMMAND:
  22. _rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
  23. if (value & PCI_COMMAND_MASTER)
  24. hi |= PCI_COMMAND_MASTER;
  25. else
  26. hi &= ~PCI_COMMAND_MASTER;
  27. if (value & PCI_COMMAND_MEMORY)
  28. hi |= PCI_COMMAND_MEMORY;
  29. else
  30. hi &= ~PCI_COMMAND_MEMORY;
  31. _wrmsr(USB_MSR_REG(USB_OHCI), hi, lo);
  32. break;
  33. case PCI_STATUS:
  34. if (value & PCI_STATUS_PARITY) {
  35. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  36. if (lo & SB_PARE_ERR_FLAG) {
  37. lo = (lo & 0x0000ffff) | SB_PARE_ERR_FLAG;
  38. _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
  39. }
  40. }
  41. break;
  42. case PCI_BAR0_REG:
  43. if (value == PCI_BAR_RANGE_MASK) {
  44. _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
  45. lo |= SOFT_BAR_OHCI_FLAG;
  46. _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
  47. } else if ((value & 0x01) == 0x00) {
  48. _rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
  49. lo = value;
  50. _wrmsr(USB_MSR_REG(USB_OHCI), hi, lo);
  51. value &= 0xfffffff0;
  52. hi = 0x40000000 | ((value & 0xff000000) >> 24);
  53. lo = 0x000fffff | ((value & 0x00fff000) << 8);
  54. _wrmsr(GLIU_MSR_REG(GLIU_P2D_BM3), hi, lo);
  55. }
  56. break;
  57. case PCI_OHCI_INT_REG:
  58. _rdmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), &hi, &lo);
  59. lo &= ~(0xf << PIC_YSEL_LOW_USB_SHIFT);
  60. if (value) /* enable all the usb interrupt in PIC */
  61. lo |= (CS5536_USB_INTR << PIC_YSEL_LOW_USB_SHIFT);
  62. _wrmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), hi, lo);
  63. break;
  64. default:
  65. break;
  66. }
  67. }
  68. u32 pci_ohci_read_reg(int reg)
  69. {
  70. u32 conf_data = 0;
  71. u32 hi, lo;
  72. switch (reg) {
  73. case PCI_VENDOR_ID:
  74. conf_data =
  75. CFG_PCI_VENDOR_ID(CS5536_OHCI_DEVICE_ID, CS5536_VENDOR_ID);
  76. break;
  77. case PCI_COMMAND:
  78. _rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
  79. if (hi & PCI_COMMAND_MASTER)
  80. conf_data |= PCI_COMMAND_MASTER;
  81. if (hi & PCI_COMMAND_MEMORY)
  82. conf_data |= PCI_COMMAND_MEMORY;
  83. break;
  84. case PCI_STATUS:
  85. conf_data |= PCI_STATUS_66MHZ;
  86. conf_data |= PCI_STATUS_FAST_BACK;
  87. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  88. if (lo & SB_PARE_ERR_FLAG)
  89. conf_data |= PCI_STATUS_PARITY;
  90. conf_data |= PCI_STATUS_DEVSEL_MEDIUM;
  91. break;
  92. case PCI_CLASS_REVISION:
  93. _rdmsr(USB_MSR_REG(USB_CAP), &hi, &lo);
  94. conf_data = lo & 0x000000ff;
  95. conf_data |= (CS5536_OHCI_CLASS_CODE << 8);
  96. break;
  97. case PCI_CACHE_LINE_SIZE:
  98. conf_data =
  99. CFG_PCI_CACHE_LINE_SIZE(PCI_NORMAL_HEADER_TYPE,
  100. PCI_NORMAL_LATENCY_TIMER);
  101. break;
  102. case PCI_BAR0_REG:
  103. _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
  104. if (lo & SOFT_BAR_OHCI_FLAG) {
  105. conf_data = CS5536_OHCI_RANGE |
  106. PCI_BASE_ADDRESS_SPACE_MEMORY;
  107. lo &= ~SOFT_BAR_OHCI_FLAG;
  108. _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
  109. } else {
  110. _rdmsr(USB_MSR_REG(USB_OHCI), &hi, &lo);
  111. conf_data = lo & 0xffffff00;
  112. conf_data &= ~0x0000000f; /* 32bit mem */
  113. }
  114. break;
  115. case PCI_CARDBUS_CIS:
  116. conf_data = PCI_CARDBUS_CIS_POINTER;
  117. break;
  118. case PCI_SUBSYSTEM_VENDOR_ID:
  119. conf_data =
  120. CFG_PCI_VENDOR_ID(CS5536_OHCI_SUB_ID, CS5536_SUB_VENDOR_ID);
  121. break;
  122. case PCI_ROM_ADDRESS:
  123. conf_data = PCI_EXPANSION_ROM_BAR;
  124. break;
  125. case PCI_CAPABILITY_LIST:
  126. conf_data = PCI_CAPLIST_USB_POINTER;
  127. break;
  128. case PCI_INTERRUPT_LINE:
  129. conf_data =
  130. CFG_PCI_INTERRUPT_LINE(PCI_DEFAULT_PIN, CS5536_USB_INTR);
  131. break;
  132. case PCI_OHCI_INT_REG:
  133. _rdmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), &hi, &lo);
  134. if ((lo & 0x00000f00) == CS5536_USB_INTR)
  135. conf_data = 1;
  136. break;
  137. default:
  138. break;
  139. }
  140. return conf_data;
  141. }