cs5536_isa.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * the ISA Virtual Support Module of AMD CS5536
  3. *
  4. * Copyright (C) 2007 Lemote, Inc.
  5. * Author : jlliu, liujl@lemote.com
  6. *
  7. * Copyright (C) 2009 Lemote, Inc.
  8. * Author: Wu Zhangjin, wuzhangjin@gmail.com
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/pci.h>
  16. #include <cs5536/cs5536.h>
  17. #include <cs5536/cs5536_pci.h>
  18. /* common variables for PCI_ISA_READ/WRITE_BAR */
  19. static const u32 divil_msr_reg[6] = {
  20. DIVIL_MSR_REG(DIVIL_LBAR_SMB), DIVIL_MSR_REG(DIVIL_LBAR_GPIO),
  21. DIVIL_MSR_REG(DIVIL_LBAR_MFGPT), DIVIL_MSR_REG(DIVIL_LBAR_IRQ),
  22. DIVIL_MSR_REG(DIVIL_LBAR_PMS), DIVIL_MSR_REG(DIVIL_LBAR_ACPI),
  23. };
  24. static const u32 soft_bar_flag[6] = {
  25. SOFT_BAR_SMB_FLAG, SOFT_BAR_GPIO_FLAG, SOFT_BAR_MFGPT_FLAG,
  26. SOFT_BAR_IRQ_FLAG, SOFT_BAR_PMS_FLAG, SOFT_BAR_ACPI_FLAG,
  27. };
  28. static const u32 sb_msr_reg[6] = {
  29. SB_MSR_REG(SB_R0), SB_MSR_REG(SB_R1), SB_MSR_REG(SB_R2),
  30. SB_MSR_REG(SB_R3), SB_MSR_REG(SB_R4), SB_MSR_REG(SB_R5),
  31. };
  32. static const u32 bar_space_range[6] = {
  33. CS5536_SMB_RANGE, CS5536_GPIO_RANGE, CS5536_MFGPT_RANGE,
  34. CS5536_IRQ_RANGE, CS5536_PMS_RANGE, CS5536_ACPI_RANGE,
  35. };
  36. static const int bar_space_len[6] = {
  37. CS5536_SMB_LENGTH, CS5536_GPIO_LENGTH, CS5536_MFGPT_LENGTH,
  38. CS5536_IRQ_LENGTH, CS5536_PMS_LENGTH, CS5536_ACPI_LENGTH,
  39. };
  40. /*
  41. * enable the divil module bar space.
  42. *
  43. * For all the DIVIL module LBAR, you should control the DIVIL LBAR reg
  44. * and the RCONFx(0~5) reg to use the modules.
  45. */
  46. static void divil_lbar_enable(void)
  47. {
  48. u32 hi, lo;
  49. int offset;
  50. /*
  51. * The DIVIL IRQ is not used yet. and make the RCONF0 reserved.
  52. */
  53. for (offset = DIVIL_LBAR_SMB; offset <= DIVIL_LBAR_PMS; offset++) {
  54. _rdmsr(DIVIL_MSR_REG(offset), &hi, &lo);
  55. hi |= 0x01;
  56. _wrmsr(DIVIL_MSR_REG(offset), hi, lo);
  57. }
  58. }
  59. /*
  60. * disable the divil module bar space.
  61. */
  62. static void divil_lbar_disable(void)
  63. {
  64. u32 hi, lo;
  65. int offset;
  66. for (offset = DIVIL_LBAR_SMB; offset <= DIVIL_LBAR_PMS; offset++) {
  67. _rdmsr(DIVIL_MSR_REG(offset), &hi, &lo);
  68. hi &= ~0x01;
  69. _wrmsr(DIVIL_MSR_REG(offset), hi, lo);
  70. }
  71. }
  72. /*
  73. * BAR write: write value to the n BAR
  74. */
  75. void pci_isa_write_bar(int n, u32 value)
  76. {
  77. u32 hi = 0, lo = value;
  78. if (value == PCI_BAR_RANGE_MASK) {
  79. _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
  80. lo |= soft_bar_flag[n];
  81. _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
  82. } else if (value & 0x01) {
  83. /* NATIVE reg */
  84. hi = 0x0000f001;
  85. lo &= bar_space_range[n];
  86. _wrmsr(divil_msr_reg[n], hi, lo);
  87. /* RCONFx is 4bytes in units for I/O space */
  88. hi = ((value & 0x000ffffc) << 12) |
  89. ((bar_space_len[n] - 4) << 12) | 0x01;
  90. lo = ((value & 0x000ffffc) << 12) | 0x01;
  91. _wrmsr(sb_msr_reg[n], hi, lo);
  92. }
  93. }
  94. /*
  95. * BAR read: read the n BAR
  96. */
  97. u32 pci_isa_read_bar(int n)
  98. {
  99. u32 conf_data = 0;
  100. u32 hi, lo;
  101. _rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);
  102. if (lo & soft_bar_flag[n]) {
  103. conf_data = bar_space_range[n] | PCI_BASE_ADDRESS_SPACE_IO;
  104. lo &= ~soft_bar_flag[n];
  105. _wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);
  106. } else {
  107. _rdmsr(divil_msr_reg[n], &hi, &lo);
  108. conf_data = lo & bar_space_range[n];
  109. conf_data |= 0x01;
  110. conf_data &= ~0x02;
  111. }
  112. return conf_data;
  113. }
  114. /*
  115. * isa_write: ISA write transfer
  116. *
  117. * We assume that this is not a bus master transfer.
  118. */
  119. void pci_isa_write_reg(int reg, u32 value)
  120. {
  121. u32 hi = 0, lo = value;
  122. u32 temp;
  123. switch (reg) {
  124. case PCI_COMMAND:
  125. if (value & PCI_COMMAND_IO)
  126. divil_lbar_enable();
  127. else
  128. divil_lbar_disable();
  129. break;
  130. case PCI_STATUS:
  131. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  132. temp = lo & 0x0000ffff;
  133. if ((value & PCI_STATUS_SIG_TARGET_ABORT) &&
  134. (lo & SB_TAS_ERR_EN))
  135. temp |= SB_TAS_ERR_FLAG;
  136. if ((value & PCI_STATUS_REC_TARGET_ABORT) &&
  137. (lo & SB_TAR_ERR_EN))
  138. temp |= SB_TAR_ERR_FLAG;
  139. if ((value & PCI_STATUS_REC_MASTER_ABORT)
  140. && (lo & SB_MAR_ERR_EN))
  141. temp |= SB_MAR_ERR_FLAG;
  142. if ((value & PCI_STATUS_DETECTED_PARITY)
  143. && (lo & SB_PARE_ERR_EN))
  144. temp |= SB_PARE_ERR_FLAG;
  145. lo = temp;
  146. _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
  147. break;
  148. case PCI_CACHE_LINE_SIZE:
  149. value &= 0x0000ff00;
  150. _rdmsr(SB_MSR_REG(SB_CTRL), &hi, &lo);
  151. hi &= 0xffffff00;
  152. hi |= (value >> 8);
  153. _wrmsr(SB_MSR_REG(SB_CTRL), hi, lo);
  154. break;
  155. case PCI_BAR0_REG:
  156. pci_isa_write_bar(0, value);
  157. break;
  158. case PCI_BAR1_REG:
  159. pci_isa_write_bar(1, value);
  160. break;
  161. case PCI_BAR2_REG:
  162. pci_isa_write_bar(2, value);
  163. break;
  164. case PCI_BAR3_REG:
  165. pci_isa_write_bar(3, value);
  166. break;
  167. case PCI_BAR4_REG:
  168. pci_isa_write_bar(4, value);
  169. break;
  170. case PCI_BAR5_REG:
  171. pci_isa_write_bar(5, value);
  172. break;
  173. case PCI_UART1_INT_REG:
  174. _rdmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), &hi, &lo);
  175. /* disable uart1 interrupt in PIC */
  176. lo &= ~(0xf << 24);
  177. if (value) /* enable uart1 interrupt in PIC */
  178. lo |= (CS5536_UART1_INTR << 24);
  179. _wrmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), hi, lo);
  180. break;
  181. case PCI_UART2_INT_REG:
  182. _rdmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), &hi, &lo);
  183. /* disable uart2 interrupt in PIC */
  184. lo &= ~(0xf << 28);
  185. if (value) /* enable uart2 interrupt in PIC */
  186. lo |= (CS5536_UART2_INTR << 28);
  187. _wrmsr(DIVIL_MSR_REG(PIC_YSEL_HIGH), hi, lo);
  188. break;
  189. case PCI_ISA_FIXUP_REG:
  190. if (value) {
  191. /* enable the TARGET ABORT/MASTER ABORT etc. */
  192. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  193. lo |= 0x00000063;
  194. _wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);
  195. }
  196. default:
  197. /* ALL OTHER PCI CONFIG SPACE HEADER IS NOT IMPLEMENTED. */
  198. break;
  199. }
  200. }
  201. /*
  202. * isa_read: ISA read transfers
  203. *
  204. * We assume that this is not a bus master transfer.
  205. */
  206. u32 pci_isa_read_reg(int reg)
  207. {
  208. u32 conf_data = 0;
  209. u32 hi, lo;
  210. switch (reg) {
  211. case PCI_VENDOR_ID:
  212. conf_data =
  213. CFG_PCI_VENDOR_ID(CS5536_ISA_DEVICE_ID, CS5536_VENDOR_ID);
  214. break;
  215. case PCI_COMMAND:
  216. /* we just check the first LBAR for the IO enable bit, */
  217. /* maybe we should changed later. */
  218. _rdmsr(DIVIL_MSR_REG(DIVIL_LBAR_SMB), &hi, &lo);
  219. if (hi & 0x01)
  220. conf_data |= PCI_COMMAND_IO;
  221. break;
  222. case PCI_STATUS:
  223. conf_data |= PCI_STATUS_66MHZ;
  224. conf_data |= PCI_STATUS_DEVSEL_MEDIUM;
  225. conf_data |= PCI_STATUS_FAST_BACK;
  226. _rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);
  227. if (lo & SB_TAS_ERR_FLAG)
  228. conf_data |= PCI_STATUS_SIG_TARGET_ABORT;
  229. if (lo & SB_TAR_ERR_FLAG)
  230. conf_data |= PCI_STATUS_REC_TARGET_ABORT;
  231. if (lo & SB_MAR_ERR_FLAG)
  232. conf_data |= PCI_STATUS_REC_MASTER_ABORT;
  233. if (lo & SB_PARE_ERR_FLAG)
  234. conf_data |= PCI_STATUS_DETECTED_PARITY;
  235. break;
  236. case PCI_CLASS_REVISION:
  237. _rdmsr(GLCP_MSR_REG(GLCP_CHIP_REV_ID), &hi, &lo);
  238. conf_data = lo & 0x000000ff;
  239. conf_data |= (CS5536_ISA_CLASS_CODE << 8);
  240. break;
  241. case PCI_CACHE_LINE_SIZE:
  242. _rdmsr(SB_MSR_REG(SB_CTRL), &hi, &lo);
  243. hi &= 0x000000f8;
  244. conf_data = CFG_PCI_CACHE_LINE_SIZE(PCI_BRIDGE_HEADER_TYPE, hi);
  245. break;
  246. /*
  247. * we only use the LBAR of DIVIL, no RCONF used.
  248. * all of them are IO space.
  249. */
  250. case PCI_BAR0_REG:
  251. return pci_isa_read_bar(0);
  252. break;
  253. case PCI_BAR1_REG:
  254. return pci_isa_read_bar(1);
  255. break;
  256. case PCI_BAR2_REG:
  257. return pci_isa_read_bar(2);
  258. break;
  259. case PCI_BAR3_REG:
  260. break;
  261. case PCI_BAR4_REG:
  262. return pci_isa_read_bar(4);
  263. break;
  264. case PCI_BAR5_REG:
  265. return pci_isa_read_bar(5);
  266. break;
  267. case PCI_CARDBUS_CIS:
  268. conf_data = PCI_CARDBUS_CIS_POINTER;
  269. break;
  270. case PCI_SUBSYSTEM_VENDOR_ID:
  271. conf_data =
  272. CFG_PCI_VENDOR_ID(CS5536_ISA_SUB_ID, CS5536_SUB_VENDOR_ID);
  273. break;
  274. case PCI_ROM_ADDRESS:
  275. conf_data = PCI_EXPANSION_ROM_BAR;
  276. break;
  277. case PCI_CAPABILITY_LIST:
  278. conf_data = PCI_CAPLIST_POINTER;
  279. break;
  280. case PCI_INTERRUPT_LINE:
  281. /* no interrupt used here */
  282. conf_data = CFG_PCI_INTERRUPT_LINE(0x00, 0x00);
  283. break;
  284. default:
  285. break;
  286. }
  287. return conf_data;
  288. }
  289. /*
  290. * The mfgpt timer interrupt is running early, so we must keep the south bridge
  291. * mmio always enabled. Otherwise we may race with the PCI configuration which
  292. * may temporarily disable it. When that happens and the timer interrupt fires,
  293. * we are not able to clear it and the system will hang.
  294. */
  295. static void cs5536_isa_mmio_always_on(struct pci_dev *dev)
  296. {
  297. dev->mmio_always_on = 1;
  298. }
  299. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA,
  300. PCI_CLASS_BRIDGE_ISA, 8, cs5536_isa_mmio_always_on);