sb1250_mc.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551
  1. /* *********************************************************************
  2. * SB1250 Board Support Package
  3. *
  4. * Memory Controller constants File: sb1250_mc.h
  5. *
  6. * This module contains constants and macros useful for
  7. * programming the memory controller.
  8. *
  9. * SB1250 specification level: User's manual 1/02/02
  10. *
  11. *********************************************************************
  12. *
  13. * Copyright 2000, 2001, 2002, 2003
  14. * Broadcom Corporation. All rights reserved.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. ********************************************************************* */
  31. #ifndef _SB1250_MC_H
  32. #define _SB1250_MC_H
  33. #include <asm/sibyte/sb1250_defs.h>
  34. /*
  35. * Memory Channel Config Register (table 6-14)
  36. */
  37. #define S_MC_RESERVED0 0
  38. #define M_MC_RESERVED0 _SB_MAKEMASK(8, S_MC_RESERVED0)
  39. #define S_MC_CHANNEL_SEL 8
  40. #define M_MC_CHANNEL_SEL _SB_MAKEMASK(8, S_MC_CHANNEL_SEL)
  41. #define V_MC_CHANNEL_SEL(x) _SB_MAKEVALUE(x, S_MC_CHANNEL_SEL)
  42. #define G_MC_CHANNEL_SEL(x) _SB_GETVALUE(x, S_MC_CHANNEL_SEL, M_MC_CHANNEL_SEL)
  43. #define S_MC_BANK0_MAP 16
  44. #define M_MC_BANK0_MAP _SB_MAKEMASK(4, S_MC_BANK0_MAP)
  45. #define V_MC_BANK0_MAP(x) _SB_MAKEVALUE(x, S_MC_BANK0_MAP)
  46. #define G_MC_BANK0_MAP(x) _SB_GETVALUE(x, S_MC_BANK0_MAP, M_MC_BANK0_MAP)
  47. #define K_MC_BANK0_MAP_DEFAULT 0x00
  48. #define V_MC_BANK0_MAP_DEFAULT V_MC_BANK0_MAP(K_MC_BANK0_MAP_DEFAULT)
  49. #define S_MC_BANK1_MAP 20
  50. #define M_MC_BANK1_MAP _SB_MAKEMASK(4, S_MC_BANK1_MAP)
  51. #define V_MC_BANK1_MAP(x) _SB_MAKEVALUE(x, S_MC_BANK1_MAP)
  52. #define G_MC_BANK1_MAP(x) _SB_GETVALUE(x, S_MC_BANK1_MAP, M_MC_BANK1_MAP)
  53. #define K_MC_BANK1_MAP_DEFAULT 0x08
  54. #define V_MC_BANK1_MAP_DEFAULT V_MC_BANK1_MAP(K_MC_BANK1_MAP_DEFAULT)
  55. #define S_MC_BANK2_MAP 24
  56. #define M_MC_BANK2_MAP _SB_MAKEMASK(4, S_MC_BANK2_MAP)
  57. #define V_MC_BANK2_MAP(x) _SB_MAKEVALUE(x, S_MC_BANK2_MAP)
  58. #define G_MC_BANK2_MAP(x) _SB_GETVALUE(x, S_MC_BANK2_MAP, M_MC_BANK2_MAP)
  59. #define K_MC_BANK2_MAP_DEFAULT 0x09
  60. #define V_MC_BANK2_MAP_DEFAULT V_MC_BANK2_MAP(K_MC_BANK2_MAP_DEFAULT)
  61. #define S_MC_BANK3_MAP 28
  62. #define M_MC_BANK3_MAP _SB_MAKEMASK(4, S_MC_BANK3_MAP)
  63. #define V_MC_BANK3_MAP(x) _SB_MAKEVALUE(x, S_MC_BANK3_MAP)
  64. #define G_MC_BANK3_MAP(x) _SB_GETVALUE(x, S_MC_BANK3_MAP, M_MC_BANK3_MAP)
  65. #define K_MC_BANK3_MAP_DEFAULT 0x0C
  66. #define V_MC_BANK3_MAP_DEFAULT V_MC_BANK3_MAP(K_MC_BANK3_MAP_DEFAULT)
  67. #define M_MC_RESERVED1 _SB_MAKEMASK(8, 32)
  68. #define S_MC_QUEUE_SIZE 40
  69. #define M_MC_QUEUE_SIZE _SB_MAKEMASK(4, S_MC_QUEUE_SIZE)
  70. #define V_MC_QUEUE_SIZE(x) _SB_MAKEVALUE(x, S_MC_QUEUE_SIZE)
  71. #define G_MC_QUEUE_SIZE(x) _SB_GETVALUE(x, S_MC_QUEUE_SIZE, M_MC_QUEUE_SIZE)
  72. #define V_MC_QUEUE_SIZE_DEFAULT V_MC_QUEUE_SIZE(0x0A)
  73. #define S_MC_AGE_LIMIT 44
  74. #define M_MC_AGE_LIMIT _SB_MAKEMASK(4, S_MC_AGE_LIMIT)
  75. #define V_MC_AGE_LIMIT(x) _SB_MAKEVALUE(x, S_MC_AGE_LIMIT)
  76. #define G_MC_AGE_LIMIT(x) _SB_GETVALUE(x, S_MC_AGE_LIMIT, M_MC_AGE_LIMIT)
  77. #define V_MC_AGE_LIMIT_DEFAULT V_MC_AGE_LIMIT(8)
  78. #define S_MC_WR_LIMIT 48
  79. #define M_MC_WR_LIMIT _SB_MAKEMASK(4, S_MC_WR_LIMIT)
  80. #define V_MC_WR_LIMIT(x) _SB_MAKEVALUE(x, S_MC_WR_LIMIT)
  81. #define G_MC_WR_LIMIT(x) _SB_GETVALUE(x, S_MC_WR_LIMIT, M_MC_WR_LIMIT)
  82. #define V_MC_WR_LIMIT_DEFAULT V_MC_WR_LIMIT(5)
  83. #define M_MC_IOB1HIGHPRIORITY _SB_MAKEMASK1(52)
  84. #define M_MC_RESERVED2 _SB_MAKEMASK(3, 53)
  85. #define S_MC_CS_MODE 56
  86. #define M_MC_CS_MODE _SB_MAKEMASK(4, S_MC_CS_MODE)
  87. #define V_MC_CS_MODE(x) _SB_MAKEVALUE(x, S_MC_CS_MODE)
  88. #define G_MC_CS_MODE(x) _SB_GETVALUE(x, S_MC_CS_MODE, M_MC_CS_MODE)
  89. #define K_MC_CS_MODE_MSB_CS 0
  90. #define K_MC_CS_MODE_INTLV_CS 15
  91. #define K_MC_CS_MODE_MIXED_CS_10 12
  92. #define K_MC_CS_MODE_MIXED_CS_30 6
  93. #define K_MC_CS_MODE_MIXED_CS_32 3
  94. #define V_MC_CS_MODE_MSB_CS V_MC_CS_MODE(K_MC_CS_MODE_MSB_CS)
  95. #define V_MC_CS_MODE_INTLV_CS V_MC_CS_MODE(K_MC_CS_MODE_INTLV_CS)
  96. #define V_MC_CS_MODE_MIXED_CS_10 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_10)
  97. #define V_MC_CS_MODE_MIXED_CS_30 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_30)
  98. #define V_MC_CS_MODE_MIXED_CS_32 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_32)
  99. #define M_MC_ECC_DISABLE _SB_MAKEMASK1(60)
  100. #define M_MC_BERR_DISABLE _SB_MAKEMASK1(61)
  101. #define M_MC_FORCE_SEQ _SB_MAKEMASK1(62)
  102. #define M_MC_DEBUG _SB_MAKEMASK1(63)
  103. #define V_MC_CONFIG_DEFAULT V_MC_WR_LIMIT_DEFAULT | V_MC_AGE_LIMIT_DEFAULT | \
  104. V_MC_BANK0_MAP_DEFAULT | V_MC_BANK1_MAP_DEFAULT | \
  105. V_MC_BANK2_MAP_DEFAULT | V_MC_BANK3_MAP_DEFAULT | V_MC_CHANNEL_SEL(0) | \
  106. M_MC_IOB1HIGHPRIORITY | V_MC_QUEUE_SIZE_DEFAULT
  107. /*
  108. * Memory clock config register (Table 6-15)
  109. *
  110. * Note: this field has been updated to be consistent with the errata to 0.2
  111. */
  112. #define S_MC_CLK_RATIO 0
  113. #define M_MC_CLK_RATIO _SB_MAKEMASK(4, S_MC_CLK_RATIO)
  114. #define V_MC_CLK_RATIO(x) _SB_MAKEVALUE(x, S_MC_CLK_RATIO)
  115. #define G_MC_CLK_RATIO(x) _SB_GETVALUE(x, S_MC_CLK_RATIO, M_MC_CLK_RATIO)
  116. #define K_MC_CLK_RATIO_2X 4
  117. #define K_MC_CLK_RATIO_25X 5
  118. #define K_MC_CLK_RATIO_3X 6
  119. #define K_MC_CLK_RATIO_35X 7
  120. #define K_MC_CLK_RATIO_4X 8
  121. #define K_MC_CLK_RATIO_45X 9
  122. #define V_MC_CLK_RATIO_2X V_MC_CLK_RATIO(K_MC_CLK_RATIO_2X)
  123. #define V_MC_CLK_RATIO_25X V_MC_CLK_RATIO(K_MC_CLK_RATIO_25X)
  124. #define V_MC_CLK_RATIO_3X V_MC_CLK_RATIO(K_MC_CLK_RATIO_3X)
  125. #define V_MC_CLK_RATIO_35X V_MC_CLK_RATIO(K_MC_CLK_RATIO_35X)
  126. #define V_MC_CLK_RATIO_4X V_MC_CLK_RATIO(K_MC_CLK_RATIO_4X)
  127. #define V_MC_CLK_RATIO_45X V_MC_CLK_RATIO(K_MC_CLK_RATIO_45X)
  128. #define V_MC_CLK_RATIO_DEFAULT V_MC_CLK_RATIO_25X
  129. #define S_MC_REF_RATE 8
  130. #define M_MC_REF_RATE _SB_MAKEMASK(8, S_MC_REF_RATE)
  131. #define V_MC_REF_RATE(x) _SB_MAKEVALUE(x, S_MC_REF_RATE)
  132. #define G_MC_REF_RATE(x) _SB_GETVALUE(x, S_MC_REF_RATE, M_MC_REF_RATE)
  133. #define K_MC_REF_RATE_100MHz 0x62
  134. #define K_MC_REF_RATE_133MHz 0x81
  135. #define K_MC_REF_RATE_200MHz 0xC4
  136. #define V_MC_REF_RATE_100MHz V_MC_REF_RATE(K_MC_REF_RATE_100MHz)
  137. #define V_MC_REF_RATE_133MHz V_MC_REF_RATE(K_MC_REF_RATE_133MHz)
  138. #define V_MC_REF_RATE_200MHz V_MC_REF_RATE(K_MC_REF_RATE_200MHz)
  139. #define V_MC_REF_RATE_DEFAULT V_MC_REF_RATE_100MHz
  140. #define S_MC_CLOCK_DRIVE 16
  141. #define M_MC_CLOCK_DRIVE _SB_MAKEMASK(4, S_MC_CLOCK_DRIVE)
  142. #define V_MC_CLOCK_DRIVE(x) _SB_MAKEVALUE(x, S_MC_CLOCK_DRIVE)
  143. #define G_MC_CLOCK_DRIVE(x) _SB_GETVALUE(x, S_MC_CLOCK_DRIVE, M_MC_CLOCK_DRIVE)
  144. #define V_MC_CLOCK_DRIVE_DEFAULT V_MC_CLOCK_DRIVE(0xF)
  145. #define S_MC_DATA_DRIVE 20
  146. #define M_MC_DATA_DRIVE _SB_MAKEMASK(4, S_MC_DATA_DRIVE)
  147. #define V_MC_DATA_DRIVE(x) _SB_MAKEVALUE(x, S_MC_DATA_DRIVE)
  148. #define G_MC_DATA_DRIVE(x) _SB_GETVALUE(x, S_MC_DATA_DRIVE, M_MC_DATA_DRIVE)
  149. #define V_MC_DATA_DRIVE_DEFAULT V_MC_DATA_DRIVE(0x0)
  150. #define S_MC_ADDR_DRIVE 24
  151. #define M_MC_ADDR_DRIVE _SB_MAKEMASK(4, S_MC_ADDR_DRIVE)
  152. #define V_MC_ADDR_DRIVE(x) _SB_MAKEVALUE(x, S_MC_ADDR_DRIVE)
  153. #define G_MC_ADDR_DRIVE(x) _SB_GETVALUE(x, S_MC_ADDR_DRIVE, M_MC_ADDR_DRIVE)
  154. #define V_MC_ADDR_DRIVE_DEFAULT V_MC_ADDR_DRIVE(0x0)
  155. #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
  156. #define M_MC_REF_DISABLE _SB_MAKEMASK1(30)
  157. #endif /* 1250 PASS3 || 112x PASS1 */
  158. #define M_MC_DLL_BYPASS _SB_MAKEMASK1(31)
  159. #define S_MC_DQI_SKEW 32
  160. #define M_MC_DQI_SKEW _SB_MAKEMASK(8, S_MC_DQI_SKEW)
  161. #define V_MC_DQI_SKEW(x) _SB_MAKEVALUE(x, S_MC_DQI_SKEW)
  162. #define G_MC_DQI_SKEW(x) _SB_GETVALUE(x, S_MC_DQI_SKEW, M_MC_DQI_SKEW)
  163. #define V_MC_DQI_SKEW_DEFAULT V_MC_DQI_SKEW(0)
  164. #define S_MC_DQO_SKEW 40
  165. #define M_MC_DQO_SKEW _SB_MAKEMASK(8, S_MC_DQO_SKEW)
  166. #define V_MC_DQO_SKEW(x) _SB_MAKEVALUE(x, S_MC_DQO_SKEW)
  167. #define G_MC_DQO_SKEW(x) _SB_GETVALUE(x, S_MC_DQO_SKEW, M_MC_DQO_SKEW)
  168. #define V_MC_DQO_SKEW_DEFAULT V_MC_DQO_SKEW(0)
  169. #define S_MC_ADDR_SKEW 48
  170. #define M_MC_ADDR_SKEW _SB_MAKEMASK(8, S_MC_ADDR_SKEW)
  171. #define V_MC_ADDR_SKEW(x) _SB_MAKEVALUE(x, S_MC_ADDR_SKEW)
  172. #define G_MC_ADDR_SKEW(x) _SB_GETVALUE(x, S_MC_ADDR_SKEW, M_MC_ADDR_SKEW)
  173. #define V_MC_ADDR_SKEW_DEFAULT V_MC_ADDR_SKEW(0x0F)
  174. #define S_MC_DLL_DEFAULT 56
  175. #define M_MC_DLL_DEFAULT _SB_MAKEMASK(8, S_MC_DLL_DEFAULT)
  176. #define V_MC_DLL_DEFAULT(x) _SB_MAKEVALUE(x, S_MC_DLL_DEFAULT)
  177. #define G_MC_DLL_DEFAULT(x) _SB_GETVALUE(x, S_MC_DLL_DEFAULT, M_MC_DLL_DEFAULT)
  178. #define V_MC_DLL_DEFAULT_DEFAULT V_MC_DLL_DEFAULT(0x10)
  179. #define V_MC_CLKCONFIG_DEFAULT V_MC_DLL_DEFAULT_DEFAULT | \
  180. V_MC_ADDR_SKEW_DEFAULT | \
  181. V_MC_DQO_SKEW_DEFAULT | \
  182. V_MC_DQI_SKEW_DEFAULT | \
  183. V_MC_ADDR_DRIVE_DEFAULT | \
  184. V_MC_DATA_DRIVE_DEFAULT | \
  185. V_MC_CLOCK_DRIVE_DEFAULT | \
  186. V_MC_REF_RATE_DEFAULT
  187. /*
  188. * DRAM Command Register (Table 6-13)
  189. */
  190. #define S_MC_COMMAND 0
  191. #define M_MC_COMMAND _SB_MAKEMASK(4, S_MC_COMMAND)
  192. #define V_MC_COMMAND(x) _SB_MAKEVALUE(x, S_MC_COMMAND)
  193. #define G_MC_COMMAND(x) _SB_GETVALUE(x, S_MC_COMMAND, M_MC_COMMAND)
  194. #define K_MC_COMMAND_EMRS 0
  195. #define K_MC_COMMAND_MRS 1
  196. #define K_MC_COMMAND_PRE 2
  197. #define K_MC_COMMAND_AR 3
  198. #define K_MC_COMMAND_SETRFSH 4
  199. #define K_MC_COMMAND_CLRRFSH 5
  200. #define K_MC_COMMAND_SETPWRDN 6
  201. #define K_MC_COMMAND_CLRPWRDN 7
  202. #define V_MC_COMMAND_EMRS V_MC_COMMAND(K_MC_COMMAND_EMRS)
  203. #define V_MC_COMMAND_MRS V_MC_COMMAND(K_MC_COMMAND_MRS)
  204. #define V_MC_COMMAND_PRE V_MC_COMMAND(K_MC_COMMAND_PRE)
  205. #define V_MC_COMMAND_AR V_MC_COMMAND(K_MC_COMMAND_AR)
  206. #define V_MC_COMMAND_SETRFSH V_MC_COMMAND(K_MC_COMMAND_SETRFSH)
  207. #define V_MC_COMMAND_CLRRFSH V_MC_COMMAND(K_MC_COMMAND_CLRRFSH)
  208. #define V_MC_COMMAND_SETPWRDN V_MC_COMMAND(K_MC_COMMAND_SETPWRDN)
  209. #define V_MC_COMMAND_CLRPWRDN V_MC_COMMAND(K_MC_COMMAND_CLRPWRDN)
  210. #define M_MC_CS0 _SB_MAKEMASK1(4)
  211. #define M_MC_CS1 _SB_MAKEMASK1(5)
  212. #define M_MC_CS2 _SB_MAKEMASK1(6)
  213. #define M_MC_CS3 _SB_MAKEMASK1(7)
  214. /*
  215. * DRAM Mode Register (Table 6-14)
  216. */
  217. #define S_MC_EMODE 0
  218. #define M_MC_EMODE _SB_MAKEMASK(15, S_MC_EMODE)
  219. #define V_MC_EMODE(x) _SB_MAKEVALUE(x, S_MC_EMODE)
  220. #define G_MC_EMODE(x) _SB_GETVALUE(x, S_MC_EMODE, M_MC_EMODE)
  221. #define V_MC_EMODE_DEFAULT V_MC_EMODE(0)
  222. #define S_MC_MODE 16
  223. #define M_MC_MODE _SB_MAKEMASK(15, S_MC_MODE)
  224. #define V_MC_MODE(x) _SB_MAKEVALUE(x, S_MC_MODE)
  225. #define G_MC_MODE(x) _SB_GETVALUE(x, S_MC_MODE, M_MC_MODE)
  226. #define V_MC_MODE_DEFAULT V_MC_MODE(0x22)
  227. #define S_MC_DRAM_TYPE 32
  228. #define M_MC_DRAM_TYPE _SB_MAKEMASK(3, S_MC_DRAM_TYPE)
  229. #define V_MC_DRAM_TYPE(x) _SB_MAKEVALUE(x, S_MC_DRAM_TYPE)
  230. #define G_MC_DRAM_TYPE(x) _SB_GETVALUE(x, S_MC_DRAM_TYPE, M_MC_DRAM_TYPE)
  231. #define K_MC_DRAM_TYPE_JEDEC 0
  232. #define K_MC_DRAM_TYPE_FCRAM 1
  233. #define K_MC_DRAM_TYPE_SGRAM 2
  234. #define V_MC_DRAM_TYPE_JEDEC V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_JEDEC)
  235. #define V_MC_DRAM_TYPE_FCRAM V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_FCRAM)
  236. #define V_MC_DRAM_TYPE_SGRAM V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_SGRAM)
  237. #define M_MC_EXTERNALDECODE _SB_MAKEMASK1(35)
  238. #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
  239. #define M_MC_PRE_ON_A8 _SB_MAKEMASK1(36)
  240. #define M_MC_RAM_WITH_A13 _SB_MAKEMASK1(37)
  241. #endif /* 1250 PASS3 || 112x PASS1 */
  242. /*
  243. * SDRAM Timing Register (Table 6-15)
  244. */
  245. #define M_MC_w2rIDLE_TWOCYCLES _SB_MAKEMASK1(60)
  246. #define M_MC_r2wIDLE_TWOCYCLES _SB_MAKEMASK1(61)
  247. #define M_MC_r2rIDLE_TWOCYCLES _SB_MAKEMASK1(62)
  248. #define S_MC_tFIFO 56
  249. #define M_MC_tFIFO _SB_MAKEMASK(4, S_MC_tFIFO)
  250. #define V_MC_tFIFO(x) _SB_MAKEVALUE(x, S_MC_tFIFO)
  251. #define G_MC_tFIFO(x) _SB_GETVALUE(x, S_MC_tFIFO, M_MC_tFIFO)
  252. #define K_MC_tFIFO_DEFAULT 1
  253. #define V_MC_tFIFO_DEFAULT V_MC_tFIFO(K_MC_tFIFO_DEFAULT)
  254. #define S_MC_tRFC 52
  255. #define M_MC_tRFC _SB_MAKEMASK(4, S_MC_tRFC)
  256. #define V_MC_tRFC(x) _SB_MAKEVALUE(x, S_MC_tRFC)
  257. #define G_MC_tRFC(x) _SB_GETVALUE(x, S_MC_tRFC, M_MC_tRFC)
  258. #define K_MC_tRFC_DEFAULT 12
  259. #define V_MC_tRFC_DEFAULT V_MC_tRFC(K_MC_tRFC_DEFAULT)
  260. #if SIBYTE_HDR_FEATURE(1250, PASS3)
  261. #define M_MC_tRFC_PLUS16 _SB_MAKEMASK1(51) /* 1250C3 and later. */
  262. #endif
  263. #define S_MC_tCwCr 40
  264. #define M_MC_tCwCr _SB_MAKEMASK(4, S_MC_tCwCr)
  265. #define V_MC_tCwCr(x) _SB_MAKEVALUE(x, S_MC_tCwCr)
  266. #define G_MC_tCwCr(x) _SB_GETVALUE(x, S_MC_tCwCr, M_MC_tCwCr)
  267. #define K_MC_tCwCr_DEFAULT 4
  268. #define V_MC_tCwCr_DEFAULT V_MC_tCwCr(K_MC_tCwCr_DEFAULT)
  269. #define S_MC_tRCr 28
  270. #define M_MC_tRCr _SB_MAKEMASK(4, S_MC_tRCr)
  271. #define V_MC_tRCr(x) _SB_MAKEVALUE(x, S_MC_tRCr)
  272. #define G_MC_tRCr(x) _SB_GETVALUE(x, S_MC_tRCr, M_MC_tRCr)
  273. #define K_MC_tRCr_DEFAULT 9
  274. #define V_MC_tRCr_DEFAULT V_MC_tRCr(K_MC_tRCr_DEFAULT)
  275. #define S_MC_tRCw 24
  276. #define M_MC_tRCw _SB_MAKEMASK(4, S_MC_tRCw)
  277. #define V_MC_tRCw(x) _SB_MAKEVALUE(x, S_MC_tRCw)
  278. #define G_MC_tRCw(x) _SB_GETVALUE(x, S_MC_tRCw, M_MC_tRCw)
  279. #define K_MC_tRCw_DEFAULT 10
  280. #define V_MC_tRCw_DEFAULT V_MC_tRCw(K_MC_tRCw_DEFAULT)
  281. #define S_MC_tRRD 20
  282. #define M_MC_tRRD _SB_MAKEMASK(4, S_MC_tRRD)
  283. #define V_MC_tRRD(x) _SB_MAKEVALUE(x, S_MC_tRRD)
  284. #define G_MC_tRRD(x) _SB_GETVALUE(x, S_MC_tRRD, M_MC_tRRD)
  285. #define K_MC_tRRD_DEFAULT 2
  286. #define V_MC_tRRD_DEFAULT V_MC_tRRD(K_MC_tRRD_DEFAULT)
  287. #define S_MC_tRP 16
  288. #define M_MC_tRP _SB_MAKEMASK(4, S_MC_tRP)
  289. #define V_MC_tRP(x) _SB_MAKEVALUE(x, S_MC_tRP)
  290. #define G_MC_tRP(x) _SB_GETVALUE(x, S_MC_tRP, M_MC_tRP)
  291. #define K_MC_tRP_DEFAULT 4
  292. #define V_MC_tRP_DEFAULT V_MC_tRP(K_MC_tRP_DEFAULT)
  293. #define S_MC_tCwD 8
  294. #define M_MC_tCwD _SB_MAKEMASK(4, S_MC_tCwD)
  295. #define V_MC_tCwD(x) _SB_MAKEVALUE(x, S_MC_tCwD)
  296. #define G_MC_tCwD(x) _SB_GETVALUE(x, S_MC_tCwD, M_MC_tCwD)
  297. #define K_MC_tCwD_DEFAULT 1
  298. #define V_MC_tCwD_DEFAULT V_MC_tCwD(K_MC_tCwD_DEFAULT)
  299. #define M_tCrDh _SB_MAKEMASK1(7)
  300. #define M_MC_tCrDh M_tCrDh
  301. #define S_MC_tCrD 4
  302. #define M_MC_tCrD _SB_MAKEMASK(3, S_MC_tCrD)
  303. #define V_MC_tCrD(x) _SB_MAKEVALUE(x, S_MC_tCrD)
  304. #define G_MC_tCrD(x) _SB_GETVALUE(x, S_MC_tCrD, M_MC_tCrD)
  305. #define K_MC_tCrD_DEFAULT 2
  306. #define V_MC_tCrD_DEFAULT V_MC_tCrD(K_MC_tCrD_DEFAULT)
  307. #define S_MC_tRCD 0
  308. #define M_MC_tRCD _SB_MAKEMASK(4, S_MC_tRCD)
  309. #define V_MC_tRCD(x) _SB_MAKEVALUE(x, S_MC_tRCD)
  310. #define G_MC_tRCD(x) _SB_GETVALUE(x, S_MC_tRCD, M_MC_tRCD)
  311. #define K_MC_tRCD_DEFAULT 3
  312. #define V_MC_tRCD_DEFAULT V_MC_tRCD(K_MC_tRCD_DEFAULT)
  313. #define V_MC_TIMING_DEFAULT V_MC_tFIFO(K_MC_tFIFO_DEFAULT) | \
  314. V_MC_tRFC(K_MC_tRFC_DEFAULT) | \
  315. V_MC_tCwCr(K_MC_tCwCr_DEFAULT) | \
  316. V_MC_tRCr(K_MC_tRCr_DEFAULT) | \
  317. V_MC_tRCw(K_MC_tRCw_DEFAULT) | \
  318. V_MC_tRRD(K_MC_tRRD_DEFAULT) | \
  319. V_MC_tRP(K_MC_tRP_DEFAULT) | \
  320. V_MC_tCwD(K_MC_tCwD_DEFAULT) | \
  321. V_MC_tCrD(K_MC_tCrD_DEFAULT) | \
  322. V_MC_tRCD(K_MC_tRCD_DEFAULT) | \
  323. M_MC_r2rIDLE_TWOCYCLES
  324. /*
  325. * Errata says these are not the default
  326. * M_MC_w2rIDLE_TWOCYCLES | \
  327. * M_MC_r2wIDLE_TWOCYCLES | \
  328. */
  329. /*
  330. * Chip Select Start Address Register (Table 6-17)
  331. */
  332. #define S_MC_CS0_START 0
  333. #define M_MC_CS0_START _SB_MAKEMASK(16, S_MC_CS0_START)
  334. #define V_MC_CS0_START(x) _SB_MAKEVALUE(x, S_MC_CS0_START)
  335. #define G_MC_CS0_START(x) _SB_GETVALUE(x, S_MC_CS0_START, M_MC_CS0_START)
  336. #define S_MC_CS1_START 16
  337. #define M_MC_CS1_START _SB_MAKEMASK(16, S_MC_CS1_START)
  338. #define V_MC_CS1_START(x) _SB_MAKEVALUE(x, S_MC_CS1_START)
  339. #define G_MC_CS1_START(x) _SB_GETVALUE(x, S_MC_CS1_START, M_MC_CS1_START)
  340. #define S_MC_CS2_START 32
  341. #define M_MC_CS2_START _SB_MAKEMASK(16, S_MC_CS2_START)
  342. #define V_MC_CS2_START(x) _SB_MAKEVALUE(x, S_MC_CS2_START)
  343. #define G_MC_CS2_START(x) _SB_GETVALUE(x, S_MC_CS2_START, M_MC_CS2_START)
  344. #define S_MC_CS3_START 48
  345. #define M_MC_CS3_START _SB_MAKEMASK(16, S_MC_CS3_START)
  346. #define V_MC_CS3_START(x) _SB_MAKEVALUE(x, S_MC_CS3_START)
  347. #define G_MC_CS3_START(x) _SB_GETVALUE(x, S_MC_CS3_START, M_MC_CS3_START)
  348. /*
  349. * Chip Select End Address Register (Table 6-18)
  350. */
  351. #define S_MC_CS0_END 0
  352. #define M_MC_CS0_END _SB_MAKEMASK(16, S_MC_CS0_END)
  353. #define V_MC_CS0_END(x) _SB_MAKEVALUE(x, S_MC_CS0_END)
  354. #define G_MC_CS0_END(x) _SB_GETVALUE(x, S_MC_CS0_END, M_MC_CS0_END)
  355. #define S_MC_CS1_END 16
  356. #define M_MC_CS1_END _SB_MAKEMASK(16, S_MC_CS1_END)
  357. #define V_MC_CS1_END(x) _SB_MAKEVALUE(x, S_MC_CS1_END)
  358. #define G_MC_CS1_END(x) _SB_GETVALUE(x, S_MC_CS1_END, M_MC_CS1_END)
  359. #define S_MC_CS2_END 32
  360. #define M_MC_CS2_END _SB_MAKEMASK(16, S_MC_CS2_END)
  361. #define V_MC_CS2_END(x) _SB_MAKEVALUE(x, S_MC_CS2_END)
  362. #define G_MC_CS2_END(x) _SB_GETVALUE(x, S_MC_CS2_END, M_MC_CS2_END)
  363. #define S_MC_CS3_END 48
  364. #define M_MC_CS3_END _SB_MAKEMASK(16, S_MC_CS3_END)
  365. #define V_MC_CS3_END(x) _SB_MAKEVALUE(x, S_MC_CS3_END)
  366. #define G_MC_CS3_END(x) _SB_GETVALUE(x, S_MC_CS3_END, M_MC_CS3_END)
  367. /*
  368. * Chip Select Interleave Register (Table 6-19)
  369. */
  370. #define S_MC_INTLV_RESERVED 0
  371. #define M_MC_INTLV_RESERVED _SB_MAKEMASK(5, S_MC_INTLV_RESERVED)
  372. #define S_MC_INTERLEAVE 7
  373. #define M_MC_INTERLEAVE _SB_MAKEMASK(18, S_MC_INTERLEAVE)
  374. #define V_MC_INTERLEAVE(x) _SB_MAKEVALUE(x, S_MC_INTERLEAVE)
  375. #define S_MC_INTLV_MBZ 25
  376. #define M_MC_INTLV_MBZ _SB_MAKEMASK(39, S_MC_INTLV_MBZ)
  377. /*
  378. * Row Address Bits Register (Table 6-20)
  379. */
  380. #define S_MC_RAS_RESERVED 0
  381. #define M_MC_RAS_RESERVED _SB_MAKEMASK(5, S_MC_RAS_RESERVED)
  382. #define S_MC_RAS_SELECT 12
  383. #define M_MC_RAS_SELECT _SB_MAKEMASK(25, S_MC_RAS_SELECT)
  384. #define V_MC_RAS_SELECT(x) _SB_MAKEVALUE(x, S_MC_RAS_SELECT)
  385. #define S_MC_RAS_MBZ 37
  386. #define M_MC_RAS_MBZ _SB_MAKEMASK(27, S_MC_RAS_MBZ)
  387. /*
  388. * Column Address Bits Register (Table 6-21)
  389. */
  390. #define S_MC_CAS_RESERVED 0
  391. #define M_MC_CAS_RESERVED _SB_MAKEMASK(5, S_MC_CAS_RESERVED)
  392. #define S_MC_CAS_SELECT 5
  393. #define M_MC_CAS_SELECT _SB_MAKEMASK(18, S_MC_CAS_SELECT)
  394. #define V_MC_CAS_SELECT(x) _SB_MAKEVALUE(x, S_MC_CAS_SELECT)
  395. #define S_MC_CAS_MBZ 23
  396. #define M_MC_CAS_MBZ _SB_MAKEMASK(41, S_MC_CAS_MBZ)
  397. /*
  398. * Bank Address Address Bits Register (Table 6-22)
  399. */
  400. #define S_MC_BA_RESERVED 0
  401. #define M_MC_BA_RESERVED _SB_MAKEMASK(5, S_MC_BA_RESERVED)
  402. #define S_MC_BA_SELECT 5
  403. #define M_MC_BA_SELECT _SB_MAKEMASK(20, S_MC_BA_SELECT)
  404. #define V_MC_BA_SELECT(x) _SB_MAKEVALUE(x, S_MC_BA_SELECT)
  405. #define S_MC_BA_MBZ 25
  406. #define M_MC_BA_MBZ _SB_MAKEMASK(39, S_MC_BA_MBZ)
  407. /*
  408. * Chip Select Attribute Register (Table 6-23)
  409. */
  410. #define K_MC_CS_ATTR_CLOSED 0
  411. #define K_MC_CS_ATTR_CASCHECK 1
  412. #define K_MC_CS_ATTR_HINT 2
  413. #define K_MC_CS_ATTR_OPEN 3
  414. #define S_MC_CS0_PAGE 0
  415. #define M_MC_CS0_PAGE _SB_MAKEMASK(2, S_MC_CS0_PAGE)
  416. #define V_MC_CS0_PAGE(x) _SB_MAKEVALUE(x, S_MC_CS0_PAGE)
  417. #define G_MC_CS0_PAGE(x) _SB_GETVALUE(x, S_MC_CS0_PAGE, M_MC_CS0_PAGE)
  418. #define S_MC_CS1_PAGE 16
  419. #define M_MC_CS1_PAGE _SB_MAKEMASK(2, S_MC_CS1_PAGE)
  420. #define V_MC_CS1_PAGE(x) _SB_MAKEVALUE(x, S_MC_CS1_PAGE)
  421. #define G_MC_CS1_PAGE(x) _SB_GETVALUE(x, S_MC_CS1_PAGE, M_MC_CS1_PAGE)
  422. #define S_MC_CS2_PAGE 32
  423. #define M_MC_CS2_PAGE _SB_MAKEMASK(2, S_MC_CS2_PAGE)
  424. #define V_MC_CS2_PAGE(x) _SB_MAKEVALUE(x, S_MC_CS2_PAGE)
  425. #define G_MC_CS2_PAGE(x) _SB_GETVALUE(x, S_MC_CS2_PAGE, M_MC_CS2_PAGE)
  426. #define S_MC_CS3_PAGE 48
  427. #define M_MC_CS3_PAGE _SB_MAKEMASK(2, S_MC_CS3_PAGE)
  428. #define V_MC_CS3_PAGE(x) _SB_MAKEVALUE(x, S_MC_CS3_PAGE)
  429. #define G_MC_CS3_PAGE(x) _SB_GETVALUE(x, S_MC_CS3_PAGE, M_MC_CS3_PAGE)
  430. /*
  431. * ECC Test ECC Register (Table 6-25)
  432. */
  433. #define S_MC_ECC_INVERT 0
  434. #define M_MC_ECC_INVERT _SB_MAKEMASK(8, S_MC_ECC_INVERT)
  435. #endif