pcibr_provider.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2001-2004, 2006 Silicon Graphics, Inc. All rights reserved.
  7. */
  8. #include <linux/interrupt.h>
  9. #include <linux/types.h>
  10. #include <linux/slab.h>
  11. #include <linux/pci.h>
  12. #include <linux/export.h>
  13. #include <asm/sn/addrs.h>
  14. #include <asm/sn/geo.h>
  15. #include <asm/sn/pcibr_provider.h>
  16. #include <asm/sn/pcibus_provider_defs.h>
  17. #include <asm/sn/pcidev.h>
  18. #include <asm/sn/sn_sal.h>
  19. #include <asm/sn/pic.h>
  20. #include <asm/sn/sn2/sn_hwperf.h>
  21. #include "xtalk/xwidgetdev.h"
  22. #include "xtalk/hubdev.h"
  23. int
  24. sal_pcibr_slot_enable(struct pcibus_info *soft, int device, void *resp,
  25. char **ssdt)
  26. {
  27. struct ia64_sal_retval ret_stuff;
  28. u64 busnum;
  29. u64 segment;
  30. ret_stuff.status = 0;
  31. ret_stuff.v0 = 0;
  32. segment = soft->pbi_buscommon.bs_persist_segment;
  33. busnum = soft->pbi_buscommon.bs_persist_busnum;
  34. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_SLOT_ENABLE, segment,
  35. busnum, (u64) device, (u64) resp, (u64)ia64_tpa(ssdt),
  36. 0, 0);
  37. return (int)ret_stuff.v0;
  38. }
  39. int
  40. sal_pcibr_slot_disable(struct pcibus_info *soft, int device, int action,
  41. void *resp)
  42. {
  43. struct ia64_sal_retval ret_stuff;
  44. u64 busnum;
  45. u64 segment;
  46. ret_stuff.status = 0;
  47. ret_stuff.v0 = 0;
  48. segment = soft->pbi_buscommon.bs_persist_segment;
  49. busnum = soft->pbi_buscommon.bs_persist_busnum;
  50. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_SLOT_DISABLE,
  51. segment, busnum, (u64) device, (u64) action,
  52. (u64) resp, 0, 0);
  53. return (int)ret_stuff.v0;
  54. }
  55. static int sal_pcibr_error_interrupt(struct pcibus_info *soft)
  56. {
  57. struct ia64_sal_retval ret_stuff;
  58. u64 busnum;
  59. int segment;
  60. ret_stuff.status = 0;
  61. ret_stuff.v0 = 0;
  62. segment = soft->pbi_buscommon.bs_persist_segment;
  63. busnum = soft->pbi_buscommon.bs_persist_busnum;
  64. SAL_CALL_NOLOCK(ret_stuff,
  65. (u64) SN_SAL_IOIF_ERROR_INTERRUPT,
  66. (u64) segment, (u64) busnum, 0, 0, 0, 0, 0);
  67. return (int)ret_stuff.v0;
  68. }
  69. u16 sn_ioboard_to_pci_bus(struct pci_bus *pci_bus)
  70. {
  71. long rc;
  72. u16 uninitialized_var(ioboard); /* GCC be quiet */
  73. nasid_t nasid = NASID_GET(SN_PCIBUS_BUSSOFT(pci_bus)->bs_base);
  74. rc = ia64_sn_sysctl_ioboard_get(nasid, &ioboard);
  75. if (rc) {
  76. printk(KERN_WARNING "ia64_sn_sysctl_ioboard_get failed: %ld\n",
  77. rc);
  78. return 0;
  79. }
  80. return ioboard;
  81. }
  82. /*
  83. * PCI Bridge Error interrupt handler. Gets invoked whenever a PCI
  84. * bridge sends an error interrupt.
  85. */
  86. static irqreturn_t
  87. pcibr_error_intr_handler(int irq, void *arg)
  88. {
  89. struct pcibus_info *soft = arg;
  90. if (sal_pcibr_error_interrupt(soft) < 0)
  91. panic("pcibr_error_intr_handler(): Fatal Bridge Error");
  92. return IRQ_HANDLED;
  93. }
  94. void *
  95. pcibr_bus_fixup(struct pcibus_bussoft *prom_bussoft, struct pci_controller *controller)
  96. {
  97. int nasid, cnode, j;
  98. struct hubdev_info *hubdev_info;
  99. struct pcibus_info *soft;
  100. struct sn_flush_device_kernel *sn_flush_device_kernel;
  101. struct sn_flush_device_common *common;
  102. if (! IS_PCI_BRIDGE_ASIC(prom_bussoft->bs_asic_type)) {
  103. return NULL;
  104. }
  105. /*
  106. * Allocate kernel bus soft and copy from prom.
  107. */
  108. soft = kmemdup(prom_bussoft, sizeof(struct pcibus_info), GFP_KERNEL);
  109. if (!soft) {
  110. return NULL;
  111. }
  112. soft->pbi_buscommon.bs_base = (unsigned long)
  113. ioremap(REGION_OFFSET(soft->pbi_buscommon.bs_base),
  114. sizeof(struct pic));
  115. spin_lock_init(&soft->pbi_lock);
  116. /*
  117. * register the bridge's error interrupt handler
  118. */
  119. if (request_irq(SGI_PCIASIC_ERROR, pcibr_error_intr_handler,
  120. IRQF_SHARED, "PCIBR error", (void *)(soft))) {
  121. printk(KERN_WARNING
  122. "pcibr cannot allocate interrupt for error handler\n");
  123. }
  124. irq_set_handler(SGI_PCIASIC_ERROR, handle_level_irq);
  125. sn_set_err_irq_affinity(SGI_PCIASIC_ERROR);
  126. /*
  127. * Update the Bridge with the "kernel" pagesize
  128. */
  129. if (PAGE_SIZE < 16384) {
  130. pcireg_control_bit_clr(soft, PCIBR_CTRL_PAGE_SIZE);
  131. } else {
  132. pcireg_control_bit_set(soft, PCIBR_CTRL_PAGE_SIZE);
  133. }
  134. nasid = NASID_GET(soft->pbi_buscommon.bs_base);
  135. cnode = nasid_to_cnodeid(nasid);
  136. hubdev_info = (struct hubdev_info *)(NODEPDA(cnode)->pdinfo);
  137. if (hubdev_info->hdi_flush_nasid_list.widget_p) {
  138. sn_flush_device_kernel = hubdev_info->hdi_flush_nasid_list.
  139. widget_p[(int)soft->pbi_buscommon.bs_xid];
  140. if (sn_flush_device_kernel) {
  141. for (j = 0; j < DEV_PER_WIDGET;
  142. j++, sn_flush_device_kernel++) {
  143. common = sn_flush_device_kernel->common;
  144. if (common->sfdl_slot == -1)
  145. continue;
  146. if ((common->sfdl_persistent_segment ==
  147. soft->pbi_buscommon.bs_persist_segment) &&
  148. (common->sfdl_persistent_busnum ==
  149. soft->pbi_buscommon.bs_persist_busnum))
  150. common->sfdl_pcibus_info =
  151. soft;
  152. }
  153. }
  154. }
  155. /* Setup the PMU ATE map */
  156. soft->pbi_int_ate_resource.lowest_free_index = 0;
  157. soft->pbi_int_ate_resource.ate =
  158. kzalloc(soft->pbi_int_ate_size * sizeof(u64), GFP_KERNEL);
  159. if (!soft->pbi_int_ate_resource.ate) {
  160. kfree(soft);
  161. return NULL;
  162. }
  163. return soft;
  164. }
  165. void pcibr_force_interrupt(struct sn_irq_info *sn_irq_info)
  166. {
  167. struct pcidev_info *pcidev_info;
  168. struct pcibus_info *pcibus_info;
  169. int bit = sn_irq_info->irq_int_bit;
  170. if (! sn_irq_info->irq_bridge)
  171. return;
  172. pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
  173. if (pcidev_info) {
  174. pcibus_info =
  175. (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
  176. pdi_pcibus_info;
  177. pcireg_force_intr_set(pcibus_info, bit);
  178. }
  179. }
  180. void pcibr_target_interrupt(struct sn_irq_info *sn_irq_info)
  181. {
  182. struct pcidev_info *pcidev_info;
  183. struct pcibus_info *pcibus_info;
  184. int bit = sn_irq_info->irq_int_bit;
  185. u64 xtalk_addr = sn_irq_info->irq_xtalkaddr;
  186. pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
  187. if (pcidev_info) {
  188. pcibus_info =
  189. (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
  190. pdi_pcibus_info;
  191. /* Disable the device's IRQ */
  192. pcireg_intr_enable_bit_clr(pcibus_info, (1 << bit));
  193. /* Change the device's IRQ */
  194. pcireg_intr_addr_addr_set(pcibus_info, bit, xtalk_addr);
  195. /* Re-enable the device's IRQ */
  196. pcireg_intr_enable_bit_set(pcibus_info, (1 << bit));
  197. pcibr_force_interrupt(sn_irq_info);
  198. }
  199. }
  200. /*
  201. * Provider entries for PIC/CP
  202. */
  203. struct sn_pcibus_provider pcibr_provider = {
  204. .dma_map = pcibr_dma_map,
  205. .dma_map_consistent = pcibr_dma_map_consistent,
  206. .dma_unmap = pcibr_dma_unmap,
  207. .bus_fixup = pcibr_bus_fixup,
  208. .force_interrupt = pcibr_force_interrupt,
  209. .target_interrupt = pcibr_target_interrupt
  210. };
  211. int
  212. pcibr_init_provider(void)
  213. {
  214. sn_pci_provider[PCIIO_ASIC_TYPE_PIC] = &pcibr_provider;
  215. sn_pci_provider[PCIIO_ASIC_TYPE_TIOCP] = &pcibr_provider;
  216. return 0;
  217. }
  218. EXPORT_SYMBOL_GPL(sal_pcibr_slot_enable);
  219. EXPORT_SYMBOL_GPL(sal_pcibr_slot_disable);
  220. EXPORT_SYMBOL_GPL(sn_ioboard_to_pci_bus);