etraxgpio.h 3.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * The following devices are accessible using this driver using
  3. * GPIO_MAJOR (120) and a couple of minor numbers.
  4. *
  5. * For ETRAX 100LX (CONFIG_ETRAX_ARCH_V10):
  6. * /dev/gpioa minor 0, 8 bit GPIO, each bit can change direction
  7. * /dev/gpiob minor 1, 8 bit GPIO, each bit can change direction
  8. * /dev/leds minor 2, Access to leds depending on kernelconfig
  9. * /dev/gpiog minor 3
  10. * g0dir, g8_15dir, g16_23dir, g24 dir configurable in R_GEN_CONFIG
  11. * g1-g7 and g25-g31 is both input and outputs but on different pins
  12. * Also note that some bits change pins depending on what interfaces
  13. * are enabled.
  14. */
  15. #ifndef _ASM_ETRAXGPIO_H
  16. #define _ASM_ETRAXGPIO_H
  17. #define GPIO_MINOR_FIRST 0
  18. #define ETRAXGPIO_IOCTYPE 43
  19. /* etraxgpio _IOC_TYPE, bits 8 to 15 in ioctl cmd */
  20. #define GPIO_MINOR_A 0
  21. #define GPIO_MINOR_B 1
  22. #define GPIO_MINOR_LEDS 2
  23. #define GPIO_MINOR_G 3
  24. #define GPIO_MINOR_LAST 3
  25. #define GPIO_MINOR_LAST_REAL GPIO_MINOR_LAST
  26. /* supported ioctl _IOC_NR's */
  27. #define IO_READBITS 0x1 /* read and return current port bits (obsolete) */
  28. #define IO_SETBITS 0x2 /* set the bits marked by 1 in the argument */
  29. #define IO_CLRBITS 0x3 /* clear the bits marked by 1 in the argument */
  30. /* the alarm is waited for by select() */
  31. #define IO_HIGHALARM 0x4 /* set alarm on high for bits marked by 1 */
  32. #define IO_LOWALARM 0x5 /* set alarm on low for bits marked by 1 */
  33. #define IO_CLRALARM 0x6 /* clear alarm for bits marked by 1 */
  34. /* LED ioctl */
  35. #define IO_LEDACTIVE_SET 0x7 /* set active led
  36. * 0=off, 1=green, 2=red, 3=yellow */
  37. /* GPIO direction ioctl's */
  38. #define IO_READDIR 0x8 /* Read direction 0=input 1=output (obsolete) */
  39. #define IO_SETINPUT 0x9 /* Set direction for bits set, 0=unchanged 1=input,
  40. returns mask with current inputs (obsolete) */
  41. #define IO_SETOUTPUT 0xA /* Set direction for bits set, 0=unchanged 1=output,
  42. returns mask with current outputs (obsolete)*/
  43. /* LED ioctl extended */
  44. #define IO_LED_SETBIT 0xB
  45. #define IO_LED_CLRBIT 0xC
  46. /* SHUTDOWN ioctl */
  47. #define IO_SHUTDOWN 0xD
  48. #define IO_GET_PWR_BT 0xE
  49. /* Bit toggling in driver settings */
  50. /* bit set in low byte0 is CLK mask (0x00FF),
  51. bit set in byte1 is DATA mask (0xFF00)
  52. msb, data_mask[7:0] , clk_mask[7:0]
  53. */
  54. #define IO_CFG_WRITE_MODE 0xF
  55. #define IO_CFG_WRITE_MODE_VALUE(msb, data_mask, clk_mask) \
  56. ( (((msb)&1) << 16) | (((data_mask) &0xFF) << 8) | ((clk_mask) & 0xFF) )
  57. /* The following 4 ioctl's take a pointer as argument and handles
  58. * 32 bit ports (port G) properly.
  59. * These replaces IO_READBITS,IO_SETINPUT AND IO_SETOUTPUT
  60. */
  61. #define IO_READ_INBITS 0x10 /* *arg is result of reading the input pins */
  62. #define IO_READ_OUTBITS 0x11 /* *arg is result of reading the output shadow */
  63. #define IO_SETGET_INPUT 0x12 /* bits set in *arg is set to input, */
  64. /* *arg updated with current input pins. */
  65. #define IO_SETGET_OUTPUT 0x13 /* bits set in *arg is set to output, */
  66. /* *arg updated with current output pins. */
  67. #endif