bios.c 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. #include <linux/pci.h>
  2. #include <linux/kernel.h>
  3. #include <hwregs/intr_vect.h>
  4. void pcibios_fixup_bus(struct pci_bus *b)
  5. {
  6. }
  7. void pcibios_set_master(struct pci_dev *dev)
  8. {
  9. u8 lat;
  10. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  11. printk(KERN_DEBUG "PCI: Setting latency timer of device %s to %d\n", pci_name(dev), lat);
  12. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  13. }
  14. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  15. enum pci_mmap_state mmap_state, int write_combine)
  16. {
  17. unsigned long prot;
  18. /* Leave vm_pgoff as-is, the PCI space address is the physical
  19. * address on this platform.
  20. */
  21. prot = pgprot_val(vma->vm_page_prot);
  22. vma->vm_page_prot = __pgprot(prot);
  23. /* Write-combine setting is ignored, it is changed via the mtrr
  24. * interfaces on this platform.
  25. */
  26. if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  27. vma->vm_end - vma->vm_start,
  28. vma->vm_page_prot))
  29. return -EAGAIN;
  30. return 0;
  31. }
  32. resource_size_t
  33. pcibios_align_resource(void *data, const struct resource *res,
  34. resource_size_t size, resource_size_t align)
  35. {
  36. resource_size_t start = res->start;
  37. if ((res->flags & IORESOURCE_IO) && (start & 0x300))
  38. start = (start + 0x3ff) & ~0x3ff;
  39. return start;
  40. }
  41. int pcibios_enable_resources(struct pci_dev *dev, int mask)
  42. {
  43. u16 cmd, old_cmd;
  44. int idx;
  45. struct resource *r;
  46. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  47. old_cmd = cmd;
  48. for(idx=0; idx<6; idx++) {
  49. /* Only set up the requested stuff */
  50. if (!(mask & (1<<idx)))
  51. continue;
  52. r = &dev->resource[idx];
  53. if (!r->start && r->end) {
  54. printk(KERN_ERR "PCI: Device %s not available because of resource collisions\n", pci_name(dev));
  55. return -EINVAL;
  56. }
  57. if (r->flags & IORESOURCE_IO)
  58. cmd |= PCI_COMMAND_IO;
  59. if (r->flags & IORESOURCE_MEM)
  60. cmd |= PCI_COMMAND_MEMORY;
  61. }
  62. if (dev->resource[PCI_ROM_RESOURCE].start)
  63. cmd |= PCI_COMMAND_MEMORY;
  64. if (cmd != old_cmd) {
  65. printk("PCI: Enabling device %s (%04x -> %04x)\n", pci_name(dev), old_cmd, cmd);
  66. pci_write_config_word(dev, PCI_COMMAND, cmd);
  67. }
  68. return 0;
  69. }
  70. int pcibios_enable_irq(struct pci_dev *dev)
  71. {
  72. dev->irq = EXT_INTR_VECT;
  73. return 0;
  74. }
  75. int pcibios_enable_device(struct pci_dev *dev, int mask)
  76. {
  77. int err;
  78. if ((err = pcibios_enable_resources(dev, mask)) < 0)
  79. return err;
  80. if (!dev->msi_enabled)
  81. pcibios_enable_irq(dev);
  82. return 0;
  83. }