bfin_serial.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /*
  2. * bfin_serial.h - Blackfin UART/Serial definitions
  3. *
  4. * Copyright 2006-2010 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #ifndef __BFIN_ASM_SERIAL_H__
  9. #define __BFIN_ASM_SERIAL_H__
  10. #include <linux/circ_buf.h>
  11. #include <linux/serial_core.h>
  12. #include <linux/spinlock.h>
  13. #include <linux/timer.h>
  14. #include <linux/workqueue.h>
  15. #include <mach/anomaly.h>
  16. #include <mach/bfin_serial.h>
  17. #if defined(CONFIG_BFIN_UART0_CTSRTS) || \
  18. defined(CONFIG_BFIN_UART1_CTSRTS) || \
  19. defined(CONFIG_BFIN_UART2_CTSRTS) || \
  20. defined(CONFIG_BFIN_UART3_CTSRTS)
  21. # if defined(BFIN_UART_BF54X_STYLE) || defined(BFIN_UART_BF60X_STYLE)
  22. # define SERIAL_BFIN_HARD_CTSRTS
  23. # else
  24. # define SERIAL_BFIN_CTSRTS
  25. # endif
  26. #endif
  27. struct bfin_serial_port {
  28. struct uart_port port;
  29. unsigned int old_status;
  30. int tx_irq;
  31. int rx_irq;
  32. int status_irq;
  33. #ifndef BFIN_UART_BF54X_STYLE
  34. unsigned int lsr;
  35. #endif
  36. #ifdef CONFIG_SERIAL_BFIN_DMA
  37. int tx_done;
  38. int tx_count;
  39. struct circ_buf rx_dma_buf;
  40. struct timer_list rx_dma_timer;
  41. int rx_dma_nrows;
  42. spinlock_t rx_lock;
  43. unsigned int tx_dma_channel;
  44. unsigned int rx_dma_channel;
  45. struct work_struct tx_dma_workqueue;
  46. #elif ANOMALY_05000363
  47. unsigned int anomaly_threshold;
  48. #endif
  49. #if defined(SERIAL_BFIN_CTSRTS) || \
  50. defined(SERIAL_BFIN_HARD_CTSRTS)
  51. int cts_pin;
  52. int rts_pin;
  53. #endif
  54. };
  55. #ifdef BFIN_UART_BF60X_STYLE
  56. /* UART_CTL Masks */
  57. #define UCEN 0x1 /* Enable UARTx Clocks */
  58. #define LOOP_ENA 0x2 /* Loopback Mode Enable */
  59. #define UMOD_MDB 0x10 /* Enable MDB Mode */
  60. #define UMOD_IRDA 0x20 /* Enable IrDA Mode */
  61. #define UMOD_MASK 0x30 /* Uart Mode Mask */
  62. #define WLS(x) (((x-5) & 0x03) << 8) /* Word Length Select */
  63. #define WLS_MASK 0x300 /* Word length Select Mask */
  64. #define WLS_OFFSET 8 /* Word length Select Offset */
  65. #define STB 0x1000 /* Stop Bits */
  66. #define STBH 0x2000 /* Half Stop Bits */
  67. #define PEN 0x4000 /* Parity Enable */
  68. #define EPS 0x8000 /* Even Parity Select */
  69. #define STP 0x10000 /* Stick Parity */
  70. #define FPE 0x20000 /* Force Parity Error On Transmit */
  71. #define FFE 0x40000 /* Force Framing Error On Transmit */
  72. #define SB 0x80000 /* Set Break */
  73. #define LCR_MASK (SB | STP | EPS | PEN | STB | WLS_MASK)
  74. #define FCPOL 0x400000 /* Flow Control Pin Polarity */
  75. #define RPOLC 0x800000 /* IrDA RX Polarity Change */
  76. #define TPOLC 0x1000000 /* IrDA TX Polarity Change */
  77. #define MRTS 0x2000000 /* Manual Request To Send */
  78. #define XOFF 0x4000000 /* Transmitter Off */
  79. #define ARTS 0x8000000 /* Automatic Request To Send */
  80. #define ACTS 0x10000000 /* Automatic Clear To Send */
  81. #define RFIT 0x20000000 /* Receive FIFO IRQ Threshold */
  82. #define RFRT 0x40000000 /* Receive FIFO RTS Threshold */
  83. /* UART_STAT Masks */
  84. #define DR 0x01 /* Data Ready */
  85. #define OE 0x02 /* Overrun Error */
  86. #define PE 0x04 /* Parity Error */
  87. #define FE 0x08 /* Framing Error */
  88. #define BI 0x10 /* Break Interrupt */
  89. #define THRE 0x20 /* THR Empty */
  90. #define TEMT 0x80 /* TSR and UART_THR Empty */
  91. #define TFI 0x100 /* Transmission Finished Indicator */
  92. #define ASTKY 0x200 /* Address Sticky */
  93. #define ADDR 0x400 /* Address bit status */
  94. #define RO 0x800 /* Reception Ongoing */
  95. #define SCTS 0x1000 /* Sticky CTS */
  96. #define CTS 0x10000 /* Clear To Send */
  97. #define RFCS 0x20000 /* Receive FIFO Count Status */
  98. /* UART_CLOCK Masks */
  99. #define EDBO 0x80000000 /* Enable Devide by One */
  100. #else /* BFIN_UART_BF60X_STYLE */
  101. /* UART_LCR Masks */
  102. #define WLS(x) (((x)-5) & 0x03) /* Word Length Select */
  103. #define WLS_MASK 0x03 /* Word length Select Mask */
  104. #define WLS_OFFSET 0 /* Word length Select Offset */
  105. #define STB 0x04 /* Stop Bits */
  106. #define PEN 0x08 /* Parity Enable */
  107. #define EPS 0x10 /* Even Parity Select */
  108. #define STP 0x20 /* Stick Parity */
  109. #define SB 0x40 /* Set Break */
  110. #define DLAB 0x80 /* Divisor Latch Access */
  111. #define LCR_MASK (SB | STP | EPS | PEN | STB | WLS_MASK)
  112. /* UART_LSR Masks */
  113. #define DR 0x01 /* Data Ready */
  114. #define OE 0x02 /* Overrun Error */
  115. #define PE 0x04 /* Parity Error */
  116. #define FE 0x08 /* Framing Error */
  117. #define BI 0x10 /* Break Interrupt */
  118. #define THRE 0x20 /* THR Empty */
  119. #define TEMT 0x40 /* TSR and UART_THR Empty */
  120. #define TFI 0x80 /* Transmission Finished Indicator */
  121. /* UART_MCR Masks */
  122. #define XOFF 0x01 /* Transmitter Off */
  123. #define MRTS 0x02 /* Manual Request To Send */
  124. #define RFIT 0x04 /* Receive FIFO IRQ Threshold */
  125. #define RFRT 0x08 /* Receive FIFO RTS Threshold */
  126. #define LOOP_ENA 0x10 /* Loopback Mode Enable */
  127. #define FCPOL 0x20 /* Flow Control Pin Polarity */
  128. #define ARTS 0x40 /* Automatic Request To Send */
  129. #define ACTS 0x80 /* Automatic Clear To Send */
  130. /* UART_MSR Masks */
  131. #define SCTS 0x01 /* Sticky CTS */
  132. #define CTS 0x10 /* Clear To Send */
  133. #define RFCS 0x20 /* Receive FIFO Count Status */
  134. /* UART_GCTL Masks */
  135. #define UCEN 0x01 /* Enable UARTx Clocks */
  136. #define UMOD_IRDA 0x02 /* Enable IrDA Mode */
  137. #define UMOD_MASK 0x02 /* Uart Mode Mask */
  138. #define TPOLC 0x04 /* IrDA TX Polarity Change */
  139. #define RPOLC 0x08 /* IrDA RX Polarity Change */
  140. #define FPE 0x10 /* Force Parity Error On Transmit */
  141. #define FFE 0x20 /* Force Framing Error On Transmit */
  142. #endif /* BFIN_UART_BF60X_STYLE */
  143. /* UART_IER Masks */
  144. #define ERBFI 0x01 /* Enable Receive Buffer Full Interrupt */
  145. #define ETBEI 0x02 /* Enable Transmit Buffer Empty Interrupt */
  146. #define ELSI 0x04 /* Enable RX Status Interrupt */
  147. #define EDSSI 0x08 /* Enable Modem Status Interrupt */
  148. #define EDTPTI 0x10 /* Enable DMA Transmit PIRQ Interrupt */
  149. #define ETFI 0x20 /* Enable Transmission Finished Interrupt */
  150. #define ERFCI 0x40 /* Enable Receive FIFO Count Interrupt */
  151. #if defined(BFIN_UART_BF60X_STYLE)
  152. # define OFFSET_REDIV 0x00 /* Version ID Register */
  153. # define OFFSET_CTL 0x04 /* Control Register */
  154. # define OFFSET_STAT 0x08 /* Status Register */
  155. # define OFFSET_SCR 0x0C /* SCR Scratch Register */
  156. # define OFFSET_CLK 0x10 /* Clock Rate Register */
  157. # define OFFSET_IER 0x14 /* Interrupt Enable Register */
  158. # define OFFSET_IER_SET 0x18 /* Set Interrupt Enable Register */
  159. # define OFFSET_IER_CLEAR 0x1C /* Clear Interrupt Enable Register */
  160. # define OFFSET_RBR 0x20 /* Receive Buffer register */
  161. # define OFFSET_THR 0x24 /* Transmit Holding register */
  162. #elif defined(BFIN_UART_BF54X_STYLE)
  163. # define OFFSET_DLL 0x00 /* Divisor Latch (Low-Byte) */
  164. # define OFFSET_DLH 0x04 /* Divisor Latch (High-Byte) */
  165. # define OFFSET_GCTL 0x08 /* Global Control Register */
  166. # define OFFSET_LCR 0x0C /* Line Control Register */
  167. # define OFFSET_MCR 0x10 /* Modem Control Register */
  168. # define OFFSET_LSR 0x14 /* Line Status Register */
  169. # define OFFSET_MSR 0x18 /* Modem Status Register */
  170. # define OFFSET_SCR 0x1C /* SCR Scratch Register */
  171. # define OFFSET_IER_SET 0x20 /* Set Interrupt Enable Register */
  172. # define OFFSET_IER_CLEAR 0x24 /* Clear Interrupt Enable Register */
  173. # define OFFSET_THR 0x28 /* Transmit Holding register */
  174. # define OFFSET_RBR 0x2C /* Receive Buffer register */
  175. #else /* BF533 style */
  176. # define OFFSET_THR 0x00 /* Transmit Holding register */
  177. # define OFFSET_RBR 0x00 /* Receive Buffer register */
  178. # define OFFSET_DLL 0x00 /* Divisor Latch (Low-Byte) */
  179. # define OFFSET_DLH 0x04 /* Divisor Latch (High-Byte) */
  180. # define OFFSET_IER 0x04 /* Interrupt Enable Register */
  181. # define OFFSET_IIR 0x08 /* Interrupt Identification Register */
  182. # define OFFSET_LCR 0x0C /* Line Control Register */
  183. # define OFFSET_MCR 0x10 /* Modem Control Register */
  184. # define OFFSET_LSR 0x14 /* Line Status Register */
  185. # define OFFSET_MSR 0x18 /* Modem Status Register */
  186. # define OFFSET_SCR 0x1C /* SCR Scratch Register */
  187. # define OFFSET_GCTL 0x24 /* Global Control Register */
  188. /* code should not need IIR, so force build error if they use it */
  189. # undef OFFSET_IIR
  190. #endif
  191. /*
  192. * All Blackfin system MMRs are padded to 32bits even if the register
  193. * itself is only 16bits. So use a helper macro to streamline this.
  194. */
  195. #define __BFP(m) u16 m; u16 __pad_##m
  196. struct bfin_uart_regs {
  197. #if defined(BFIN_UART_BF60X_STYLE)
  198. u32 revid;
  199. u32 ctl;
  200. u32 stat;
  201. u32 scr;
  202. u32 clk;
  203. u32 ier;
  204. u32 ier_set;
  205. u32 ier_clear;
  206. u32 rbr;
  207. u32 thr;
  208. u32 taip;
  209. u32 tsr;
  210. u32 rsr;
  211. u32 txdiv;
  212. u32 rxdiv;
  213. #elif defined(BFIN_UART_BF54X_STYLE)
  214. __BFP(dll);
  215. __BFP(dlh);
  216. __BFP(gctl);
  217. __BFP(lcr);
  218. __BFP(mcr);
  219. __BFP(lsr);
  220. __BFP(msr);
  221. __BFP(scr);
  222. __BFP(ier_set);
  223. __BFP(ier_clear);
  224. __BFP(thr);
  225. __BFP(rbr);
  226. #else
  227. union {
  228. u16 dll;
  229. u16 thr;
  230. const u16 rbr;
  231. };
  232. const u16 __pad0;
  233. union {
  234. u16 dlh;
  235. u16 ier;
  236. };
  237. const u16 __pad1;
  238. const __BFP(iir);
  239. __BFP(lcr);
  240. __BFP(mcr);
  241. __BFP(lsr);
  242. __BFP(msr);
  243. __BFP(scr);
  244. const u32 __pad2;
  245. __BFP(gctl);
  246. #endif
  247. };
  248. #undef __BFP
  249. #define port_membase(uart) (((struct bfin_serial_port *)(uart))->port.membase)
  250. /*
  251. #ifndef port_membase
  252. # define port_membase(p) 0
  253. #endif
  254. */
  255. #ifdef BFIN_UART_BF60X_STYLE
  256. #define UART_GET_CHAR(p) bfin_read32(port_membase(p) + OFFSET_RBR)
  257. #define UART_GET_CLK(p) bfin_read32(port_membase(p) + OFFSET_CLK)
  258. #define UART_GET_CTL(p) bfin_read32(port_membase(p) + OFFSET_CTL)
  259. #define UART_GET_GCTL(p) UART_GET_CTL(p)
  260. #define UART_GET_LCR(p) UART_GET_CTL(p)
  261. #define UART_GET_MCR(p) UART_GET_CTL(p)
  262. #if ANOMALY_16000030
  263. #define UART_GET_STAT(p) \
  264. ({ \
  265. u32 __ret; \
  266. unsigned long flags; \
  267. flags = hard_local_irq_save(); \
  268. __ret = bfin_read32(port_membase(p) + OFFSET_STAT); \
  269. hard_local_irq_restore(flags); \
  270. __ret; \
  271. })
  272. #else
  273. #define UART_GET_STAT(p) bfin_read32(port_membase(p) + OFFSET_STAT)
  274. #endif
  275. #define UART_GET_MSR(p) UART_GET_STAT(p)
  276. #define UART_PUT_CHAR(p, v) bfin_write32(port_membase(p) + OFFSET_THR, v)
  277. #define UART_PUT_CLK(p, v) bfin_write32(port_membase(p) + OFFSET_CLK, v)
  278. #define UART_PUT_CTL(p, v) bfin_write32(port_membase(p) + OFFSET_CTL, v)
  279. #define UART_PUT_GCTL(p, v) UART_PUT_CTL(p, v)
  280. #define UART_PUT_LCR(p, v) UART_PUT_CTL(p, v)
  281. #define UART_PUT_MCR(p, v) UART_PUT_CTL(p, v)
  282. #define UART_PUT_STAT(p, v) bfin_write32(port_membase(p) + OFFSET_STAT, v)
  283. #define UART_CLEAR_IER(p, v) bfin_write32(port_membase(p) + OFFSET_IER_CLEAR, v)
  284. #define UART_GET_IER(p) bfin_read32(port_membase(p) + OFFSET_IER)
  285. #define UART_SET_IER(p, v) bfin_write32(port_membase(p) + OFFSET_IER_SET, v)
  286. #define UART_CLEAR_DLAB(p) /* MMRs not muxed on BF60x */
  287. #define UART_SET_DLAB(p) /* MMRs not muxed on BF60x */
  288. #define UART_CLEAR_LSR(p) UART_PUT_STAT(p, -1)
  289. #define UART_GET_LSR(p) UART_GET_STAT(p)
  290. #define UART_PUT_LSR(p, v) UART_PUT_STAT(p, v)
  291. /* This handles hard CTS/RTS */
  292. #define BFIN_UART_CTSRTS_HARD
  293. #define UART_CLEAR_SCTS(p) UART_PUT_STAT(p, SCTS)
  294. #define UART_GET_CTS(x) (UART_GET_MSR(x) & CTS)
  295. #define UART_DISABLE_RTS(x) UART_PUT_MCR(x, UART_GET_MCR(x) & ~(ARTS | MRTS))
  296. #define UART_ENABLE_RTS(x) UART_PUT_MCR(x, UART_GET_MCR(x) | MRTS | ARTS)
  297. #define UART_ENABLE_INTS(x, v) UART_SET_IER(x, v)
  298. #define UART_DISABLE_INTS(x) UART_CLEAR_IER(x, 0xF)
  299. #else /* BFIN_UART_BF60X_STYLE */
  300. #define UART_GET_CHAR(p) bfin_read16(port_membase(p) + OFFSET_RBR)
  301. #define UART_GET_DLL(p) bfin_read16(port_membase(p) + OFFSET_DLL)
  302. #define UART_GET_DLH(p) bfin_read16(port_membase(p) + OFFSET_DLH)
  303. #define UART_GET_CLK(p) ((UART_GET_DLH(p) << 8) | UART_GET_DLL(p))
  304. #define UART_GET_GCTL(p) bfin_read16(port_membase(p) + OFFSET_GCTL)
  305. #define UART_GET_LCR(p) bfin_read16(port_membase(p) + OFFSET_LCR)
  306. #define UART_GET_MCR(p) bfin_read16(port_membase(p) + OFFSET_MCR)
  307. #define UART_GET_MSR(p) bfin_read16(port_membase(p) + OFFSET_MSR)
  308. #define UART_PUT_CHAR(p, v) bfin_write16(port_membase(p) + OFFSET_THR, v)
  309. #define UART_PUT_DLL(p, v) bfin_write16(port_membase(p) + OFFSET_DLL, v)
  310. #define UART_PUT_DLH(p, v) bfin_write16(port_membase(p) + OFFSET_DLH, v)
  311. #define UART_PUT_CLK(p, v) do \
  312. {\
  313. UART_PUT_DLL(p, v & 0xFF); \
  314. UART_PUT_DLH(p, (v >> 8) & 0xFF); } while (0);
  315. #define UART_PUT_GCTL(p, v) bfin_write16(port_membase(p) + OFFSET_GCTL, v)
  316. #define UART_PUT_LCR(p, v) bfin_write16(port_membase(p) + OFFSET_LCR, v)
  317. #define UART_PUT_MCR(p, v) bfin_write16(port_membase(p) + OFFSET_MCR, v)
  318. #ifdef BFIN_UART_BF54X_STYLE
  319. #define UART_CLEAR_IER(p, v) bfin_write16(port_membase(p) + OFFSET_IER_CLEAR, v)
  320. #define UART_GET_IER(p) bfin_read16(port_membase(p) + OFFSET_IER_SET)
  321. #define UART_SET_IER(p, v) bfin_write16(port_membase(p) + OFFSET_IER_SET, v)
  322. #define UART_CLEAR_DLAB(p) /* MMRs not muxed on BF54x */
  323. #define UART_SET_DLAB(p) /* MMRs not muxed on BF54x */
  324. #define UART_CLEAR_LSR(p) bfin_write16(port_membase(p) + OFFSET_LSR, -1)
  325. #define UART_GET_LSR(p) bfin_read16(port_membase(p) + OFFSET_LSR)
  326. #define UART_PUT_LSR(p, v) bfin_write16(port_membase(p) + OFFSET_LSR, v)
  327. /* This handles hard CTS/RTS */
  328. #define BFIN_UART_CTSRTS_HARD
  329. #define UART_CLEAR_SCTS(p) bfin_write16((port_membase(p) + OFFSET_MSR), SCTS)
  330. #define UART_GET_CTS(x) (UART_GET_MSR(x) & CTS)
  331. #define UART_DISABLE_RTS(x) UART_PUT_MCR(x, UART_GET_MCR(x) & ~(ARTS | MRTS))
  332. #define UART_ENABLE_RTS(x) UART_PUT_MCR(x, UART_GET_MCR(x) | MRTS | ARTS)
  333. #define UART_ENABLE_INTS(x, v) UART_SET_IER(x, v)
  334. #define UART_DISABLE_INTS(x) UART_CLEAR_IER(x, 0xF)
  335. #else /* BF533 style */
  336. #define UART_CLEAR_IER(p, v) UART_PUT_IER(p, UART_GET_IER(p) & ~(v))
  337. #define UART_GET_IER(p) bfin_read16(port_membase(p) + OFFSET_IER)
  338. #define UART_PUT_IER(p, v) bfin_write16(port_membase(p) + OFFSET_IER, v)
  339. #define UART_SET_IER(p, v) UART_PUT_IER(p, UART_GET_IER(p) | (v))
  340. #define UART_CLEAR_DLAB(p) do { UART_PUT_LCR(p, UART_GET_LCR(p) & ~DLAB); SSYNC(); } while (0)
  341. #define UART_SET_DLAB(p) do { UART_PUT_LCR(p, UART_GET_LCR(p) | DLAB); SSYNC(); } while (0)
  342. #define get_lsr_cache(uart) (((struct bfin_serial_port *)(uart))->lsr)
  343. #define put_lsr_cache(uart, v) (((struct bfin_serial_port *)(uart))->lsr = (v))
  344. /*
  345. #ifndef put_lsr_cache
  346. # define put_lsr_cache(p, v)
  347. #endif
  348. #ifndef get_lsr_cache
  349. # define get_lsr_cache(p) 0
  350. #endif
  351. */
  352. /* The hardware clears the LSR bits upon read, so we need to cache
  353. * some of the more fun bits in software so they don't get lost
  354. * when checking the LSR in other code paths (TX).
  355. */
  356. static inline void UART_CLEAR_LSR(void *p)
  357. {
  358. put_lsr_cache(p, 0);
  359. bfin_write16(port_membase(p) + OFFSET_LSR, -1);
  360. }
  361. static inline unsigned int UART_GET_LSR(void *p)
  362. {
  363. unsigned int lsr = bfin_read16(port_membase(p) + OFFSET_LSR);
  364. put_lsr_cache(p, get_lsr_cache(p) | (lsr & (BI|FE|PE|OE)));
  365. return lsr | get_lsr_cache(p);
  366. }
  367. static inline void UART_PUT_LSR(void *p, uint16_t val)
  368. {
  369. put_lsr_cache(p, get_lsr_cache(p) & ~val);
  370. }
  371. /* This handles soft CTS/RTS */
  372. #define UART_GET_CTS(x) gpio_get_value((x)->cts_pin)
  373. #define UART_DISABLE_RTS(x) gpio_set_value((x)->rts_pin, 1)
  374. #define UART_ENABLE_RTS(x) gpio_set_value((x)->rts_pin, 0)
  375. #define UART_ENABLE_INTS(x, v) UART_PUT_IER(x, v)
  376. #define UART_DISABLE_INTS(x) UART_PUT_IER(x, 0)
  377. #endif /* BFIN_UART_BF54X_STYLE */
  378. #endif /* BFIN_UART_BF60X_STYLE */
  379. #ifndef BFIN_UART_TX_FIFO_SIZE
  380. # define BFIN_UART_TX_FIFO_SIZE 2
  381. #endif
  382. #endif /* __BFIN_ASM_SERIAL_H__ */