sdrc2xxx.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * linux/arch/arm/mach-omap2/sdrc2xxx.c
  3. *
  4. * SDRAM timing related functions for OMAP2xxx
  5. *
  6. * Copyright (C) 2005, 2008 Texas Instruments Inc.
  7. * Copyright (C) 2005, 2008 Nokia Corporation
  8. *
  9. * Tony Lindgren <tony@atomide.com>
  10. * Paul Walmsley
  11. * Richard Woodruff <r-woodruff2@ti.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/device.h>
  20. #include <linux/list.h>
  21. #include <linux/errno.h>
  22. #include <linux/delay.h>
  23. #include <linux/clk.h>
  24. #include <linux/io.h>
  25. #include "soc.h"
  26. #include "iomap.h"
  27. #include "common.h"
  28. #include "prm2xxx.h"
  29. #include "clock.h"
  30. #include "sdrc.h"
  31. #include "sram.h"
  32. /* Memory timing, DLL mode flags */
  33. #define M_DDR 1
  34. #define M_LOCK_CTRL (1 << 2)
  35. #define M_UNLOCK 0
  36. #define M_LOCK 1
  37. static struct memory_timings mem_timings;
  38. static u32 curr_perf_level = CORE_CLK_SRC_DPLL_X2;
  39. static u32 omap2xxx_sdrc_get_slow_dll_ctrl(void)
  40. {
  41. return mem_timings.slow_dll_ctrl;
  42. }
  43. static u32 omap2xxx_sdrc_get_fast_dll_ctrl(void)
  44. {
  45. return mem_timings.fast_dll_ctrl;
  46. }
  47. static u32 omap2xxx_sdrc_get_type(void)
  48. {
  49. return mem_timings.m_type;
  50. }
  51. /*
  52. * Check the DLL lock state, and return tue if running in unlock mode.
  53. * This is needed to compensate for the shifted DLL value in unlock mode.
  54. */
  55. u32 omap2xxx_sdrc_dll_is_unlocked(void)
  56. {
  57. /* dlla and dllb are a set */
  58. u32 dll_state = sdrc_read_reg(SDRC_DLLA_CTRL);
  59. if ((dll_state & (1 << 2)) == (1 << 2))
  60. return 1;
  61. else
  62. return 0;
  63. }
  64. /*
  65. * 'level' is the value to store to CM_CLKSEL2_PLL.CORE_CLK_SRC.
  66. * Practical values are CORE_CLK_SRC_DPLL (for CORE_CLK = DPLL_CLK) or
  67. * CORE_CLK_SRC_DPLL_X2 (for CORE_CLK = * DPLL_CLK * 2)
  68. *
  69. * Used by the clock framework during CORE DPLL changes
  70. */
  71. u32 omap2xxx_sdrc_reprogram(u32 level, u32 force)
  72. {
  73. u32 dll_ctrl, m_type;
  74. u32 prev = curr_perf_level;
  75. unsigned long flags;
  76. if ((curr_perf_level == level) && !force)
  77. return prev;
  78. if (level == CORE_CLK_SRC_DPLL)
  79. dll_ctrl = omap2xxx_sdrc_get_slow_dll_ctrl();
  80. else if (level == CORE_CLK_SRC_DPLL_X2)
  81. dll_ctrl = omap2xxx_sdrc_get_fast_dll_ctrl();
  82. else
  83. return prev;
  84. m_type = omap2xxx_sdrc_get_type();
  85. local_irq_save(flags);
  86. /*
  87. * XXX These calls should be abstracted out through a
  88. * prm2xxx.c function
  89. */
  90. if (cpu_is_omap2420())
  91. writel_relaxed(0xffff, OMAP2420_PRCM_VOLTSETUP);
  92. else
  93. writel_relaxed(0xffff, OMAP2430_PRCM_VOLTSETUP);
  94. omap2_sram_reprogram_sdrc(level, dll_ctrl, m_type);
  95. curr_perf_level = level;
  96. local_irq_restore(flags);
  97. return prev;
  98. }
  99. /* Used by the clock framework during CORE DPLL changes */
  100. void omap2xxx_sdrc_init_params(u32 force_lock_to_unlock_mode)
  101. {
  102. unsigned long dll_cnt;
  103. u32 fast_dll = 0;
  104. /* DDR = 1, SDR = 0 */
  105. mem_timings.m_type = !((sdrc_read_reg(SDRC_MR_0) & 0x3) == 0x1);
  106. /* 2422 es2.05 and beyond has a single SIP DDR instead of 2 like others.
  107. * In the case of 2422, its ok to use CS1 instead of CS0.
  108. */
  109. if (cpu_is_omap2422())
  110. mem_timings.base_cs = 1;
  111. else
  112. mem_timings.base_cs = 0;
  113. if (mem_timings.m_type != M_DDR)
  114. return;
  115. /* With DDR we need to determine the low frequency DLL value */
  116. if (((mem_timings.fast_dll_ctrl & (1 << 2)) == M_LOCK_CTRL))
  117. mem_timings.dll_mode = M_UNLOCK;
  118. else
  119. mem_timings.dll_mode = M_LOCK;
  120. if (mem_timings.base_cs == 0) {
  121. fast_dll = sdrc_read_reg(SDRC_DLLA_CTRL);
  122. dll_cnt = sdrc_read_reg(SDRC_DLLA_STATUS) & 0xff00;
  123. } else {
  124. fast_dll = sdrc_read_reg(SDRC_DLLB_CTRL);
  125. dll_cnt = sdrc_read_reg(SDRC_DLLB_STATUS) & 0xff00;
  126. }
  127. if (force_lock_to_unlock_mode) {
  128. fast_dll &= ~0xff00;
  129. fast_dll |= dll_cnt; /* Current lock mode */
  130. }
  131. /* set fast timings with DLL filter disabled */
  132. mem_timings.fast_dll_ctrl = (fast_dll | (3 << 8));
  133. /* No disruptions, DDR will be offline & C-ABI not followed */
  134. omap2_sram_ddr_init(&mem_timings.slow_dll_ctrl,
  135. mem_timings.fast_dll_ctrl,
  136. mem_timings.base_cs,
  137. force_lock_to_unlock_mode);
  138. mem_timings.slow_dll_ctrl &= 0xff00; /* Keep lock value */
  139. /* Turn status into unlock ctrl */
  140. mem_timings.slow_dll_ctrl |=
  141. ((mem_timings.fast_dll_ctrl & 0xF) | (1 << 2));
  142. /* 90 degree phase for anything below 133MHz + disable DLL filter */
  143. mem_timings.slow_dll_ctrl |= ((1 << 1) | (3 << 8));
  144. }