prminst44xx.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * OMAP4 PRM instance functions
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Copyright (C) 2011 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/errno.h>
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include "iomap.h"
  18. #include "common.h"
  19. #include "prcm-common.h"
  20. #include "prm44xx.h"
  21. #include "prm54xx.h"
  22. #include "prm7xx.h"
  23. #include "prminst44xx.h"
  24. #include "prm-regbits-44xx.h"
  25. #include "prcm44xx.h"
  26. #include "prcm43xx.h"
  27. #include "prcm_mpu44xx.h"
  28. #include "soc.h"
  29. static void __iomem *_prm_bases[OMAP4_MAX_PRCM_PARTITIONS];
  30. static s32 prm_dev_inst = PRM_INSTANCE_UNKNOWN;
  31. /**
  32. * omap_prm_base_init - Populates the prm partitions
  33. *
  34. * Populates the base addresses of the _prm_bases
  35. * array used for read/write of prm module registers.
  36. */
  37. void omap_prm_base_init(void)
  38. {
  39. _prm_bases[OMAP4430_PRM_PARTITION] = prm_base;
  40. _prm_bases[OMAP4430_PRCM_MPU_PARTITION] = prcm_mpu_base;
  41. }
  42. s32 omap4_prmst_get_prm_dev_inst(void)
  43. {
  44. return prm_dev_inst;
  45. }
  46. void omap4_prminst_set_prm_dev_inst(s32 dev_inst)
  47. {
  48. prm_dev_inst = dev_inst;
  49. }
  50. /* Read a register in a PRM instance */
  51. u32 omap4_prminst_read_inst_reg(u8 part, s16 inst, u16 idx)
  52. {
  53. BUG_ON(part >= OMAP4_MAX_PRCM_PARTITIONS ||
  54. part == OMAP4430_INVALID_PRCM_PARTITION ||
  55. !_prm_bases[part]);
  56. return readl_relaxed(_prm_bases[part] + inst + idx);
  57. }
  58. /* Write into a register in a PRM instance */
  59. void omap4_prminst_write_inst_reg(u32 val, u8 part, s16 inst, u16 idx)
  60. {
  61. BUG_ON(part >= OMAP4_MAX_PRCM_PARTITIONS ||
  62. part == OMAP4430_INVALID_PRCM_PARTITION ||
  63. !_prm_bases[part]);
  64. writel_relaxed(val, _prm_bases[part] + inst + idx);
  65. }
  66. /* Read-modify-write a register in PRM. Caller must lock */
  67. u32 omap4_prminst_rmw_inst_reg_bits(u32 mask, u32 bits, u8 part, s16 inst,
  68. u16 idx)
  69. {
  70. u32 v;
  71. v = omap4_prminst_read_inst_reg(part, inst, idx);
  72. v &= ~mask;
  73. v |= bits;
  74. omap4_prminst_write_inst_reg(v, part, inst, idx);
  75. return v;
  76. }
  77. /**
  78. * omap4_prminst_is_hardreset_asserted - read the HW reset line state of
  79. * submodules contained in the hwmod module
  80. * @rstctrl_reg: RM_RSTCTRL register address for this module
  81. * @shift: register bit shift corresponding to the reset line to check
  82. *
  83. * Returns 1 if the (sub)module hardreset line is currently asserted,
  84. * 0 if the (sub)module hardreset line is not currently asserted, or
  85. * -EINVAL upon parameter error.
  86. */
  87. int omap4_prminst_is_hardreset_asserted(u8 shift, u8 part, s16 inst,
  88. u16 rstctrl_offs)
  89. {
  90. u32 v;
  91. v = omap4_prminst_read_inst_reg(part, inst, rstctrl_offs);
  92. v &= 1 << shift;
  93. v >>= shift;
  94. return v;
  95. }
  96. /**
  97. * omap4_prminst_assert_hardreset - assert the HW reset line of a submodule
  98. * @rstctrl_reg: RM_RSTCTRL register address for this module
  99. * @shift: register bit shift corresponding to the reset line to assert
  100. *
  101. * Some IPs like dsp, ipu or iva contain processors that require an HW
  102. * reset line to be asserted / deasserted in order to fully enable the
  103. * IP. These modules may have multiple hard-reset lines that reset
  104. * different 'submodules' inside the IP block. This function will
  105. * place the submodule into reset. Returns 0 upon success or -EINVAL
  106. * upon an argument error.
  107. */
  108. int omap4_prminst_assert_hardreset(u8 shift, u8 part, s16 inst,
  109. u16 rstctrl_offs)
  110. {
  111. u32 mask = 1 << shift;
  112. omap4_prminst_rmw_inst_reg_bits(mask, mask, part, inst, rstctrl_offs);
  113. return 0;
  114. }
  115. /**
  116. * omap4_prminst_deassert_hardreset - deassert a submodule hardreset line and
  117. * wait
  118. * @shift: register bit shift corresponding to the reset line to deassert
  119. * @st_shift: status bit offset corresponding to the reset line
  120. * @part: PRM partition
  121. * @inst: PRM instance offset
  122. * @rstctrl_offs: reset register offset
  123. * @rstst_offs: reset status register offset
  124. *
  125. * Some IPs like dsp, ipu or iva contain processors that require an HW
  126. * reset line to be asserted / deasserted in order to fully enable the
  127. * IP. These modules may have multiple hard-reset lines that reset
  128. * different 'submodules' inside the IP block. This function will
  129. * take the submodule out of reset and wait until the PRCM indicates
  130. * that the reset has completed before returning. Returns 0 upon success or
  131. * -EINVAL upon an argument error, -EEXIST if the submodule was already out
  132. * of reset, or -EBUSY if the submodule did not exit reset promptly.
  133. */
  134. int omap4_prminst_deassert_hardreset(u8 shift, u8 st_shift, u8 part, s16 inst,
  135. u16 rstctrl_offs, u16 rstst_offs)
  136. {
  137. int c;
  138. u32 mask = 1 << shift;
  139. u32 st_mask = 1 << st_shift;
  140. /* Check the current status to avoid de-asserting the line twice */
  141. if (omap4_prminst_is_hardreset_asserted(shift, part, inst,
  142. rstctrl_offs) == 0)
  143. return -EEXIST;
  144. /* Clear the reset status by writing 1 to the status bit */
  145. omap4_prminst_rmw_inst_reg_bits(0xffffffff, st_mask, part, inst,
  146. rstst_offs);
  147. /* de-assert the reset control line */
  148. omap4_prminst_rmw_inst_reg_bits(mask, 0, part, inst, rstctrl_offs);
  149. /* wait the status to be set */
  150. omap_test_timeout(omap4_prminst_is_hardreset_asserted(st_shift, part,
  151. inst, rstst_offs),
  152. MAX_MODULE_HARDRESET_WAIT, c);
  153. return (c == MAX_MODULE_HARDRESET_WAIT) ? -EBUSY : 0;
  154. }
  155. void omap4_prminst_global_warm_sw_reset(void)
  156. {
  157. u32 v;
  158. s32 inst = omap4_prmst_get_prm_dev_inst();
  159. if (inst == PRM_INSTANCE_UNKNOWN)
  160. return;
  161. v = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION, inst,
  162. OMAP4_PRM_RSTCTRL_OFFSET);
  163. v |= OMAP4430_RST_GLOBAL_WARM_SW_MASK;
  164. omap4_prminst_write_inst_reg(v, OMAP4430_PRM_PARTITION,
  165. inst, OMAP4_PRM_RSTCTRL_OFFSET);
  166. /* OCP barrier */
  167. v = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  168. inst, OMAP4_PRM_RSTCTRL_OFFSET);
  169. }