omap-smp.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * OMAP4 SMP source file. It contains platform specific functions
  3. * needed for the linux smp kernel.
  4. *
  5. * Copyright (C) 2009 Texas Instruments, Inc.
  6. *
  7. * Author:
  8. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * Platform file needed for the OMAP4 SMP. This file is based on arm
  11. * realview smp platform.
  12. * * Copyright (c) 2002 ARM Limited.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/device.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <linux/irqchip/arm-gic.h>
  23. #include <asm/smp_scu.h>
  24. #include <asm/virt.h>
  25. #include "omap-secure.h"
  26. #include "omap-wakeupgen.h"
  27. #include <asm/cputype.h>
  28. #include "soc.h"
  29. #include "iomap.h"
  30. #include "common.h"
  31. #include "clockdomain.h"
  32. #include "pm.h"
  33. #define CPU_MASK 0xff0ffff0
  34. #define CPU_CORTEX_A9 0x410FC090
  35. #define CPU_CORTEX_A15 0x410FC0F0
  36. #define OMAP5_CORE_COUNT 0x2
  37. struct omap_smp_config {
  38. unsigned long cpu1_rstctrl_pa;
  39. void __iomem *cpu1_rstctrl_va;
  40. void __iomem *scu_base;
  41. void *startup_addr;
  42. };
  43. static struct omap_smp_config cfg;
  44. static const struct omap_smp_config omap443x_cfg __initconst = {
  45. .cpu1_rstctrl_pa = 0x4824380c,
  46. .startup_addr = omap4_secondary_startup,
  47. };
  48. static const struct omap_smp_config omap446x_cfg __initconst = {
  49. .cpu1_rstctrl_pa = 0x4824380c,
  50. .startup_addr = omap4460_secondary_startup,
  51. };
  52. static const struct omap_smp_config omap5_cfg __initconst = {
  53. .cpu1_rstctrl_pa = 0x48243810,
  54. .startup_addr = omap5_secondary_startup,
  55. };
  56. static DEFINE_SPINLOCK(boot_lock);
  57. void __iomem *omap4_get_scu_base(void)
  58. {
  59. return cfg.scu_base;
  60. }
  61. #ifdef CONFIG_OMAP5_ERRATA_801819
  62. void omap5_erratum_workaround_801819(void)
  63. {
  64. u32 acr, revidr;
  65. u32 acr_mask;
  66. /* REVIDR[3] indicates erratum fix available on silicon */
  67. asm volatile ("mrc p15, 0, %0, c0, c0, 6" : "=r" (revidr));
  68. if (revidr & (0x1 << 3))
  69. return;
  70. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  71. /*
  72. * BIT(27) - Disables streaming. All write-allocate lines allocate in
  73. * the L1 or L2 cache.
  74. * BIT(25) - Disables streaming. All write-allocate lines allocate in
  75. * the L1 cache.
  76. */
  77. acr_mask = (0x3 << 25) | (0x3 << 27);
  78. /* do we already have it done.. if yes, skip expensive smc */
  79. if ((acr & acr_mask) == acr_mask)
  80. return;
  81. acr |= acr_mask;
  82. omap_smc1(OMAP5_DRA7_MON_SET_ACR_INDEX, acr);
  83. pr_debug("%s: ARM erratum workaround 801819 applied on CPU%d\n",
  84. __func__, smp_processor_id());
  85. }
  86. #else
  87. static inline void omap5_erratum_workaround_801819(void) { }
  88. #endif
  89. static void omap4_secondary_init(unsigned int cpu)
  90. {
  91. /*
  92. * Configure ACTRL and enable NS SMP bit access on CPU1 on HS device.
  93. * OMAP44XX EMU/HS devices - CPU0 SMP bit access is enabled in PPA
  94. * init and for CPU1, a secure PPA API provided. CPU0 must be ON
  95. * while executing NS_SMP API on CPU1 and PPA version must be 1.4.0+.
  96. * OMAP443X GP devices- SMP bit isn't accessible.
  97. * OMAP446X GP devices - SMP bit access is enabled on both CPUs.
  98. */
  99. if (soc_is_omap443x() && (omap_type() != OMAP2_DEVICE_TYPE_GP))
  100. omap_secure_dispatcher(OMAP4_PPA_CPU_ACTRL_SMP_INDEX,
  101. 4, 0, 0, 0, 0, 0);
  102. if (soc_is_omap54xx() || soc_is_dra7xx()) {
  103. /*
  104. * Configure the CNTFRQ register for the secondary cpu's which
  105. * indicates the frequency of the cpu local timers.
  106. */
  107. set_cntfreq();
  108. /* Configure ACR to disable streaming WA for 801819 */
  109. omap5_erratum_workaround_801819();
  110. }
  111. /*
  112. * Synchronise with the boot thread.
  113. */
  114. spin_lock(&boot_lock);
  115. spin_unlock(&boot_lock);
  116. }
  117. static int omap4_boot_secondary(unsigned int cpu, struct task_struct *idle)
  118. {
  119. static struct clockdomain *cpu1_clkdm;
  120. static bool booted;
  121. static struct powerdomain *cpu1_pwrdm;
  122. void __iomem *base = omap_get_wakeupgen_base();
  123. /*
  124. * Set synchronisation state between this boot processor
  125. * and the secondary one
  126. */
  127. spin_lock(&boot_lock);
  128. /*
  129. * Update the AuxCoreBoot0 with boot state for secondary core.
  130. * omap4_secondary_startup() routine will hold the secondary core till
  131. * the AuxCoreBoot1 register is updated with cpu state
  132. * A barrier is added to ensure that write buffer is drained
  133. */
  134. if (omap_secure_apis_support())
  135. omap_modify_auxcoreboot0(0x200, 0xfffffdff);
  136. else
  137. writel_relaxed(0x20, base + OMAP_AUX_CORE_BOOT_0);
  138. if (!cpu1_clkdm && !cpu1_pwrdm) {
  139. cpu1_clkdm = clkdm_lookup("mpu1_clkdm");
  140. cpu1_pwrdm = pwrdm_lookup("cpu1_pwrdm");
  141. }
  142. /*
  143. * The SGI(Software Generated Interrupts) are not wakeup capable
  144. * from low power states. This is known limitation on OMAP4 and
  145. * needs to be worked around by using software forced clockdomain
  146. * wake-up. To wakeup CPU1, CPU0 forces the CPU1 clockdomain to
  147. * software force wakeup. The clockdomain is then put back to
  148. * hardware supervised mode.
  149. * More details can be found in OMAP4430 TRM - Version J
  150. * Section :
  151. * 4.3.4.2 Power States of CPU0 and CPU1
  152. */
  153. if (booted && cpu1_pwrdm && cpu1_clkdm) {
  154. /*
  155. * GIC distributor control register has changed between
  156. * CortexA9 r1pX and r2pX. The Control Register secure
  157. * banked version is now composed of 2 bits:
  158. * bit 0 == Secure Enable
  159. * bit 1 == Non-Secure Enable
  160. * The Non-Secure banked register has not changed
  161. * Because the ROM Code is based on the r1pX GIC, the CPU1
  162. * GIC restoration will cause a problem to CPU0 Non-Secure SW.
  163. * The workaround must be:
  164. * 1) Before doing the CPU1 wakeup, CPU0 must disable
  165. * the GIC distributor
  166. * 2) CPU1 must re-enable the GIC distributor on
  167. * it's wakeup path.
  168. */
  169. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD)) {
  170. local_irq_disable();
  171. gic_dist_disable();
  172. }
  173. /*
  174. * Ensure that CPU power state is set to ON to avoid CPU
  175. * powerdomain transition on wfi
  176. */
  177. clkdm_deny_idle_nolock(cpu1_clkdm);
  178. pwrdm_set_next_pwrst(cpu1_pwrdm, PWRDM_POWER_ON);
  179. clkdm_allow_idle_nolock(cpu1_clkdm);
  180. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD)) {
  181. while (gic_dist_disabled()) {
  182. udelay(1);
  183. cpu_relax();
  184. }
  185. gic_timer_retrigger();
  186. local_irq_enable();
  187. }
  188. } else {
  189. dsb_sev();
  190. booted = true;
  191. }
  192. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  193. /*
  194. * Now the secondary core is starting up let it run its
  195. * calibrations, then wait for it to finish
  196. */
  197. spin_unlock(&boot_lock);
  198. return 0;
  199. }
  200. /*
  201. * Initialise the CPU possible map early - this describes the CPUs
  202. * which may be present or become present in the system.
  203. */
  204. static void __init omap4_smp_init_cpus(void)
  205. {
  206. unsigned int i = 0, ncores = 1, cpu_id;
  207. /* Use ARM cpuid check here, as SoC detection will not work so early */
  208. cpu_id = read_cpuid_id() & CPU_MASK;
  209. if (cpu_id == CPU_CORTEX_A9) {
  210. /*
  211. * Currently we can't call ioremap here because
  212. * SoC detection won't work until after init_early.
  213. */
  214. cfg.scu_base = OMAP2_L4_IO_ADDRESS(scu_a9_get_base());
  215. BUG_ON(!cfg.scu_base);
  216. ncores = scu_get_core_count(cfg.scu_base);
  217. } else if (cpu_id == CPU_CORTEX_A15) {
  218. ncores = OMAP5_CORE_COUNT;
  219. }
  220. /* sanity check */
  221. if (ncores > nr_cpu_ids) {
  222. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  223. ncores, nr_cpu_ids);
  224. ncores = nr_cpu_ids;
  225. }
  226. for (i = 0; i < ncores; i++)
  227. set_cpu_possible(i, true);
  228. }
  229. static void __init omap4_smp_prepare_cpus(unsigned int max_cpus)
  230. {
  231. void __iomem *base = omap_get_wakeupgen_base();
  232. const struct omap_smp_config *c = NULL;
  233. if (soc_is_omap443x())
  234. c = &omap443x_cfg;
  235. else if (soc_is_omap446x())
  236. c = &omap446x_cfg;
  237. else if (soc_is_dra74x() || soc_is_omap54xx())
  238. c = &omap5_cfg;
  239. if (!c) {
  240. pr_err("%s Unknown SMP SoC?\n", __func__);
  241. return;
  242. }
  243. /* Must preserve cfg.scu_base set earlier */
  244. cfg.cpu1_rstctrl_pa = c->cpu1_rstctrl_pa;
  245. cfg.startup_addr = c->startup_addr;
  246. if (soc_is_dra74x() || soc_is_omap54xx()) {
  247. if ((__boot_cpu_mode & MODE_MASK) == HYP_MODE)
  248. cfg.startup_addr = omap5_secondary_hyp_startup;
  249. omap5_erratum_workaround_801819();
  250. }
  251. cfg.cpu1_rstctrl_va = ioremap(cfg.cpu1_rstctrl_pa, 4);
  252. if (!cfg.cpu1_rstctrl_va)
  253. return;
  254. /*
  255. * Initialise the SCU and wake up the secondary core using
  256. * wakeup_secondary().
  257. */
  258. if (cfg.scu_base)
  259. scu_enable(cfg.scu_base);
  260. /*
  261. * Reset CPU1 before configuring, otherwise kexec will
  262. * end up trying to use old kernel startup address.
  263. */
  264. if (cfg.cpu1_rstctrl_va) {
  265. writel_relaxed(1, cfg.cpu1_rstctrl_va);
  266. readl_relaxed(cfg.cpu1_rstctrl_va);
  267. writel_relaxed(0, cfg.cpu1_rstctrl_va);
  268. }
  269. /*
  270. * Write the address of secondary startup routine into the
  271. * AuxCoreBoot1 where ROM code will jump and start executing
  272. * on secondary core once out of WFE
  273. * A barrier is added to ensure that write buffer is drained
  274. */
  275. if (omap_secure_apis_support())
  276. omap_auxcoreboot_addr(virt_to_phys(cfg.startup_addr));
  277. else
  278. writel_relaxed(virt_to_phys(cfg.startup_addr),
  279. base + OMAP_AUX_CORE_BOOT_1);
  280. }
  281. const struct smp_operations omap4_smp_ops __initconst = {
  282. .smp_init_cpus = omap4_smp_init_cpus,
  283. .smp_prepare_cpus = omap4_smp_prepare_cpus,
  284. .smp_secondary_init = omap4_secondary_init,
  285. .smp_boot_secondary = omap4_boot_secondary,
  286. #ifdef CONFIG_HOTPLUG_CPU
  287. .cpu_die = omap4_cpu_die,
  288. .cpu_kill = omap4_cpu_kill,
  289. #endif
  290. };