iomap.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * IO mappings for OMAP2+
  3. *
  4. * IO definitions for TI OMAP processors and boards
  5. *
  6. * Copied from arch/arm/mach-sa1100/include/mach/io.h
  7. * Copyright (C) 1997-1999 Russell King
  8. *
  9. * Copyright (C) 2009-2012 Texas Instruments
  10. * Added OMAP4/5 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. */
  32. #define OMAP2_L3_IO_OFFSET 0x90000000
  33. #define OMAP2_L3_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_L3_IO_OFFSET) /* L3 */
  34. #define OMAP2_L4_IO_OFFSET 0xb2000000
  35. #define OMAP2_L4_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_L4_IO_OFFSET) /* L4 */
  36. #define OMAP4_L3_IO_OFFSET 0xb4000000
  37. #define OMAP4_L3_IO_ADDRESS(pa) IOMEM((pa) + OMAP4_L3_IO_OFFSET) /* L3 */
  38. #define AM33XX_L4_WK_IO_OFFSET 0xb5000000
  39. #define AM33XX_L4_WK_IO_ADDRESS(pa) IOMEM((pa) + AM33XX_L4_WK_IO_OFFSET)
  40. #define OMAP4_L3_PER_IO_OFFSET 0xb1100000
  41. #define OMAP4_L3_PER_IO_ADDRESS(pa) IOMEM((pa) + OMAP4_L3_PER_IO_OFFSET)
  42. #define OMAP2_EMU_IO_OFFSET 0xaa800000 /* Emulation */
  43. #define OMAP2_EMU_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_EMU_IO_OFFSET)
  44. /*
  45. * ----------------------------------------------------------------------------
  46. * Omap2 specific IO mapping
  47. * ----------------------------------------------------------------------------
  48. */
  49. /* We map both L3 and L4 on OMAP2 */
  50. #define L3_24XX_PHYS L3_24XX_BASE /* 0x68000000 --> 0xf8000000*/
  51. #define L3_24XX_VIRT (L3_24XX_PHYS + OMAP2_L3_IO_OFFSET)
  52. #define L3_24XX_SIZE SZ_1M /* 44kB of 128MB used, want 1MB sect */
  53. #define L4_24XX_PHYS L4_24XX_BASE /* 0x48000000 --> 0xfa000000 */
  54. #define L4_24XX_VIRT (L4_24XX_PHYS + OMAP2_L4_IO_OFFSET)
  55. #define L4_24XX_SIZE SZ_1M /* 1MB of 128MB used, want 1MB sect */
  56. #define L4_WK_243X_PHYS L4_WK_243X_BASE /* 0x49000000 --> 0xfb000000 */
  57. #define L4_WK_243X_VIRT (L4_WK_243X_PHYS + OMAP2_L4_IO_OFFSET)
  58. #define L4_WK_243X_SIZE SZ_1M
  59. #define OMAP243X_GPMC_PHYS OMAP243X_GPMC_BASE
  60. #define OMAP243X_GPMC_VIRT (OMAP243X_GPMC_PHYS + OMAP2_L3_IO_OFFSET)
  61. /* 0x6e000000 --> 0xfe000000 */
  62. #define OMAP243X_GPMC_SIZE SZ_1M
  63. #define OMAP243X_SDRC_PHYS OMAP243X_SDRC_BASE
  64. /* 0x6D000000 --> 0xfd000000 */
  65. #define OMAP243X_SDRC_VIRT (OMAP243X_SDRC_PHYS + OMAP2_L3_IO_OFFSET)
  66. #define OMAP243X_SDRC_SIZE SZ_1M
  67. #define OMAP243X_SMS_PHYS OMAP243X_SMS_BASE
  68. /* 0x6c000000 --> 0xfc000000 */
  69. #define OMAP243X_SMS_VIRT (OMAP243X_SMS_PHYS + OMAP2_L3_IO_OFFSET)
  70. #define OMAP243X_SMS_SIZE SZ_1M
  71. /* 2420 IVA */
  72. #define DSP_MEM_2420_PHYS OMAP2420_DSP_MEM_BASE
  73. /* 0x58000000 --> 0xfc100000 */
  74. #define DSP_MEM_2420_VIRT 0xfc100000
  75. #define DSP_MEM_2420_SIZE 0x28000
  76. #define DSP_IPI_2420_PHYS OMAP2420_DSP_IPI_BASE
  77. /* 0x59000000 --> 0xfc128000 */
  78. #define DSP_IPI_2420_VIRT 0xfc128000
  79. #define DSP_IPI_2420_SIZE SZ_4K
  80. #define DSP_MMU_2420_PHYS OMAP2420_DSP_MMU_BASE
  81. /* 0x5a000000 --> 0xfc129000 */
  82. #define DSP_MMU_2420_VIRT 0xfc129000
  83. #define DSP_MMU_2420_SIZE SZ_4K
  84. /* 2430 IVA2.1 - currently unmapped */
  85. /*
  86. * ----------------------------------------------------------------------------
  87. * Omap3 specific IO mapping
  88. * ----------------------------------------------------------------------------
  89. */
  90. /* We map both L3 and L4 on OMAP3 */
  91. #define L3_34XX_PHYS L3_34XX_BASE /* 0x68000000 --> 0xf8000000 */
  92. #define L3_34XX_VIRT (L3_34XX_PHYS + OMAP2_L3_IO_OFFSET)
  93. #define L3_34XX_SIZE SZ_1M /* 44kB of 128MB used, want 1MB sect */
  94. #define L4_34XX_PHYS L4_34XX_BASE /* 0x48000000 --> 0xfa000000 */
  95. #define L4_34XX_VIRT (L4_34XX_PHYS + OMAP2_L4_IO_OFFSET)
  96. #define L4_34XX_SIZE SZ_4M /* 1MB of 128MB used, want 1MB sect */
  97. /*
  98. * ----------------------------------------------------------------------------
  99. * AM33XX specific IO mapping
  100. * ----------------------------------------------------------------------------
  101. */
  102. #define L4_WK_AM33XX_PHYS L4_WK_AM33XX_BASE
  103. #define L4_WK_AM33XX_VIRT (L4_WK_AM33XX_PHYS + AM33XX_L4_WK_IO_OFFSET)
  104. #define L4_WK_AM33XX_SIZE SZ_4M /* 1MB of 128MB used, want 1MB sect */
  105. /*
  106. * Need to look at the Size 4M for L4.
  107. * VPOM3430 was not working for Int controller
  108. */
  109. #define L4_PER_34XX_PHYS L4_PER_34XX_BASE
  110. /* 0x49000000 --> 0xfb000000 */
  111. #define L4_PER_34XX_VIRT (L4_PER_34XX_PHYS + OMAP2_L4_IO_OFFSET)
  112. #define L4_PER_34XX_SIZE SZ_1M
  113. #define L4_EMU_34XX_PHYS L4_EMU_34XX_BASE
  114. /* 0x54000000 --> 0xfe800000 */
  115. #define L4_EMU_34XX_VIRT (L4_EMU_34XX_PHYS + OMAP2_EMU_IO_OFFSET)
  116. #define L4_EMU_34XX_SIZE SZ_8M
  117. #define OMAP34XX_GPMC_PHYS OMAP34XX_GPMC_BASE
  118. /* 0x6e000000 --> 0xfe000000 */
  119. #define OMAP34XX_GPMC_VIRT (OMAP34XX_GPMC_PHYS + OMAP2_L3_IO_OFFSET)
  120. #define OMAP34XX_GPMC_SIZE SZ_1M
  121. #define OMAP343X_SMS_PHYS OMAP343X_SMS_BASE
  122. /* 0x6c000000 --> 0xfc000000 */
  123. #define OMAP343X_SMS_VIRT (OMAP343X_SMS_PHYS + OMAP2_L3_IO_OFFSET)
  124. #define OMAP343X_SMS_SIZE SZ_1M
  125. #define OMAP343X_SDRC_PHYS OMAP343X_SDRC_BASE
  126. /* 0x6D000000 --> 0xfd000000 */
  127. #define OMAP343X_SDRC_VIRT (OMAP343X_SDRC_PHYS + OMAP2_L3_IO_OFFSET)
  128. #define OMAP343X_SDRC_SIZE SZ_1M
  129. /* 3430 IVA - currently unmapped */
  130. /*
  131. * ----------------------------------------------------------------------------
  132. * Omap4 specific IO mapping
  133. * ----------------------------------------------------------------------------
  134. */
  135. /* We map both L3 and L4 on OMAP4 */
  136. #define L3_44XX_PHYS L3_44XX_BASE /* 0x44000000 --> 0xf8000000 */
  137. #define L3_44XX_VIRT (L3_44XX_PHYS + OMAP4_L3_IO_OFFSET)
  138. #define L3_44XX_SIZE SZ_1M
  139. #define L4_44XX_PHYS L4_44XX_BASE /* 0x4a000000 --> 0xfc000000 */
  140. #define L4_44XX_VIRT (L4_44XX_PHYS + OMAP2_L4_IO_OFFSET)
  141. #define L4_44XX_SIZE SZ_4M
  142. #define L4_PER_44XX_PHYS L4_PER_44XX_BASE
  143. /* 0x48000000 --> 0xfa000000 */
  144. #define L4_PER_44XX_VIRT (L4_PER_44XX_PHYS + OMAP2_L4_IO_OFFSET)
  145. #define L4_PER_44XX_SIZE SZ_4M
  146. #define L4_ABE_44XX_PHYS L4_ABE_44XX_BASE
  147. /* 0x49000000 --> 0xfb000000 */
  148. #define L4_ABE_44XX_VIRT (L4_ABE_44XX_PHYS + OMAP2_L4_IO_OFFSET)
  149. #define L4_ABE_44XX_SIZE SZ_1M
  150. /*
  151. * ----------------------------------------------------------------------------
  152. * Omap5 specific IO mapping
  153. * ----------------------------------------------------------------------------
  154. */
  155. #define L3_54XX_PHYS L3_54XX_BASE /* 0x44000000 --> 0xf8000000 */
  156. #define L3_54XX_VIRT (L3_54XX_PHYS + OMAP4_L3_IO_OFFSET)
  157. #define L3_54XX_SIZE SZ_1M
  158. #define L4_54XX_PHYS L4_54XX_BASE /* 0x4a000000 --> 0xfc000000 */
  159. #define L4_54XX_VIRT (L4_54XX_PHYS + OMAP2_L4_IO_OFFSET)
  160. #define L4_54XX_SIZE SZ_4M
  161. #define L4_WK_54XX_PHYS L4_WK_54XX_BASE /* 0x4ae00000 --> 0xfce00000 */
  162. #define L4_WK_54XX_VIRT (L4_WK_54XX_PHYS + OMAP2_L4_IO_OFFSET)
  163. #define L4_WK_54XX_SIZE SZ_2M
  164. #define L4_PER_54XX_PHYS L4_PER_54XX_BASE /* 0x48000000 --> 0xfa000000 */
  165. #define L4_PER_54XX_VIRT (L4_PER_54XX_PHYS + OMAP2_L4_IO_OFFSET)
  166. #define L4_PER_54XX_SIZE SZ_4M
  167. /*
  168. * ----------------------------------------------------------------------------
  169. * DRA7xx specific IO mapping
  170. * ----------------------------------------------------------------------------
  171. */
  172. /*
  173. * L3_MAIN_SN_DRA7XX_PHYS 0x44000000 --> 0xf8000000
  174. * The overall space is 24MiB (0x4400_0000<->0x457F_FFFF), but mapping
  175. * everything is just inefficient, since, there are too many address holes.
  176. */
  177. #define L3_MAIN_SN_DRA7XX_PHYS L3_MAIN_SN_DRA7XX_BASE
  178. #define L3_MAIN_SN_DRA7XX_VIRT (L3_MAIN_SN_DRA7XX_PHYS + OMAP4_L3_IO_OFFSET)
  179. #define L3_MAIN_SN_DRA7XX_SIZE SZ_1M
  180. /*
  181. * L4_PER1_DRA7XX_PHYS (0x4800_000<>0x480D_2FFF) -> 0.82MiB (alloc 1MiB)
  182. * (0x48000000<->0x48100000) <=> (0xFA000000<->0xFA100000)
  183. */
  184. #define L4_PER1_DRA7XX_PHYS L4_PER1_DRA7XX_BASE
  185. #define L4_PER1_DRA7XX_VIRT (L4_PER1_DRA7XX_PHYS + OMAP2_L4_IO_OFFSET)
  186. #define L4_PER1_DRA7XX_SIZE SZ_1M
  187. /*
  188. * L4_CFG_MPU_DRA7XX_PHYS (0x48210000<>0x482A_F2FF) -> 0.62MiB (alloc 1MiB)
  189. * (0x48210000<->0x48310000) <=> (0xFA210000<->0xFA310000)
  190. * NOTE: This is a bit of an orphan memory map sitting isolated in TRM
  191. */
  192. #define L4_CFG_MPU_DRA7XX_PHYS L4_CFG_MPU_DRA7XX_BASE
  193. #define L4_CFG_MPU_DRA7XX_VIRT (L4_CFG_MPU_DRA7XX_PHYS + OMAP2_L4_IO_OFFSET)
  194. #define L4_CFG_MPU_DRA7XX_SIZE SZ_1M
  195. /*
  196. * L4_PER2_DRA7XX_PHYS (0x4840_0000<>0x4848_8FFF) -> .53MiB (alloc 1MiB)
  197. * (0x48400000<->0x48500000) <=> (0xFA400000<->0xFA500000)
  198. */
  199. #define L4_PER2_DRA7XX_PHYS L4_PER2_DRA7XX_BASE
  200. #define L4_PER2_DRA7XX_VIRT (L4_PER2_DRA7XX_PHYS + OMAP2_L4_IO_OFFSET)
  201. #define L4_PER2_DRA7XX_SIZE SZ_1M
  202. /*
  203. * L4_PER3_DRA7XX_PHYS (0x4880_0000<>0x489E_0FFF) -> 1.87MiB (alloc 2MiB)
  204. * (0x48800000<->0x48A00000) <=> (0xFA800000<->0xFAA00000)
  205. */
  206. #define L4_PER3_DRA7XX_PHYS L4_PER3_DRA7XX_BASE
  207. #define L4_PER3_DRA7XX_VIRT (L4_PER3_DRA7XX_PHYS + OMAP2_L4_IO_OFFSET)
  208. #define L4_PER3_DRA7XX_SIZE SZ_2M
  209. /*
  210. * L4_CFG_DRA7XX_PHYS (0x4A00_0000<>0x4A22_BFFF) ->2.17MiB (alloc 3MiB)?
  211. * (0x4A000000<->0x4A300000) <=> (0xFC000000<->0xFC300000)
  212. */
  213. #define L4_CFG_DRA7XX_PHYS L4_CFG_DRA7XX_BASE
  214. #define L4_CFG_DRA7XX_VIRT (L4_CFG_DRA7XX_PHYS + OMAP2_L4_IO_OFFSET)
  215. #define L4_CFG_DRA7XX_SIZE (SZ_1M + SZ_2M)
  216. /*
  217. * L4_WKUP_DRA7XX_PHYS (0x4AE0_0000<>0x4AE3_EFFF) -> .24 mb (alloc 1MiB)?
  218. * (0x4AE00000<->4AF00000) <=> (0xFCE00000<->0xFCF00000)
  219. */
  220. #define L4_WKUP_DRA7XX_PHYS L4_WKUP_DRA7XX_BASE
  221. #define L4_WKUP_DRA7XX_VIRT (L4_WKUP_DRA7XX_PHYS + OMAP2_L4_IO_OFFSET)
  222. #define L4_WKUP_DRA7XX_SIZE SZ_1M