cpuidle44xx.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * OMAP4+ CPU idle Routines
  3. *
  4. * Copyright (C) 2011-2013 Texas Instruments, Inc.
  5. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  6. * Rajendra Nayak <rnayak@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/sched.h>
  13. #include <linux/cpuidle.h>
  14. #include <linux/cpu_pm.h>
  15. #include <linux/export.h>
  16. #include <linux/tick.h>
  17. #include <asm/cpuidle.h>
  18. #include "common.h"
  19. #include "pm.h"
  20. #include "prm.h"
  21. #include "clockdomain.h"
  22. #define MAX_CPUS 2
  23. /* Machine specific information */
  24. struct idle_statedata {
  25. u32 cpu_state;
  26. u32 mpu_logic_state;
  27. u32 mpu_state;
  28. };
  29. static struct idle_statedata omap4_idle_data[] = {
  30. {
  31. .cpu_state = PWRDM_POWER_ON,
  32. .mpu_state = PWRDM_POWER_ON,
  33. .mpu_logic_state = PWRDM_POWER_RET,
  34. },
  35. {
  36. .cpu_state = PWRDM_POWER_OFF,
  37. .mpu_state = PWRDM_POWER_RET,
  38. .mpu_logic_state = PWRDM_POWER_RET,
  39. },
  40. {
  41. .cpu_state = PWRDM_POWER_OFF,
  42. .mpu_state = PWRDM_POWER_RET,
  43. .mpu_logic_state = PWRDM_POWER_OFF,
  44. },
  45. };
  46. static struct powerdomain *mpu_pd, *cpu_pd[MAX_CPUS];
  47. static struct clockdomain *cpu_clkdm[MAX_CPUS];
  48. static atomic_t abort_barrier;
  49. static bool cpu_done[MAX_CPUS];
  50. static struct idle_statedata *state_ptr = &omap4_idle_data[0];
  51. /* Private functions */
  52. /**
  53. * omap_enter_idle_[simple/coupled] - OMAP4PLUS cpuidle entry functions
  54. * @dev: cpuidle device
  55. * @drv: cpuidle driver
  56. * @index: the index of state to be entered
  57. *
  58. * Called from the CPUidle framework to program the device to the
  59. * specified low power state selected by the governor.
  60. * Returns the amount of time spent in the low power state.
  61. */
  62. static int omap_enter_idle_simple(struct cpuidle_device *dev,
  63. struct cpuidle_driver *drv,
  64. int index)
  65. {
  66. omap_do_wfi();
  67. return index;
  68. }
  69. static int omap_enter_idle_coupled(struct cpuidle_device *dev,
  70. struct cpuidle_driver *drv,
  71. int index)
  72. {
  73. struct idle_statedata *cx = state_ptr + index;
  74. u32 mpuss_can_lose_context = 0;
  75. /*
  76. * CPU0 has to wait and stay ON until CPU1 is OFF state.
  77. * This is necessary to honour hardware recommondation
  78. * of triggeing all the possible low power modes once CPU1 is
  79. * out of coherency and in OFF mode.
  80. */
  81. if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
  82. while (pwrdm_read_pwrst(cpu_pd[1]) != PWRDM_POWER_OFF) {
  83. cpu_relax();
  84. /*
  85. * CPU1 could have already entered & exited idle
  86. * without hitting off because of a wakeup
  87. * or a failed attempt to hit off mode. Check for
  88. * that here, otherwise we could spin forever
  89. * waiting for CPU1 off.
  90. */
  91. if (cpu_done[1])
  92. goto fail;
  93. }
  94. }
  95. mpuss_can_lose_context = (cx->mpu_state == PWRDM_POWER_RET) &&
  96. (cx->mpu_logic_state == PWRDM_POWER_OFF);
  97. tick_broadcast_enter();
  98. /*
  99. * Call idle CPU PM enter notifier chain so that
  100. * VFP and per CPU interrupt context is saved.
  101. */
  102. cpu_pm_enter();
  103. if (dev->cpu == 0) {
  104. pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state);
  105. omap_set_pwrdm_state(mpu_pd, cx->mpu_state);
  106. /*
  107. * Call idle CPU cluster PM enter notifier chain
  108. * to save GIC and wakeupgen context.
  109. */
  110. if (mpuss_can_lose_context)
  111. cpu_cluster_pm_enter();
  112. }
  113. omap4_enter_lowpower(dev->cpu, cx->cpu_state);
  114. cpu_done[dev->cpu] = true;
  115. /* Wakeup CPU1 only if it is not offlined */
  116. if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
  117. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) &&
  118. mpuss_can_lose_context)
  119. gic_dist_disable();
  120. clkdm_deny_idle(cpu_clkdm[1]);
  121. omap_set_pwrdm_state(cpu_pd[1], PWRDM_POWER_ON);
  122. clkdm_allow_idle(cpu_clkdm[1]);
  123. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) &&
  124. mpuss_can_lose_context) {
  125. while (gic_dist_disabled()) {
  126. udelay(1);
  127. cpu_relax();
  128. }
  129. gic_timer_retrigger();
  130. }
  131. }
  132. /*
  133. * Call idle CPU PM exit notifier chain to restore
  134. * VFP and per CPU IRQ context.
  135. */
  136. cpu_pm_exit();
  137. /*
  138. * Call idle CPU cluster PM exit notifier chain
  139. * to restore GIC and wakeupgen context.
  140. */
  141. if (dev->cpu == 0 && mpuss_can_lose_context)
  142. cpu_cluster_pm_exit();
  143. tick_broadcast_exit();
  144. fail:
  145. cpuidle_coupled_parallel_barrier(dev, &abort_barrier);
  146. cpu_done[dev->cpu] = false;
  147. return index;
  148. }
  149. /*
  150. * For each cpu, setup the broadcast timer because local timers
  151. * stops for the states above C1.
  152. */
  153. static void omap_setup_broadcast_timer(void *arg)
  154. {
  155. tick_broadcast_enable();
  156. }
  157. static struct cpuidle_driver omap4_idle_driver = {
  158. .name = "omap4_idle",
  159. .owner = THIS_MODULE,
  160. .states = {
  161. {
  162. /* C1 - CPU0 ON + CPU1 ON + MPU ON */
  163. .exit_latency = 2 + 2,
  164. .target_residency = 5,
  165. .enter = omap_enter_idle_simple,
  166. .name = "C1",
  167. .desc = "CPUx ON, MPUSS ON"
  168. },
  169. {
  170. /* C2 - CPU0 OFF + CPU1 OFF + MPU CSWR */
  171. .exit_latency = 328 + 440,
  172. .target_residency = 960,
  173. .flags = CPUIDLE_FLAG_COUPLED,
  174. .enter = omap_enter_idle_coupled,
  175. .name = "C2",
  176. .desc = "CPUx OFF, MPUSS CSWR",
  177. },
  178. {
  179. /* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */
  180. .exit_latency = 460 + 518,
  181. .target_residency = 1100,
  182. .flags = CPUIDLE_FLAG_COUPLED,
  183. .enter = omap_enter_idle_coupled,
  184. .name = "C3",
  185. .desc = "CPUx OFF, MPUSS OSWR",
  186. },
  187. },
  188. .state_count = ARRAY_SIZE(omap4_idle_data),
  189. .safe_state_index = 0,
  190. };
  191. /* Public functions */
  192. /**
  193. * omap4_idle_init - Init routine for OMAP4+ idle
  194. *
  195. * Registers the OMAP4+ specific cpuidle driver to the cpuidle
  196. * framework with the valid set of states.
  197. */
  198. int __init omap4_idle_init(void)
  199. {
  200. mpu_pd = pwrdm_lookup("mpu_pwrdm");
  201. cpu_pd[0] = pwrdm_lookup("cpu0_pwrdm");
  202. cpu_pd[1] = pwrdm_lookup("cpu1_pwrdm");
  203. if ((!mpu_pd) || (!cpu_pd[0]) || (!cpu_pd[1]))
  204. return -ENODEV;
  205. cpu_clkdm[0] = clkdm_lookup("mpu0_clkdm");
  206. cpu_clkdm[1] = clkdm_lookup("mpu1_clkdm");
  207. if (!cpu_clkdm[0] || !cpu_clkdm[1])
  208. return -ENODEV;
  209. /* Configure the broadcast timer on each cpu */
  210. on_each_cpu(omap_setup_broadcast_timer, NULL, 1);
  211. return cpuidle_register(&omap4_idle_driver, cpu_online_mask);
  212. }