regs-icu.h 2.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970
  1. /*
  2. * Interrupt Control Unit
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef __ASM_MACH_ICU_H
  9. #define __ASM_MACH_ICU_H
  10. #include "addr-map.h"
  11. #define ICU_VIRT_BASE (AXI_VIRT_BASE + 0x82000)
  12. #define ICU_REG(x) (ICU_VIRT_BASE + (x))
  13. #define ICU_INT_CONF(n) ICU_REG((n) << 2)
  14. #define ICU_INT_CONF_MASK (0xf)
  15. /************ PXA168/PXA910 (MMP) *********************/
  16. #define ICU_INT_CONF_AP_INT (1 << 6)
  17. #define ICU_INT_CONF_CP_INT (1 << 5)
  18. #define ICU_INT_CONF_IRQ (1 << 4)
  19. #define ICU_AP_FIQ_SEL_INT_NUM ICU_REG(0x108) /* AP FIQ Selected Interrupt */
  20. #define ICU_AP_IRQ_SEL_INT_NUM ICU_REG(0x10C) /* AP IRQ Selected Interrupt */
  21. #define ICU_AP_GBL_IRQ_MSK ICU_REG(0x114) /* AP Global Interrupt Mask */
  22. #define ICU_INT_STATUS_0 ICU_REG(0x128) /* Interrupt Stuats 0 */
  23. #define ICU_INT_STATUS_1 ICU_REG(0x12C) /* Interrupt Status 1 */
  24. /************************** MMP2 ***********************/
  25. /*
  26. * IRQ0/FIQ0 is routed to SP IRQ/FIQ.
  27. * IRQ1 is routed to PJ4 IRQ, and IRQ2 is routes to PJ4 FIQ.
  28. */
  29. #define ICU_INT_ROUTE_SP_IRQ (1 << 4)
  30. #define ICU_INT_ROUTE_PJ4_IRQ (1 << 5)
  31. #define ICU_INT_ROUTE_PJ4_FIQ (1 << 6)
  32. #define MMP2_ICU_PJ4_IRQ_STATUS0 ICU_REG(0x138)
  33. #define MMP2_ICU_PJ4_IRQ_STATUS1 ICU_REG(0x13c)
  34. #define MMP2_ICU_PJ4_FIQ_STATUS0 ICU_REG(0x140)
  35. #define MMP2_ICU_PJ4_FIQ_STATUS1 ICU_REG(0x144)
  36. #define MMP2_ICU_INT4_STATUS ICU_REG(0x150)
  37. #define MMP2_ICU_INT5_STATUS ICU_REG(0x154)
  38. #define MMP2_ICU_INT17_STATUS ICU_REG(0x158)
  39. #define MMP2_ICU_INT35_STATUS ICU_REG(0x15c)
  40. #define MMP2_ICU_INT51_STATUS ICU_REG(0x160)
  41. #define MMP2_ICU_INT4_MASK ICU_REG(0x168)
  42. #define MMP2_ICU_INT5_MASK ICU_REG(0x16C)
  43. #define MMP2_ICU_INT17_MASK ICU_REG(0x170)
  44. #define MMP2_ICU_INT35_MASK ICU_REG(0x174)
  45. #define MMP2_ICU_INT51_MASK ICU_REG(0x178)
  46. #define MMP2_ICU_SP_IRQ_SEL ICU_REG(0x100)
  47. #define MMP2_ICU_PJ4_IRQ_SEL ICU_REG(0x104)
  48. #define MMP2_ICU_PJ4_FIQ_SEL ICU_REG(0x108)
  49. #define MMP2_ICU_INVERT ICU_REG(0x164)
  50. #define MMP2_ICU_INV_PMIC (1 << 0)
  51. #define MMP2_ICU_INV_PERF (1 << 1)
  52. #define MMP2_ICU_INV_COMMTX (1 << 2)
  53. #define MMP2_ICU_INV_COMMRX (1 << 3)
  54. #endif /* __ASM_MACH_ICU_H */