pm-mmp2.h 1.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162
  1. /*
  2. * MMP2 Power Management Routines
  3. *
  4. * This software program is licensed subject to the GNU General Public License
  5. * (GPL).Version 2,June 1991, available at http://www.fsf.org/copyleft/gpl.html
  6. *
  7. * (C) Copyright 2010 Marvell International Ltd.
  8. * All Rights Reserved
  9. */
  10. #ifndef __MMP2_PM_H__
  11. #define __MMP2_PM_H__
  12. #include "addr-map.h"
  13. #define APMU_PJ_IDLE_CFG APMU_REG(0x018)
  14. #define APMU_PJ_IDLE_CFG_PJ_IDLE (1 << 1)
  15. #define APMU_PJ_IDLE_CFG_PJ_PWRDWN (1 << 5)
  16. #define APMU_PJ_IDLE_CFG_PWR_SW(x) ((x) << 16)
  17. #define APMU_PJ_IDLE_CFG_L2_PWR_SW (1 << 19)
  18. #define APMU_PJ_IDLE_CFG_ISO_MODE_CNTRL_MASK (3 << 28)
  19. #define APMU_SRAM_PWR_DWN APMU_REG(0x08c)
  20. #define MPMU_SCCR MPMU_REG(0x038)
  21. #define MPMU_PCR_PJ MPMU_REG(0x1000)
  22. #define MPMU_PCR_PJ_AXISD (1 << 31)
  23. #define MPMU_PCR_PJ_SLPEN (1 << 29)
  24. #define MPMU_PCR_PJ_SPSD (1 << 28)
  25. #define MPMU_PCR_PJ_DDRCORSD (1 << 27)
  26. #define MPMU_PCR_PJ_APBSD (1 << 26)
  27. #define MPMU_PCR_PJ_INTCLR (1 << 24)
  28. #define MPMU_PCR_PJ_SLPWP0 (1 << 23)
  29. #define MPMU_PCR_PJ_SLPWP1 (1 << 22)
  30. #define MPMU_PCR_PJ_SLPWP2 (1 << 21)
  31. #define MPMU_PCR_PJ_SLPWP3 (1 << 20)
  32. #define MPMU_PCR_PJ_VCTCXOSD (1 << 19)
  33. #define MPMU_PCR_PJ_SLPWP4 (1 << 18)
  34. #define MPMU_PCR_PJ_SLPWP5 (1 << 17)
  35. #define MPMU_PCR_PJ_SLPWP6 (1 << 16)
  36. #define MPMU_PCR_PJ_SLPWP7 (1 << 15)
  37. #define MPMU_PLL2_CTRL1 MPMU_REG(0x0414)
  38. #define MPMU_CGR_PJ MPMU_REG(0x1024)
  39. #define MPMU_WUCRM_PJ MPMU_REG(0x104c)
  40. #define MPMU_WUCRM_PJ_WAKEUP(x) (1 << (x))
  41. #define MPMU_WUCRM_PJ_RTC_ALARM (1 << 17)
  42. enum {
  43. POWER_MODE_ACTIVE = 0,
  44. POWER_MODE_CORE_INTIDLE,
  45. POWER_MODE_CORE_EXTIDLE,
  46. POWER_MODE_APPS_IDLE,
  47. POWER_MODE_APPS_SLEEP,
  48. POWER_MODE_CHIP_SLEEP,
  49. POWER_MODE_SYS_SLEEP,
  50. };
  51. extern void mmp2_pm_enter_lowpower_mode(int state);
  52. extern int mmp2_set_wake(struct irq_data *d, unsigned int on);
  53. #endif