iq80321.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /*
  2. * arch/arm/mach-iop32x/iq80321.c
  3. *
  4. * Board support code for the Intel IQ80321 platform.
  5. *
  6. * Author: Rory Bolt <rorybolt@pacbell.net>
  7. * Copyright (C) 2002 Rory Bolt
  8. * Copyright (C) 2004 Intel Corp.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/pci.h>
  19. #include <linux/string.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/serial_8250.h>
  22. #include <linux/mtd/physmap.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/io.h>
  25. #include <mach/hardware.h>
  26. #include <asm/irq.h>
  27. #include <asm/mach/arch.h>
  28. #include <asm/mach/map.h>
  29. #include <asm/mach/pci.h>
  30. #include <asm/mach/time.h>
  31. #include <asm/mach-types.h>
  32. #include <asm/page.h>
  33. #include <asm/pgtable.h>
  34. #include <mach/time.h>
  35. #include "gpio-iop32x.h"
  36. /*
  37. * IQ80321 timer tick configuration.
  38. */
  39. static void __init iq80321_timer_init(void)
  40. {
  41. /* 33.333 MHz crystal. */
  42. iop_init_time(200000000);
  43. }
  44. /*
  45. * IQ80321 I/O.
  46. */
  47. static struct map_desc iq80321_io_desc[] __initdata = {
  48. { /* on-board devices */
  49. .virtual = IQ80321_UART,
  50. .pfn = __phys_to_pfn(IQ80321_UART),
  51. .length = 0x00100000,
  52. .type = MT_DEVICE,
  53. },
  54. };
  55. void __init iq80321_map_io(void)
  56. {
  57. iop3xx_map_io();
  58. iotable_init(iq80321_io_desc, ARRAY_SIZE(iq80321_io_desc));
  59. }
  60. /*
  61. * IQ80321 PCI.
  62. */
  63. static int __init
  64. iq80321_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  65. {
  66. int irq;
  67. if ((slot == 2 || slot == 6) && pin == 1) {
  68. /* PCI-X Slot INTA */
  69. irq = IRQ_IOP32X_XINT2;
  70. } else if ((slot == 2 || slot == 6) && pin == 2) {
  71. /* PCI-X Slot INTA */
  72. irq = IRQ_IOP32X_XINT3;
  73. } else if ((slot == 2 || slot == 6) && pin == 3) {
  74. /* PCI-X Slot INTA */
  75. irq = IRQ_IOP32X_XINT0;
  76. } else if ((slot == 2 || slot == 6) && pin == 4) {
  77. /* PCI-X Slot INTA */
  78. irq = IRQ_IOP32X_XINT1;
  79. } else if (slot == 4 || slot == 8) {
  80. /* Gig-E */
  81. irq = IRQ_IOP32X_XINT0;
  82. } else {
  83. printk(KERN_ERR "iq80321_pci_map_irq() called for unknown "
  84. "device PCI:%d:%d:%d\n", dev->bus->number,
  85. PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
  86. irq = -1;
  87. }
  88. return irq;
  89. }
  90. static struct hw_pci iq80321_pci __initdata = {
  91. .nr_controllers = 1,
  92. .ops = &iop3xx_ops,
  93. .setup = iop3xx_pci_setup,
  94. .preinit = iop3xx_pci_preinit_cond,
  95. .map_irq = iq80321_pci_map_irq,
  96. };
  97. static int __init iq80321_pci_init(void)
  98. {
  99. if ((iop3xx_get_init_atu() == IOP3XX_INIT_ATU_ENABLE) &&
  100. machine_is_iq80321())
  101. pci_common_init(&iq80321_pci);
  102. return 0;
  103. }
  104. subsys_initcall(iq80321_pci_init);
  105. /*
  106. * IQ80321 machine initialisation.
  107. */
  108. static struct physmap_flash_data iq80321_flash_data = {
  109. .width = 1,
  110. };
  111. static struct resource iq80321_flash_resource = {
  112. .start = 0xf0000000,
  113. .end = 0xf07fffff,
  114. .flags = IORESOURCE_MEM,
  115. };
  116. static struct platform_device iq80321_flash_device = {
  117. .name = "physmap-flash",
  118. .id = 0,
  119. .dev = {
  120. .platform_data = &iq80321_flash_data,
  121. },
  122. .num_resources = 1,
  123. .resource = &iq80321_flash_resource,
  124. };
  125. static struct plat_serial8250_port iq80321_serial_port[] = {
  126. {
  127. .mapbase = IQ80321_UART,
  128. .membase = (char *)IQ80321_UART,
  129. .irq = IRQ_IOP32X_XINT1,
  130. .flags = UPF_SKIP_TEST,
  131. .iotype = UPIO_MEM,
  132. .regshift = 0,
  133. .uartclk = 1843200,
  134. },
  135. { },
  136. };
  137. static struct resource iq80321_uart_resource = {
  138. .start = IQ80321_UART,
  139. .end = IQ80321_UART + 7,
  140. .flags = IORESOURCE_MEM,
  141. };
  142. static struct platform_device iq80321_serial_device = {
  143. .name = "serial8250",
  144. .id = PLAT8250_DEV_PLATFORM,
  145. .dev = {
  146. .platform_data = iq80321_serial_port,
  147. },
  148. .num_resources = 1,
  149. .resource = &iq80321_uart_resource,
  150. };
  151. static void __init iq80321_init_machine(void)
  152. {
  153. register_iop32x_gpio();
  154. platform_device_register(&iop3xx_i2c0_device);
  155. platform_device_register(&iop3xx_i2c1_device);
  156. platform_device_register(&iq80321_flash_device);
  157. platform_device_register(&iq80321_serial_device);
  158. platform_device_register(&iop3xx_dma_0_channel);
  159. platform_device_register(&iop3xx_dma_1_channel);
  160. platform_device_register(&iop3xx_aau_channel);
  161. }
  162. MACHINE_START(IQ80321, "Intel IQ80321")
  163. /* Maintainer: Intel Corp. */
  164. .atag_offset = 0x100,
  165. .map_io = iq80321_map_io,
  166. .init_irq = iop32x_init_irq,
  167. .init_time = iq80321_timer_init,
  168. .init_machine = iq80321_init_machine,
  169. .restart = iop3xx_restart,
  170. MACHINE_END