system.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /*
  2. * Copyright (C) 1999 ARM Limited
  3. * Copyright (C) 2000 Deep Blue Solutions Ltd
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  6. * Copyright 2009 Ilya Yanok, Emcraft Systems Ltd, yanok@emcraft.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/err.h>
  22. #include <linux/delay.h>
  23. #include <linux/of.h>
  24. #include <linux/of_address.h>
  25. #include <asm/system_misc.h>
  26. #include <asm/proc-fns.h>
  27. #include <asm/mach-types.h>
  28. #include <asm/hardware/cache-l2x0.h>
  29. #include "common.h"
  30. #include "hardware.h"
  31. static void __iomem *wdog_base;
  32. static struct clk *wdog_clk;
  33. static int wcr_enable = (1 << 2);
  34. /*
  35. * Reset the system. It is called by machine_restart().
  36. */
  37. void mxc_restart(enum reboot_mode mode, const char *cmd)
  38. {
  39. if (!wdog_base)
  40. goto reset_fallback;
  41. if (!IS_ERR(wdog_clk))
  42. clk_enable(wdog_clk);
  43. /* Assert SRS signal */
  44. imx_writew(wcr_enable, wdog_base);
  45. /*
  46. * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be
  47. * written twice), we add another two writes to ensure there must be at
  48. * least two writes happen in the same one 32kHz clock period. We save
  49. * the target check here, since the writes shouldn't be a huge burden
  50. * for other platforms.
  51. */
  52. imx_writew(wcr_enable, wdog_base);
  53. imx_writew(wcr_enable, wdog_base);
  54. /* wait for reset to assert... */
  55. mdelay(500);
  56. pr_err("%s: Watchdog reset failed to assert reset\n", __func__);
  57. /* delay to allow the serial port to show the message */
  58. mdelay(50);
  59. reset_fallback:
  60. /* we'll take a jump through zero as a poor second */
  61. soft_restart(0);
  62. }
  63. void __init mxc_arch_reset_init(void __iomem *base)
  64. {
  65. wdog_base = base;
  66. wdog_clk = clk_get_sys("imx2-wdt.0", NULL);
  67. if (IS_ERR(wdog_clk))
  68. pr_warn("%s: failed to get wdog clock\n", __func__);
  69. else
  70. clk_prepare(wdog_clk);
  71. }
  72. #ifdef CONFIG_SOC_IMX1
  73. void __init imx1_reset_init(void __iomem *base)
  74. {
  75. wcr_enable = (1 << 0);
  76. mxc_arch_reset_init(base);
  77. }
  78. #endif
  79. #ifdef CONFIG_CACHE_L2X0
  80. void __init imx_init_l2cache(void)
  81. {
  82. void __iomem *l2x0_base;
  83. struct device_node *np;
  84. unsigned int val;
  85. np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache");
  86. if (!np)
  87. return;
  88. l2x0_base = of_iomap(np, 0);
  89. if (!l2x0_base)
  90. goto put_node;
  91. if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
  92. /* Configure the L2 PREFETCH and POWER registers */
  93. val = readl_relaxed(l2x0_base + L310_PREFETCH_CTRL);
  94. val |= L310_PREFETCH_CTRL_DBL_LINEFILL |
  95. L310_PREFETCH_CTRL_INSTR_PREFETCH |
  96. L310_PREFETCH_CTRL_DATA_PREFETCH;
  97. /* Set perfetch offset to improve performance */
  98. val &= ~L310_PREFETCH_CTRL_OFFSET_MASK;
  99. val |= 15;
  100. writel_relaxed(val, l2x0_base + L310_PREFETCH_CTRL);
  101. }
  102. iounmap(l2x0_base);
  103. put_node:
  104. of_node_put(np);
  105. }
  106. #endif