mxc.h 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Copyright 2004-2007, 2010-2015 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2008 Juergen Beisert (kernel@pengutronix.de)
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #ifndef __ASM_ARCH_MXC_H__
  20. #define __ASM_ARCH_MXC_H__
  21. #include <linux/types.h>
  22. #ifndef __ASM_ARCH_MXC_HARDWARE_H__
  23. #error "Do not include directly."
  24. #endif
  25. #define MXC_CPU_MX1 1
  26. #define MXC_CPU_MX21 21
  27. #define MXC_CPU_MX25 25
  28. #define MXC_CPU_MX27 27
  29. #define MXC_CPU_MX31 31
  30. #define MXC_CPU_MX35 35
  31. #define MXC_CPU_MX51 51
  32. #define MXC_CPU_MX53 53
  33. #define MXC_CPU_IMX6SL 0x60
  34. #define MXC_CPU_IMX6DL 0x61
  35. #define MXC_CPU_IMX6SX 0x62
  36. #define MXC_CPU_IMX6Q 0x63
  37. #define MXC_CPU_IMX6UL 0x64
  38. #define MXC_CPU_IMX6ULL 0x65
  39. #define MXC_CPU_IMX7D 0x72
  40. #define IMX_DDR_TYPE_LPDDR2 1
  41. #ifndef __ASSEMBLY__
  42. extern unsigned int __mxc_cpu_type;
  43. #ifdef CONFIG_SOC_IMX6SL
  44. static inline bool cpu_is_imx6sl(void)
  45. {
  46. return __mxc_cpu_type == MXC_CPU_IMX6SL;
  47. }
  48. #else
  49. static inline bool cpu_is_imx6sl(void)
  50. {
  51. return false;
  52. }
  53. #endif
  54. static inline bool cpu_is_imx6dl(void)
  55. {
  56. return __mxc_cpu_type == MXC_CPU_IMX6DL;
  57. }
  58. static inline bool cpu_is_imx6sx(void)
  59. {
  60. return __mxc_cpu_type == MXC_CPU_IMX6SX;
  61. }
  62. static inline bool cpu_is_imx6ul(void)
  63. {
  64. return __mxc_cpu_type == MXC_CPU_IMX6UL;
  65. }
  66. static inline bool cpu_is_imx6ull(void)
  67. {
  68. return __mxc_cpu_type == MXC_CPU_IMX6ULL;
  69. }
  70. static inline bool cpu_is_imx6q(void)
  71. {
  72. return __mxc_cpu_type == MXC_CPU_IMX6Q;
  73. }
  74. static inline bool cpu_is_imx7d(void)
  75. {
  76. return __mxc_cpu_type == MXC_CPU_IMX7D;
  77. }
  78. struct cpu_op {
  79. u32 cpu_rate;
  80. };
  81. int tzic_enable_wake(void);
  82. extern struct cpu_op *(*get_cpu_op)(int *op);
  83. #endif
  84. #define imx_readl readl_relaxed
  85. #define imx_readw readw_relaxed
  86. #define imx_writel writel_relaxed
  87. #define imx_writew writew_relaxed
  88. #endif /* __ASM_ARCH_MXC_H__ */