mach-mx27ads.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/gpio/driver.h>
  17. /* Needed for gpio_to_irq() */
  18. #include <linux/gpio.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/mtd/mtd.h>
  21. #include <linux/mtd/map.h>
  22. #include <linux/mtd/partitions.h>
  23. #include <linux/mtd/physmap.h>
  24. #include <linux/i2c.h>
  25. #include <linux/irq.h>
  26. #include <linux/regulator/fixed.h>
  27. #include <linux/regulator/machine.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/mach/arch.h>
  30. #include <asm/mach/time.h>
  31. #include <asm/mach/map.h>
  32. #include "common.h"
  33. #include "devices-imx27.h"
  34. #include "hardware.h"
  35. #include "iomux-mx27.h"
  36. /*
  37. * Base address of PBC controller, CS4
  38. */
  39. #define PBC_BASE_ADDRESS 0xf4300000
  40. #define PBC_REG_ADDR(offset) (void __force __iomem *) \
  41. (PBC_BASE_ADDRESS + (offset))
  42. /* When the PBC address connection is fixed in h/w, defined as 1 */
  43. #define PBC_ADDR_SH 0
  44. /* Offsets for the PBC Controller register */
  45. /*
  46. * PBC Board version register offset
  47. */
  48. #define PBC_VERSION_REG PBC_REG_ADDR(0x00000 >> PBC_ADDR_SH)
  49. /*
  50. * PBC Board control register 1 set address.
  51. */
  52. #define PBC_BCTRL1_SET_REG PBC_REG_ADDR(0x00008 >> PBC_ADDR_SH)
  53. /*
  54. * PBC Board control register 1 clear address.
  55. */
  56. #define PBC_BCTRL1_CLEAR_REG PBC_REG_ADDR(0x0000C >> PBC_ADDR_SH)
  57. /* PBC Board Control Register 1 bit definitions */
  58. #define PBC_BCTRL1_LCDON 0x0800 /* Enable the LCD */
  59. /* to determine the correct external crystal reference */
  60. #define CKIH_27MHZ_BIT_SET (1 << 3)
  61. static const int mx27ads_pins[] __initconst = {
  62. /* UART0 */
  63. PE12_PF_UART1_TXD,
  64. PE13_PF_UART1_RXD,
  65. PE14_PF_UART1_CTS,
  66. PE15_PF_UART1_RTS,
  67. /* UART1 */
  68. PE3_PF_UART2_CTS,
  69. PE4_PF_UART2_RTS,
  70. PE6_PF_UART2_TXD,
  71. PE7_PF_UART2_RXD,
  72. /* UART2 */
  73. PE8_PF_UART3_TXD,
  74. PE9_PF_UART3_RXD,
  75. PE10_PF_UART3_CTS,
  76. PE11_PF_UART3_RTS,
  77. /* UART3 */
  78. PB26_AF_UART4_RTS,
  79. PB28_AF_UART4_TXD,
  80. PB29_AF_UART4_CTS,
  81. PB31_AF_UART4_RXD,
  82. /* UART4 */
  83. PB18_AF_UART5_TXD,
  84. PB19_AF_UART5_RXD,
  85. PB20_AF_UART5_CTS,
  86. PB21_AF_UART5_RTS,
  87. /* UART5 */
  88. PB10_AF_UART6_TXD,
  89. PB12_AF_UART6_CTS,
  90. PB11_AF_UART6_RXD,
  91. PB13_AF_UART6_RTS,
  92. /* FEC */
  93. PD0_AIN_FEC_TXD0,
  94. PD1_AIN_FEC_TXD1,
  95. PD2_AIN_FEC_TXD2,
  96. PD3_AIN_FEC_TXD3,
  97. PD4_AOUT_FEC_RX_ER,
  98. PD5_AOUT_FEC_RXD1,
  99. PD6_AOUT_FEC_RXD2,
  100. PD7_AOUT_FEC_RXD3,
  101. PD8_AF_FEC_MDIO,
  102. PD9_AIN_FEC_MDC,
  103. PD10_AOUT_FEC_CRS,
  104. PD11_AOUT_FEC_TX_CLK,
  105. PD12_AOUT_FEC_RXD0,
  106. PD13_AOUT_FEC_RX_DV,
  107. PD14_AOUT_FEC_RX_CLK,
  108. PD15_AOUT_FEC_COL,
  109. PD16_AIN_FEC_TX_ER,
  110. PF23_AIN_FEC_TX_EN,
  111. /* I2C2 */
  112. PC5_PF_I2C2_SDA,
  113. PC6_PF_I2C2_SCL,
  114. /* FB */
  115. PA5_PF_LSCLK,
  116. PA6_PF_LD0,
  117. PA7_PF_LD1,
  118. PA8_PF_LD2,
  119. PA9_PF_LD3,
  120. PA10_PF_LD4,
  121. PA11_PF_LD5,
  122. PA12_PF_LD6,
  123. PA13_PF_LD7,
  124. PA14_PF_LD8,
  125. PA15_PF_LD9,
  126. PA16_PF_LD10,
  127. PA17_PF_LD11,
  128. PA18_PF_LD12,
  129. PA19_PF_LD13,
  130. PA20_PF_LD14,
  131. PA21_PF_LD15,
  132. PA22_PF_LD16,
  133. PA23_PF_LD17,
  134. PA24_PF_REV,
  135. PA25_PF_CLS,
  136. PA26_PF_PS,
  137. PA27_PF_SPL_SPR,
  138. PA28_PF_HSYNC,
  139. PA29_PF_VSYNC,
  140. PA30_PF_CONTRAST,
  141. PA31_PF_OE_ACD,
  142. /* OWIRE */
  143. PE16_AF_OWIRE,
  144. /* SDHC1*/
  145. PE18_PF_SD1_D0,
  146. PE19_PF_SD1_D1,
  147. PE20_PF_SD1_D2,
  148. PE21_PF_SD1_D3,
  149. PE22_PF_SD1_CMD,
  150. PE23_PF_SD1_CLK,
  151. /* SDHC2*/
  152. PB4_PF_SD2_D0,
  153. PB5_PF_SD2_D1,
  154. PB6_PF_SD2_D2,
  155. PB7_PF_SD2_D3,
  156. PB8_PF_SD2_CMD,
  157. PB9_PF_SD2_CLK,
  158. };
  159. static const struct mxc_nand_platform_data
  160. mx27ads_nand_board_info __initconst = {
  161. .width = 1,
  162. .hw_ecc = 1,
  163. };
  164. /* ADS's NOR flash */
  165. static struct physmap_flash_data mx27ads_flash_data = {
  166. .width = 2,
  167. };
  168. static struct resource mx27ads_flash_resource = {
  169. .start = 0xc0000000,
  170. .end = 0xc0000000 + 0x02000000 - 1,
  171. .flags = IORESOURCE_MEM,
  172. };
  173. static struct platform_device mx27ads_nor_mtd_device = {
  174. .name = "physmap-flash",
  175. .id = 0,
  176. .dev = {
  177. .platform_data = &mx27ads_flash_data,
  178. },
  179. .num_resources = 1,
  180. .resource = &mx27ads_flash_resource,
  181. };
  182. static const struct imxi2c_platform_data mx27ads_i2c1_data __initconst = {
  183. .bitrate = 100000,
  184. };
  185. static struct i2c_board_info mx27ads_i2c_devices[] = {
  186. };
  187. static void vgpio_set(struct gpio_chip *chip, unsigned offset, int value)
  188. {
  189. if (value)
  190. imx_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_SET_REG);
  191. else
  192. imx_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_CLEAR_REG);
  193. }
  194. static int vgpio_dir_out(struct gpio_chip *chip, unsigned offset, int value)
  195. {
  196. return 0;
  197. }
  198. #define MX27ADS_LCD_GPIO (6 * 32)
  199. static struct regulator_consumer_supply mx27ads_lcd_regulator_consumer =
  200. REGULATOR_SUPPLY("lcd", "imx-fb.0");
  201. static struct regulator_init_data mx27ads_lcd_regulator_init_data = {
  202. .constraints = {
  203. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  204. },
  205. .consumer_supplies = &mx27ads_lcd_regulator_consumer,
  206. .num_consumer_supplies = 1,
  207. };
  208. static struct fixed_voltage_config mx27ads_lcd_regulator_pdata = {
  209. .supply_name = "LCD",
  210. .microvolts = 3300000,
  211. .gpio = MX27ADS_LCD_GPIO,
  212. .init_data = &mx27ads_lcd_regulator_init_data,
  213. };
  214. static void __init mx27ads_regulator_init(void)
  215. {
  216. struct gpio_chip *vchip;
  217. vchip = kzalloc(sizeof(*vchip), GFP_KERNEL);
  218. vchip->owner = THIS_MODULE;
  219. vchip->label = "LCD";
  220. vchip->base = MX27ADS_LCD_GPIO;
  221. vchip->ngpio = 1;
  222. vchip->direction_output = vgpio_dir_out;
  223. vchip->set = vgpio_set;
  224. gpiochip_add_data(vchip, NULL);
  225. platform_device_register_data(NULL, "reg-fixed-voltage",
  226. PLATFORM_DEVID_AUTO,
  227. &mx27ads_lcd_regulator_pdata,
  228. sizeof(mx27ads_lcd_regulator_pdata));
  229. }
  230. static struct imx_fb_videomode mx27ads_modes[] = {
  231. {
  232. .mode = {
  233. .name = "Sharp-LQ035Q7",
  234. .refresh = 60,
  235. .xres = 240,
  236. .yres = 320,
  237. .pixclock = 188679, /* in ps (5.3MHz) */
  238. .hsync_len = 1,
  239. .left_margin = 9,
  240. .right_margin = 16,
  241. .vsync_len = 1,
  242. .upper_margin = 7,
  243. .lower_margin = 9,
  244. },
  245. .bpp = 16,
  246. .pcr = 0xFB008BC0,
  247. },
  248. };
  249. static const struct imx_fb_platform_data mx27ads_fb_data __initconst = {
  250. .mode = mx27ads_modes,
  251. .num_modes = ARRAY_SIZE(mx27ads_modes),
  252. /*
  253. * - HSYNC active high
  254. * - VSYNC active high
  255. * - clk notenabled while idle
  256. * - clock inverted
  257. * - data not inverted
  258. * - data enable low active
  259. * - enable sharp mode
  260. */
  261. .pwmr = 0x00A903FF,
  262. .lscr1 = 0x00120300,
  263. .dmacr = 0x00020010,
  264. };
  265. static int mx27ads_sdhc1_init(struct device *dev, irq_handler_t detect_irq,
  266. void *data)
  267. {
  268. return request_irq(gpio_to_irq(IMX_GPIO_NR(5, 21)), detect_irq,
  269. IRQF_TRIGGER_RISING, "sdhc1-card-detect", data);
  270. }
  271. static int mx27ads_sdhc2_init(struct device *dev, irq_handler_t detect_irq,
  272. void *data)
  273. {
  274. return request_irq(gpio_to_irq(IMX_GPIO_NR(2, 7)), detect_irq,
  275. IRQF_TRIGGER_RISING, "sdhc2-card-detect", data);
  276. }
  277. static void mx27ads_sdhc1_exit(struct device *dev, void *data)
  278. {
  279. free_irq(gpio_to_irq(IMX_GPIO_NR(5, 21)), data);
  280. }
  281. static void mx27ads_sdhc2_exit(struct device *dev, void *data)
  282. {
  283. free_irq(gpio_to_irq(IMX_GPIO_NR(2, 7)), data);
  284. }
  285. static const struct imxmmc_platform_data sdhc1_pdata __initconst = {
  286. .init = mx27ads_sdhc1_init,
  287. .exit = mx27ads_sdhc1_exit,
  288. };
  289. static const struct imxmmc_platform_data sdhc2_pdata __initconst = {
  290. .init = mx27ads_sdhc2_init,
  291. .exit = mx27ads_sdhc2_exit,
  292. };
  293. static struct platform_device *platform_devices[] __initdata = {
  294. &mx27ads_nor_mtd_device,
  295. };
  296. static const struct imxuart_platform_data uart_pdata __initconst = {
  297. .flags = IMXUART_HAVE_RTSCTS,
  298. };
  299. static void __init mx27ads_board_init(void)
  300. {
  301. imx27_soc_init();
  302. mxc_gpio_setup_multiple_pins(mx27ads_pins, ARRAY_SIZE(mx27ads_pins),
  303. "mx27ads");
  304. imx27_add_imx_uart0(&uart_pdata);
  305. imx27_add_imx_uart1(&uart_pdata);
  306. imx27_add_imx_uart2(&uart_pdata);
  307. imx27_add_imx_uart3(&uart_pdata);
  308. imx27_add_imx_uart4(&uart_pdata);
  309. imx27_add_imx_uart5(&uart_pdata);
  310. imx27_add_mxc_nand(&mx27ads_nand_board_info);
  311. /* only the i2c master 1 is used on this CPU card */
  312. i2c_register_board_info(1, mx27ads_i2c_devices,
  313. ARRAY_SIZE(mx27ads_i2c_devices));
  314. imx27_add_imx_i2c(1, &mx27ads_i2c1_data);
  315. imx27_add_imx_fb(&mx27ads_fb_data);
  316. imx27_add_fec(NULL);
  317. imx27_add_mxc_w1();
  318. }
  319. static void __init mx27ads_late_init(void)
  320. {
  321. mx27ads_regulator_init();
  322. imx27_add_mxc_mmc(0, &sdhc1_pdata);
  323. imx27_add_mxc_mmc(1, &sdhc2_pdata);
  324. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  325. }
  326. static void __init mx27ads_timer_init(void)
  327. {
  328. unsigned long fref = 26000000;
  329. if ((imx_readw(PBC_VERSION_REG) & CKIH_27MHZ_BIT_SET) == 0)
  330. fref = 27000000;
  331. mx27_clocks_init(fref);
  332. }
  333. static struct map_desc mx27ads_io_desc[] __initdata = {
  334. {
  335. .virtual = PBC_BASE_ADDRESS,
  336. .pfn = __phys_to_pfn(MX27_CS4_BASE_ADDR),
  337. .length = SZ_1M,
  338. .type = MT_DEVICE,
  339. },
  340. };
  341. static void __init mx27ads_map_io(void)
  342. {
  343. mx27_map_io();
  344. iotable_init(mx27ads_io_desc, ARRAY_SIZE(mx27ads_io_desc));
  345. }
  346. MACHINE_START(MX27ADS, "Freescale i.MX27ADS")
  347. /* maintainer: Freescale Semiconductor, Inc. */
  348. .atag_offset = 0x100,
  349. .map_io = mx27ads_map_io,
  350. .init_early = imx27_init_early,
  351. .init_irq = mx27_init_irq,
  352. .init_time = mx27ads_timer_init,
  353. .init_machine = mx27ads_board_init,
  354. .init_late = mx27ads_late_init,
  355. .restart = mxc_restart,
  356. MACHINE_END