iomux-v3.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * Copyright (C) 2009 by Jan Weitzel Phytec Messtechnik GmbH,
  3. * <armlinux@phytec.de>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #ifndef __MACH_IOMUX_V3_H__
  20. #define __MACH_IOMUX_V3_H__
  21. /*
  22. * build IOMUX_PAD structure
  23. *
  24. * This iomux scheme is based around pads, which are the physical balls
  25. * on the processor.
  26. *
  27. * - Each pad has a pad control register (IOMUXC_SW_PAD_CTRL_x) which controls
  28. * things like driving strength and pullup/pulldown.
  29. * - Each pad can have but not necessarily does have an output routing register
  30. * (IOMUXC_SW_MUX_CTL_PAD_x).
  31. * - Each pad can have but not necessarily does have an input routing register
  32. * (IOMUXC_x_SELECT_INPUT)
  33. *
  34. * The three register sets do not have a fixed offset to each other,
  35. * hence we order this table by pad control registers (which all pads
  36. * have) and put the optional i/o routing registers into additional
  37. * fields.
  38. *
  39. * The naming convention for the pad modes is MX35_PAD_<padname>__<padmode>
  40. * If <padname> or <padmode> refers to a GPIO, it is named
  41. * GPIO_<unit>_<num>
  42. *
  43. * IOMUX/PAD Bit field definitions
  44. *
  45. * MUX_CTRL_OFS: 0..11 (12)
  46. * PAD_CTRL_OFS: 12..23 (12)
  47. * SEL_INPUT_OFS: 24..35 (12)
  48. * MUX_MODE + SION: 36..40 (5)
  49. * PAD_CTRL + NO_PAD_CTRL: 41..57 (17)
  50. * SEL_INP: 58..61 (4)
  51. * reserved: 63 (1)
  52. */
  53. typedef u64 iomux_v3_cfg_t;
  54. #define MUX_CTRL_OFS_SHIFT 0
  55. #define MUX_CTRL_OFS_MASK ((iomux_v3_cfg_t)0xfff << MUX_CTRL_OFS_SHIFT)
  56. #define MUX_PAD_CTRL_OFS_SHIFT 12
  57. #define MUX_PAD_CTRL_OFS_MASK ((iomux_v3_cfg_t)0xfff << MUX_PAD_CTRL_OFS_SHIFT)
  58. #define MUX_SEL_INPUT_OFS_SHIFT 24
  59. #define MUX_SEL_INPUT_OFS_MASK ((iomux_v3_cfg_t)0xfff << MUX_SEL_INPUT_OFS_SHIFT)
  60. #define MUX_MODE_SHIFT 36
  61. #define MUX_MODE_MASK ((iomux_v3_cfg_t)0x1f << MUX_MODE_SHIFT)
  62. #define MUX_PAD_CTRL_SHIFT 41
  63. #define MUX_PAD_CTRL_MASK ((iomux_v3_cfg_t)0x1ffff << MUX_PAD_CTRL_SHIFT)
  64. #define MUX_SEL_INPUT_SHIFT 58
  65. #define MUX_SEL_INPUT_MASK ((iomux_v3_cfg_t)0xf << MUX_SEL_INPUT_SHIFT)
  66. #define MUX_PAD_CTRL(x) ((iomux_v3_cfg_t)(x) << MUX_PAD_CTRL_SHIFT)
  67. #define IOMUX_PAD(_pad_ctrl_ofs, _mux_ctrl_ofs, _mux_mode, _sel_input_ofs, \
  68. _sel_input, _pad_ctrl) \
  69. (((iomux_v3_cfg_t)(_mux_ctrl_ofs) << MUX_CTRL_OFS_SHIFT) | \
  70. ((iomux_v3_cfg_t)(_mux_mode) << MUX_MODE_SHIFT) | \
  71. ((iomux_v3_cfg_t)(_pad_ctrl_ofs) << MUX_PAD_CTRL_OFS_SHIFT) | \
  72. ((iomux_v3_cfg_t)(_pad_ctrl) << MUX_PAD_CTRL_SHIFT) | \
  73. ((iomux_v3_cfg_t)(_sel_input_ofs) << MUX_SEL_INPUT_OFS_SHIFT) | \
  74. ((iomux_v3_cfg_t)(_sel_input) << MUX_SEL_INPUT_SHIFT))
  75. #define NEW_PAD_CTRL(cfg, pad) (((cfg) & ~MUX_PAD_CTRL_MASK) | MUX_PAD_CTRL(pad))
  76. /*
  77. * Use to set PAD control
  78. */
  79. #define NO_PAD_CTRL (1 << 16)
  80. #define PAD_CTL_DVS (1 << 13)
  81. #define PAD_CTL_HYS (1 << 8)
  82. #define PAD_CTL_PKE (1 << 7)
  83. #define PAD_CTL_PUE (1 << 6 | PAD_CTL_PKE)
  84. #define PAD_CTL_PUS_100K_DOWN (0 << 4 | PAD_CTL_PUE)
  85. #define PAD_CTL_PUS_47K_UP (1 << 4 | PAD_CTL_PUE)
  86. #define PAD_CTL_PUS_100K_UP (2 << 4 | PAD_CTL_PUE)
  87. #define PAD_CTL_PUS_22K_UP (3 << 4 | PAD_CTL_PUE)
  88. #define PAD_CTL_ODE (1 << 3)
  89. #define PAD_CTL_DSE_LOW (0 << 1)
  90. #define PAD_CTL_DSE_MED (1 << 1)
  91. #define PAD_CTL_DSE_HIGH (2 << 1)
  92. #define PAD_CTL_DSE_MAX (3 << 1)
  93. #define PAD_CTL_SRE_FAST (1 << 0)
  94. #define PAD_CTL_SRE_SLOW (0 << 0)
  95. #define IOMUX_CONFIG_SION (0x1 << 4)
  96. #define MX51_NUM_GPIO_PORT 4
  97. #define GPIO_PIN_MASK 0x1f
  98. #define GPIO_PORT_SHIFT 5
  99. #define GPIO_PORT_MASK (0x7 << GPIO_PORT_SHIFT)
  100. #define GPIO_PORTA (0 << GPIO_PORT_SHIFT)
  101. #define GPIO_PORTB (1 << GPIO_PORT_SHIFT)
  102. #define GPIO_PORTC (2 << GPIO_PORT_SHIFT)
  103. #define GPIO_PORTD (3 << GPIO_PORT_SHIFT)
  104. #define GPIO_PORTE (4 << GPIO_PORT_SHIFT)
  105. #define GPIO_PORTF (5 << GPIO_PORT_SHIFT)
  106. /*
  107. * setups a single pad in the iomuxer
  108. */
  109. int mxc_iomux_v3_setup_pad(iomux_v3_cfg_t pad);
  110. /*
  111. * setups multiple pads
  112. * convenient way to call the above function with tables
  113. */
  114. int mxc_iomux_v3_setup_multiple_pads(const iomux_v3_cfg_t *pad_list,
  115. unsigned count);
  116. /*
  117. * Initialise the iomux controller
  118. */
  119. void mxc_iomux_v3_init(void __iomem *iomux_v3_base);
  120. #endif /* __MACH_IOMUX_V3_H__*/