avic.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/irq.h>
  21. #include <linux/irqdomain.h>
  22. #include <linux/io.h>
  23. #include <linux/of.h>
  24. #include <asm/mach/irq.h>
  25. #include <asm/exception.h>
  26. #include "common.h"
  27. #include "hardware.h"
  28. #include "irq-common.h"
  29. #define AVIC_INTCNTL 0x00 /* int control reg */
  30. #define AVIC_NIMASK 0x04 /* int mask reg */
  31. #define AVIC_INTENNUM 0x08 /* int enable number reg */
  32. #define AVIC_INTDISNUM 0x0C /* int disable number reg */
  33. #define AVIC_INTENABLEH 0x10 /* int enable reg high */
  34. #define AVIC_INTENABLEL 0x14 /* int enable reg low */
  35. #define AVIC_INTTYPEH 0x18 /* int type reg high */
  36. #define AVIC_INTTYPEL 0x1C /* int type reg low */
  37. #define AVIC_NIPRIORITY(x) (0x20 + 4 * (7 - (x))) /* int priority */
  38. #define AVIC_NIVECSR 0x40 /* norm int vector/status */
  39. #define AVIC_FIVECSR 0x44 /* fast int vector/status */
  40. #define AVIC_INTSRCH 0x48 /* int source reg high */
  41. #define AVIC_INTSRCL 0x4C /* int source reg low */
  42. #define AVIC_INTFRCH 0x50 /* int force reg high */
  43. #define AVIC_INTFRCL 0x54 /* int force reg low */
  44. #define AVIC_NIPNDH 0x58 /* norm int pending high */
  45. #define AVIC_NIPNDL 0x5C /* norm int pending low */
  46. #define AVIC_FIPNDH 0x60 /* fast int pending high */
  47. #define AVIC_FIPNDL 0x64 /* fast int pending low */
  48. #define AVIC_NUM_IRQS 64
  49. static void __iomem *avic_base;
  50. static struct irq_domain *domain;
  51. #ifdef CONFIG_FIQ
  52. static int avic_set_irq_fiq(unsigned int hwirq, unsigned int type)
  53. {
  54. unsigned int irqt;
  55. if (hwirq >= AVIC_NUM_IRQS)
  56. return -EINVAL;
  57. if (hwirq < AVIC_NUM_IRQS / 2) {
  58. irqt = imx_readl(avic_base + AVIC_INTTYPEL) & ~(1 << hwirq);
  59. imx_writel(irqt | (!!type << hwirq), avic_base + AVIC_INTTYPEL);
  60. } else {
  61. hwirq -= AVIC_NUM_IRQS / 2;
  62. irqt = imx_readl(avic_base + AVIC_INTTYPEH) & ~(1 << hwirq);
  63. imx_writel(irqt | (!!type << hwirq), avic_base + AVIC_INTTYPEH);
  64. }
  65. return 0;
  66. }
  67. #endif /* CONFIG_FIQ */
  68. static struct mxc_extra_irq avic_extra_irq = {
  69. #ifdef CONFIG_FIQ
  70. .set_irq_fiq = avic_set_irq_fiq,
  71. #endif
  72. };
  73. #ifdef CONFIG_PM
  74. static u32 avic_saved_mask_reg[2];
  75. static void avic_irq_suspend(struct irq_data *d)
  76. {
  77. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  78. struct irq_chip_type *ct = gc->chip_types;
  79. int idx = d->hwirq >> 5;
  80. avic_saved_mask_reg[idx] = imx_readl(avic_base + ct->regs.mask);
  81. imx_writel(gc->wake_active, avic_base + ct->regs.mask);
  82. }
  83. static void avic_irq_resume(struct irq_data *d)
  84. {
  85. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  86. struct irq_chip_type *ct = gc->chip_types;
  87. int idx = d->hwirq >> 5;
  88. imx_writel(avic_saved_mask_reg[idx], avic_base + ct->regs.mask);
  89. }
  90. #else
  91. #define avic_irq_suspend NULL
  92. #define avic_irq_resume NULL
  93. #endif
  94. static __init void avic_init_gc(int idx, unsigned int irq_start)
  95. {
  96. struct irq_chip_generic *gc;
  97. struct irq_chip_type *ct;
  98. gc = irq_alloc_generic_chip("mxc-avic", 1, irq_start, avic_base,
  99. handle_level_irq);
  100. gc->private = &avic_extra_irq;
  101. gc->wake_enabled = IRQ_MSK(32);
  102. ct = gc->chip_types;
  103. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  104. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  105. ct->chip.irq_ack = irq_gc_mask_clr_bit;
  106. ct->chip.irq_set_wake = irq_gc_set_wake;
  107. ct->chip.irq_suspend = avic_irq_suspend;
  108. ct->chip.irq_resume = avic_irq_resume;
  109. ct->regs.mask = !idx ? AVIC_INTENABLEL : AVIC_INTENABLEH;
  110. ct->regs.ack = ct->regs.mask;
  111. irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
  112. }
  113. static void __exception_irq_entry avic_handle_irq(struct pt_regs *regs)
  114. {
  115. u32 nivector;
  116. do {
  117. nivector = imx_readl(avic_base + AVIC_NIVECSR) >> 16;
  118. if (nivector == 0xffff)
  119. break;
  120. handle_domain_irq(domain, nivector, regs);
  121. } while (1);
  122. }
  123. /*
  124. * This function initializes the AVIC hardware and disables all the
  125. * interrupts. It registers the interrupt enable and disable functions
  126. * to the kernel for each interrupt source.
  127. */
  128. void __init mxc_init_irq(void __iomem *irqbase)
  129. {
  130. struct device_node *np;
  131. int irq_base;
  132. int i;
  133. avic_base = irqbase;
  134. /* put the AVIC into the reset value with
  135. * all interrupts disabled
  136. */
  137. imx_writel(0, avic_base + AVIC_INTCNTL);
  138. imx_writel(0x1f, avic_base + AVIC_NIMASK);
  139. /* disable all interrupts */
  140. imx_writel(0, avic_base + AVIC_INTENABLEH);
  141. imx_writel(0, avic_base + AVIC_INTENABLEL);
  142. /* all IRQ no FIQ */
  143. imx_writel(0, avic_base + AVIC_INTTYPEH);
  144. imx_writel(0, avic_base + AVIC_INTTYPEL);
  145. irq_base = irq_alloc_descs(-1, 0, AVIC_NUM_IRQS, numa_node_id());
  146. WARN_ON(irq_base < 0);
  147. np = of_find_compatible_node(NULL, NULL, "fsl,avic");
  148. domain = irq_domain_add_legacy(np, AVIC_NUM_IRQS, irq_base, 0,
  149. &irq_domain_simple_ops, NULL);
  150. WARN_ON(!domain);
  151. for (i = 0; i < AVIC_NUM_IRQS / 32; i++, irq_base += 32)
  152. avic_init_gc(i, irq_base);
  153. /* Set default priority value (0) for all IRQ's */
  154. for (i = 0; i < 8; i++)
  155. imx_writel(0, avic_base + AVIC_NIPRIORITY(i));
  156. set_handle_irq(avic_handle_irq);
  157. #ifdef CONFIG_FIQ
  158. /* Initialize FIQ */
  159. init_FIQ(FIQ_START);
  160. #endif
  161. printk(KERN_INFO "MXC IRQ initialized\n");
  162. }