io.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * arch/arm/include/asm/io.h
  3. *
  4. * Copyright (C) 1996-2000 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Modifications:
  11. * 16-Sep-1996 RMK Inlined the inx/outx functions & optimised for both
  12. * constant addresses and variable addresses.
  13. * 04-Dec-1997 RMK Moved a lot of this stuff to the new architecture
  14. * specific IO header files.
  15. * 27-Mar-1999 PJB Second parameter of memcpy_toio is const..
  16. * 04-Apr-1999 PJB Added check_signature.
  17. * 12-Dec-1999 RMK More cleanups
  18. * 18-Jun-2000 RMK Removed virt_to_* and friends definitions
  19. * 05-Oct-2004 BJD Moved memory string functions to use void __iomem
  20. */
  21. #ifndef __ASM_ARM_IO_H
  22. #define __ASM_ARM_IO_H
  23. #ifdef __KERNEL__
  24. #include <linux/string.h>
  25. #include <linux/types.h>
  26. #include <linux/blk_types.h>
  27. #include <asm/byteorder.h>
  28. #include <asm/memory.h>
  29. #include <asm-generic/pci_iomap.h>
  30. #include <xen/xen.h>
  31. /*
  32. * ISA I/O bus memory addresses are 1:1 with the physical address.
  33. */
  34. #define isa_virt_to_bus virt_to_phys
  35. #define isa_page_to_bus page_to_phys
  36. #define isa_bus_to_virt phys_to_virt
  37. /*
  38. * Atomic MMIO-wide IO modify
  39. */
  40. extern void atomic_io_modify(void __iomem *reg, u32 mask, u32 set);
  41. extern void atomic_io_modify_relaxed(void __iomem *reg, u32 mask, u32 set);
  42. /*
  43. * Generic IO read/write. These perform native-endian accesses. Note
  44. * that some architectures will want to re-define __raw_{read,write}w.
  45. */
  46. void __raw_writesb(volatile void __iomem *addr, const void *data, int bytelen);
  47. void __raw_writesw(volatile void __iomem *addr, const void *data, int wordlen);
  48. void __raw_writesl(volatile void __iomem *addr, const void *data, int longlen);
  49. void __raw_readsb(const volatile void __iomem *addr, void *data, int bytelen);
  50. void __raw_readsw(const volatile void __iomem *addr, void *data, int wordlen);
  51. void __raw_readsl(const volatile void __iomem *addr, void *data, int longlen);
  52. #if __LINUX_ARM_ARCH__ < 6
  53. /*
  54. * Half-word accesses are problematic with RiscPC due to limitations of
  55. * the bus. Rather than special-case the machine, just let the compiler
  56. * generate the access for CPUs prior to ARMv6.
  57. */
  58. #define __raw_readw(a) (__chk_io_ptr(a), *(volatile unsigned short __force *)(a))
  59. #define __raw_writew(v,a) ((void)(__chk_io_ptr(a), *(volatile unsigned short __force *)(a) = (v)))
  60. #else
  61. /*
  62. * When running under a hypervisor, we want to avoid I/O accesses with
  63. * writeback addressing modes as these incur a significant performance
  64. * overhead (the address generation must be emulated in software).
  65. */
  66. #define __raw_writew __raw_writew
  67. static inline void __raw_writew(u16 val, volatile void __iomem *addr)
  68. {
  69. asm volatile("strh %1, %0"
  70. : : "Q" (*(volatile u16 __force *)addr), "r" (val));
  71. }
  72. #define __raw_readw __raw_readw
  73. static inline u16 __raw_readw(const volatile void __iomem *addr)
  74. {
  75. u16 val;
  76. asm volatile("ldrh %0, %1"
  77. : "=r" (val)
  78. : "Q" (*(volatile u16 __force *)addr));
  79. return val;
  80. }
  81. #endif
  82. #define __raw_writeb __raw_writeb
  83. static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
  84. {
  85. asm volatile("strb %1, %0"
  86. : : "Qo" (*(volatile u8 __force *)addr), "r" (val));
  87. }
  88. #define __raw_writel __raw_writel
  89. static inline void __raw_writel(u32 val, volatile void __iomem *addr)
  90. {
  91. asm volatile("str %1, %0"
  92. : : "Qo" (*(volatile u32 __force *)addr), "r" (val));
  93. }
  94. #define __raw_readb __raw_readb
  95. static inline u8 __raw_readb(const volatile void __iomem *addr)
  96. {
  97. u8 val;
  98. asm volatile("ldrb %0, %1"
  99. : "=r" (val)
  100. : "Qo" (*(volatile u8 __force *)addr));
  101. return val;
  102. }
  103. #define __raw_readl __raw_readl
  104. static inline u32 __raw_readl(const volatile void __iomem *addr)
  105. {
  106. u32 val;
  107. asm volatile("ldr %0, %1"
  108. : "=r" (val)
  109. : "Qo" (*(volatile u32 __force *)addr));
  110. return val;
  111. }
  112. /*
  113. * Architecture ioremap implementation.
  114. */
  115. #define MT_DEVICE 0
  116. #define MT_DEVICE_NONSHARED 1
  117. #define MT_DEVICE_CACHED 2
  118. #define MT_DEVICE_WC 3
  119. /*
  120. * types 4 onwards can be found in asm/mach/map.h and are undefined
  121. * for ioremap
  122. */
  123. /*
  124. * __arm_ioremap takes CPU physical address.
  125. * __arm_ioremap_pfn takes a Page Frame Number and an offset into that page
  126. * The _caller variety takes a __builtin_return_address(0) value for
  127. * /proc/vmalloc to use - and should only be used in non-inline functions.
  128. */
  129. extern void __iomem *__arm_ioremap_caller(phys_addr_t, size_t, unsigned int,
  130. void *);
  131. extern void __iomem *__arm_ioremap_pfn(unsigned long, unsigned long, size_t, unsigned int);
  132. extern void __iomem *__arm_ioremap_exec(phys_addr_t, size_t, bool cached);
  133. extern void __iounmap(volatile void __iomem *addr);
  134. extern void __iomem * (*arch_ioremap_caller)(phys_addr_t, size_t,
  135. unsigned int, void *);
  136. extern void (*arch_iounmap)(volatile void __iomem *);
  137. /*
  138. * Bad read/write accesses...
  139. */
  140. extern void __readwrite_bug(const char *fn);
  141. /*
  142. * A typesafe __io() helper
  143. */
  144. static inline void __iomem *__typesafe_io(unsigned long addr)
  145. {
  146. return (void __iomem *)addr;
  147. }
  148. #define IOMEM(x) ((void __force __iomem *)(x))
  149. /* IO barriers */
  150. #ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
  151. #include <asm/barrier.h>
  152. #define __iormb() rmb()
  153. #define __iowmb() wmb()
  154. #else
  155. #define __iormb() do { } while (0)
  156. #define __iowmb() do { } while (0)
  157. #endif
  158. /* PCI fixed i/o mapping */
  159. #define PCI_IO_VIRT_BASE 0xfee00000
  160. #define PCI_IOBASE ((void __iomem *)PCI_IO_VIRT_BASE)
  161. #if defined(CONFIG_PCI)
  162. void pci_ioremap_set_mem_type(int mem_type);
  163. #else
  164. static inline void pci_ioremap_set_mem_type(int mem_type) {}
  165. #endif
  166. extern int pci_ioremap_io(unsigned int offset, phys_addr_t phys_addr);
  167. /*
  168. * Now, pick up the machine-defined IO definitions
  169. */
  170. #ifdef CONFIG_NEED_MACH_IO_H
  171. #include <mach/io.h>
  172. #elif defined(CONFIG_PCI)
  173. #define IO_SPACE_LIMIT ((resource_size_t)0xfffff)
  174. #define __io(a) __typesafe_io(PCI_IO_VIRT_BASE + ((a) & IO_SPACE_LIMIT))
  175. #else
  176. #define __io(a) __typesafe_io((a) & IO_SPACE_LIMIT)
  177. #endif
  178. /*
  179. * This is the limit of PC card/PCI/ISA IO space, which is by default
  180. * 64K if we have PC card, PCI or ISA support. Otherwise, default to
  181. * zero to prevent ISA/PCI drivers claiming IO space (and potentially
  182. * oopsing.)
  183. *
  184. * Only set this larger if you really need inb() et.al. to operate over
  185. * a larger address space. Note that SOC_COMMON ioremaps each sockets
  186. * IO space area, and so inb() et.al. must be defined to operate as per
  187. * readb() et.al. on such platforms.
  188. */
  189. #ifndef IO_SPACE_LIMIT
  190. #if defined(CONFIG_PCMCIA_SOC_COMMON) || defined(CONFIG_PCMCIA_SOC_COMMON_MODULE)
  191. #define IO_SPACE_LIMIT ((resource_size_t)0xffffffff)
  192. #elif defined(CONFIG_PCI) || defined(CONFIG_ISA) || defined(CONFIG_PCCARD)
  193. #define IO_SPACE_LIMIT ((resource_size_t)0xffff)
  194. #else
  195. #define IO_SPACE_LIMIT ((resource_size_t)0)
  196. #endif
  197. #endif
  198. /*
  199. * IO port access primitives
  200. * -------------------------
  201. *
  202. * The ARM doesn't have special IO access instructions; all IO is memory
  203. * mapped. Note that these are defined to perform little endian accesses
  204. * only. Their primary purpose is to access PCI and ISA peripherals.
  205. *
  206. * Note that for a big endian machine, this implies that the following
  207. * big endian mode connectivity is in place, as described by numerous
  208. * ARM documents:
  209. *
  210. * PCI: D0-D7 D8-D15 D16-D23 D24-D31
  211. * ARM: D24-D31 D16-D23 D8-D15 D0-D7
  212. *
  213. * The machine specific io.h include defines __io to translate an "IO"
  214. * address to a memory address.
  215. *
  216. * Note that we prevent GCC re-ordering or caching values in expressions
  217. * by introducing sequence points into the in*() definitions. Note that
  218. * __raw_* do not guarantee this behaviour.
  219. *
  220. * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space.
  221. */
  222. #ifdef __io
  223. #define outb(v,p) ({ __iowmb(); __raw_writeb(v,__io(p)); })
  224. #define outw(v,p) ({ __iowmb(); __raw_writew((__force __u16) \
  225. cpu_to_le16(v),__io(p)); })
  226. #define outl(v,p) ({ __iowmb(); __raw_writel((__force __u32) \
  227. cpu_to_le32(v),__io(p)); })
  228. #define inb(p) ({ __u8 __v = __raw_readb(__io(p)); __iormb(); __v; })
  229. #define inw(p) ({ __u16 __v = le16_to_cpu((__force __le16) \
  230. __raw_readw(__io(p))); __iormb(); __v; })
  231. #define inl(p) ({ __u32 __v = le32_to_cpu((__force __le32) \
  232. __raw_readl(__io(p))); __iormb(); __v; })
  233. #define outsb(p,d,l) __raw_writesb(__io(p),d,l)
  234. #define outsw(p,d,l) __raw_writesw(__io(p),d,l)
  235. #define outsl(p,d,l) __raw_writesl(__io(p),d,l)
  236. #define insb(p,d,l) __raw_readsb(__io(p),d,l)
  237. #define insw(p,d,l) __raw_readsw(__io(p),d,l)
  238. #define insl(p,d,l) __raw_readsl(__io(p),d,l)
  239. #endif
  240. /*
  241. * String version of IO memory access ops:
  242. */
  243. extern void _memcpy_fromio(void *, const volatile void __iomem *, size_t);
  244. extern void _memcpy_toio(volatile void __iomem *, const void *, size_t);
  245. extern void _memset_io(volatile void __iomem *, int, size_t);
  246. #define mmiowb()
  247. /*
  248. * Memory access primitives
  249. * ------------------------
  250. *
  251. * These perform PCI memory accesses via an ioremap region. They don't
  252. * take an address as such, but a cookie.
  253. *
  254. * Again, these are defined to perform little endian accesses. See the
  255. * IO port primitives for more information.
  256. */
  257. #ifndef readl
  258. #define readb_relaxed(c) ({ u8 __r = __raw_readb(c); __r; })
  259. #define readw_relaxed(c) ({ u16 __r = le16_to_cpu((__force __le16) \
  260. __raw_readw(c)); __r; })
  261. #define readl_relaxed(c) ({ u32 __r = le32_to_cpu((__force __le32) \
  262. __raw_readl(c)); __r; })
  263. #define writeb_relaxed(v,c) __raw_writeb(v,c)
  264. #define writew_relaxed(v,c) __raw_writew((__force u16) cpu_to_le16(v),c)
  265. #define writel_relaxed(v,c) __raw_writel((__force u32) cpu_to_le32(v),c)
  266. #define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
  267. #define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
  268. #define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
  269. #define writeb(v,c) ({ __iowmb(); writeb_relaxed(v,c); })
  270. #define writew(v,c) ({ __iowmb(); writew_relaxed(v,c); })
  271. #define writel(v,c) ({ __iowmb(); writel_relaxed(v,c); })
  272. #define readsb(p,d,l) __raw_readsb(p,d,l)
  273. #define readsw(p,d,l) __raw_readsw(p,d,l)
  274. #define readsl(p,d,l) __raw_readsl(p,d,l)
  275. #define writesb(p,d,l) __raw_writesb(p,d,l)
  276. #define writesw(p,d,l) __raw_writesw(p,d,l)
  277. #define writesl(p,d,l) __raw_writesl(p,d,l)
  278. #ifndef __ARMBE__
  279. static inline void memset_io(volatile void __iomem *dst, unsigned c,
  280. size_t count)
  281. {
  282. extern void mmioset(void *, unsigned int, size_t);
  283. mmioset((void __force *)dst, c, count);
  284. }
  285. #define memset_io(dst,c,count) memset_io(dst,c,count)
  286. static inline void memcpy_fromio(void *to, const volatile void __iomem *from,
  287. size_t count)
  288. {
  289. extern void mmiocpy(void *, const void *, size_t);
  290. mmiocpy(to, (const void __force *)from, count);
  291. }
  292. #define memcpy_fromio(to,from,count) memcpy_fromio(to,from,count)
  293. static inline void memcpy_toio(volatile void __iomem *to, const void *from,
  294. size_t count)
  295. {
  296. extern void mmiocpy(void *, const void *, size_t);
  297. mmiocpy((void __force *)to, from, count);
  298. }
  299. #define memcpy_toio(to,from,count) memcpy_toio(to,from,count)
  300. #else
  301. #define memset_io(c,v,l) _memset_io(c,(v),(l))
  302. #define memcpy_fromio(a,c,l) _memcpy_fromio((a),c,(l))
  303. #define memcpy_toio(c,a,l) _memcpy_toio(c,(a),(l))
  304. #endif
  305. #endif /* readl */
  306. /*
  307. * ioremap() and friends.
  308. *
  309. * ioremap() takes a resource address, and size. Due to the ARM memory
  310. * types, it is important to use the correct ioremap() function as each
  311. * mapping has specific properties.
  312. *
  313. * Function Memory type Cacheability Cache hint
  314. * ioremap() Device n/a n/a
  315. * ioremap_nocache() Device n/a n/a
  316. * ioremap_cache() Normal Writeback Read allocate
  317. * ioremap_wc() Normal Non-cacheable n/a
  318. * ioremap_wt() Normal Non-cacheable n/a
  319. *
  320. * All device mappings have the following properties:
  321. * - no access speculation
  322. * - no repetition (eg, on return from an exception)
  323. * - number, order and size of accesses are maintained
  324. * - unaligned accesses are "unpredictable"
  325. * - writes may be delayed before they hit the endpoint device
  326. *
  327. * ioremap_nocache() is the same as ioremap() as there are too many device
  328. * drivers using this for device registers, and documentation which tells
  329. * people to use it for such for this to be any different. This is not a
  330. * safe fallback for memory-like mappings, or memory regions where the
  331. * compiler may generate unaligned accesses - eg, via inlining its own
  332. * memcpy.
  333. *
  334. * All normal memory mappings have the following properties:
  335. * - reads can be repeated with no side effects
  336. * - repeated reads return the last value written
  337. * - reads can fetch additional locations without side effects
  338. * - writes can be repeated (in certain cases) with no side effects
  339. * - writes can be merged before accessing the target
  340. * - unaligned accesses can be supported
  341. * - ordering is not guaranteed without explicit dependencies or barrier
  342. * instructions
  343. * - writes may be delayed before they hit the endpoint memory
  344. *
  345. * The cache hint is only a performance hint: CPUs may alias these hints.
  346. * Eg, a CPU not implementing read allocate but implementing write allocate
  347. * will provide a write allocate mapping instead.
  348. */
  349. void __iomem *ioremap(resource_size_t res_cookie, size_t size);
  350. #define ioremap ioremap
  351. #define ioremap_nocache ioremap
  352. /*
  353. * Do not use ioremap_cache for mapping memory. Use memremap instead.
  354. */
  355. void __iomem *ioremap_cache(resource_size_t res_cookie, size_t size);
  356. #define ioremap_cache ioremap_cache
  357. /*
  358. * Do not use ioremap_cached in new code. Provided for the benefit of
  359. * the pxa2xx-flash MTD driver only.
  360. */
  361. void __iomem *ioremap_cached(resource_size_t res_cookie, size_t size);
  362. void __iomem *ioremap_wc(resource_size_t res_cookie, size_t size);
  363. #define ioremap_wc ioremap_wc
  364. #define ioremap_wt ioremap_wc
  365. void iounmap(volatile void __iomem *iomem_cookie);
  366. #define iounmap iounmap
  367. void *arch_memremap_wb(phys_addr_t phys_addr, size_t size);
  368. #define arch_memremap_wb arch_memremap_wb
  369. /*
  370. * io{read,write}{16,32}be() macros
  371. */
  372. #define ioread16be(p) ({ __u16 __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(); __v; })
  373. #define ioread32be(p) ({ __u32 __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(); __v; })
  374. #define iowrite16be(v,p) ({ __iowmb(); __raw_writew((__force __u16)cpu_to_be16(v), p); })
  375. #define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_be32(v), p); })
  376. #ifndef ioport_map
  377. #define ioport_map ioport_map
  378. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  379. #endif
  380. #ifndef ioport_unmap
  381. #define ioport_unmap ioport_unmap
  382. extern void ioport_unmap(void __iomem *addr);
  383. #endif
  384. struct pci_dev;
  385. #define pci_iounmap pci_iounmap
  386. extern void pci_iounmap(struct pci_dev *dev, void __iomem *addr);
  387. /*
  388. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  389. * access
  390. */
  391. #define xlate_dev_mem_ptr(p) __va(p)
  392. /*
  393. * Convert a virtual cached pointer to an uncached pointer
  394. */
  395. #define xlate_dev_kmem_ptr(p) p
  396. #include <asm-generic/io.h>
  397. /*
  398. * can the hardware map this into one segment or not, given no other
  399. * constraints.
  400. */
  401. #define BIOVEC_MERGEABLE(vec1, vec2) \
  402. ((bvec_to_phys((vec1)) + (vec1)->bv_len) == bvec_to_phys((vec2)))
  403. struct bio_vec;
  404. extern bool xen_biovec_phys_mergeable(const struct bio_vec *vec1,
  405. const struct bio_vec *vec2);
  406. #define BIOVEC_PHYS_MERGEABLE(vec1, vec2) \
  407. (__BIOVEC_PHYS_MERGEABLE(vec1, vec2) && \
  408. (!xen_domain() || xen_biovec_phys_mergeable(vec1, vec2)))
  409. #ifdef CONFIG_MMU
  410. #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
  411. extern int valid_phys_addr_range(phys_addr_t addr, size_t size);
  412. extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
  413. extern int devmem_is_allowed(unsigned long pfn);
  414. #endif
  415. /*
  416. * Register ISA memory and port locations for glibc iopl/inb/outb
  417. * emulation.
  418. */
  419. extern void register_isa_ports(unsigned int mmio, unsigned int io,
  420. unsigned int io_shift);
  421. #endif /* __KERNEL__ */
  422. #endif /* __ASM_ARM_IO_H */