arch_gicv3.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * arch/arm/include/asm/arch_gicv3.h
  3. *
  4. * Copyright (C) 2015 ARM Ltd.
  5. *
  6. * This program is free software: you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef __ASM_ARCH_GICV3_H
  19. #define __ASM_ARCH_GICV3_H
  20. #ifndef __ASSEMBLY__
  21. #include <linux/io.h>
  22. #include <asm/barrier.h>
  23. #include <asm/cp15.h>
  24. #define ICC_EOIR1 __ACCESS_CP15(c12, 0, c12, 1)
  25. #define ICC_DIR __ACCESS_CP15(c12, 0, c11, 1)
  26. #define ICC_IAR1 __ACCESS_CP15(c12, 0, c12, 0)
  27. #define ICC_SGI1R __ACCESS_CP15_64(0, c12)
  28. #define ICC_PMR __ACCESS_CP15(c4, 0, c6, 0)
  29. #define ICC_CTLR __ACCESS_CP15(c12, 0, c12, 4)
  30. #define ICC_SRE __ACCESS_CP15(c12, 0, c12, 5)
  31. #define ICC_IGRPEN1 __ACCESS_CP15(c12, 0, c12, 7)
  32. #define ICC_BPR1 __ACCESS_CP15(c12, 0, c12, 3)
  33. #define ICC_HSRE __ACCESS_CP15(c12, 4, c9, 5)
  34. #define ICH_VSEIR __ACCESS_CP15(c12, 4, c9, 4)
  35. #define ICH_HCR __ACCESS_CP15(c12, 4, c11, 0)
  36. #define ICH_VTR __ACCESS_CP15(c12, 4, c11, 1)
  37. #define ICH_MISR __ACCESS_CP15(c12, 4, c11, 2)
  38. #define ICH_EISR __ACCESS_CP15(c12, 4, c11, 3)
  39. #define ICH_ELSR __ACCESS_CP15(c12, 4, c11, 5)
  40. #define ICH_VMCR __ACCESS_CP15(c12, 4, c11, 7)
  41. #define __LR0(x) __ACCESS_CP15(c12, 4, c12, x)
  42. #define __LR8(x) __ACCESS_CP15(c12, 4, c13, x)
  43. #define ICH_LR0 __LR0(0)
  44. #define ICH_LR1 __LR0(1)
  45. #define ICH_LR2 __LR0(2)
  46. #define ICH_LR3 __LR0(3)
  47. #define ICH_LR4 __LR0(4)
  48. #define ICH_LR5 __LR0(5)
  49. #define ICH_LR6 __LR0(6)
  50. #define ICH_LR7 __LR0(7)
  51. #define ICH_LR8 __LR8(0)
  52. #define ICH_LR9 __LR8(1)
  53. #define ICH_LR10 __LR8(2)
  54. #define ICH_LR11 __LR8(3)
  55. #define ICH_LR12 __LR8(4)
  56. #define ICH_LR13 __LR8(5)
  57. #define ICH_LR14 __LR8(6)
  58. #define ICH_LR15 __LR8(7)
  59. /* LR top half */
  60. #define __LRC0(x) __ACCESS_CP15(c12, 4, c14, x)
  61. #define __LRC8(x) __ACCESS_CP15(c12, 4, c15, x)
  62. #define ICH_LRC0 __LRC0(0)
  63. #define ICH_LRC1 __LRC0(1)
  64. #define ICH_LRC2 __LRC0(2)
  65. #define ICH_LRC3 __LRC0(3)
  66. #define ICH_LRC4 __LRC0(4)
  67. #define ICH_LRC5 __LRC0(5)
  68. #define ICH_LRC6 __LRC0(6)
  69. #define ICH_LRC7 __LRC0(7)
  70. #define ICH_LRC8 __LRC8(0)
  71. #define ICH_LRC9 __LRC8(1)
  72. #define ICH_LRC10 __LRC8(2)
  73. #define ICH_LRC11 __LRC8(3)
  74. #define ICH_LRC12 __LRC8(4)
  75. #define ICH_LRC13 __LRC8(5)
  76. #define ICH_LRC14 __LRC8(6)
  77. #define ICH_LRC15 __LRC8(7)
  78. #define __AP0Rx(x) __ACCESS_CP15(c12, 4, c8, x)
  79. #define ICH_AP0R0 __AP0Rx(0)
  80. #define ICH_AP0R1 __AP0Rx(1)
  81. #define ICH_AP0R2 __AP0Rx(2)
  82. #define ICH_AP0R3 __AP0Rx(3)
  83. #define __AP1Rx(x) __ACCESS_CP15(c12, 4, c9, x)
  84. #define ICH_AP1R0 __AP1Rx(0)
  85. #define ICH_AP1R1 __AP1Rx(1)
  86. #define ICH_AP1R2 __AP1Rx(2)
  87. #define ICH_AP1R3 __AP1Rx(3)
  88. /* A32-to-A64 mappings used by VGIC save/restore */
  89. #define CPUIF_MAP(a32, a64) \
  90. static inline void write_ ## a64(u32 val) \
  91. { \
  92. write_sysreg(val, a32); \
  93. } \
  94. static inline u32 read_ ## a64(void) \
  95. { \
  96. return read_sysreg(a32); \
  97. } \
  98. #define CPUIF_MAP_LO_HI(a32lo, a32hi, a64) \
  99. static inline void write_ ## a64(u64 val) \
  100. { \
  101. write_sysreg(lower_32_bits(val), a32lo);\
  102. write_sysreg(upper_32_bits(val), a32hi);\
  103. } \
  104. static inline u64 read_ ## a64(void) \
  105. { \
  106. u64 val = read_sysreg(a32lo); \
  107. \
  108. val |= (u64)read_sysreg(a32hi) << 32; \
  109. \
  110. return val; \
  111. }
  112. CPUIF_MAP(ICH_HCR, ICH_HCR_EL2)
  113. CPUIF_MAP(ICH_VTR, ICH_VTR_EL2)
  114. CPUIF_MAP(ICH_MISR, ICH_MISR_EL2)
  115. CPUIF_MAP(ICH_EISR, ICH_EISR_EL2)
  116. CPUIF_MAP(ICH_ELSR, ICH_ELSR_EL2)
  117. CPUIF_MAP(ICH_VMCR, ICH_VMCR_EL2)
  118. CPUIF_MAP(ICH_AP0R3, ICH_AP0R3_EL2)
  119. CPUIF_MAP(ICH_AP0R2, ICH_AP0R2_EL2)
  120. CPUIF_MAP(ICH_AP0R1, ICH_AP0R1_EL2)
  121. CPUIF_MAP(ICH_AP0R0, ICH_AP0R0_EL2)
  122. CPUIF_MAP(ICH_AP1R3, ICH_AP1R3_EL2)
  123. CPUIF_MAP(ICH_AP1R2, ICH_AP1R2_EL2)
  124. CPUIF_MAP(ICH_AP1R1, ICH_AP1R1_EL2)
  125. CPUIF_MAP(ICH_AP1R0, ICH_AP1R0_EL2)
  126. CPUIF_MAP(ICC_HSRE, ICC_SRE_EL2)
  127. CPUIF_MAP(ICC_SRE, ICC_SRE_EL1)
  128. CPUIF_MAP_LO_HI(ICH_LR15, ICH_LRC15, ICH_LR15_EL2)
  129. CPUIF_MAP_LO_HI(ICH_LR14, ICH_LRC14, ICH_LR14_EL2)
  130. CPUIF_MAP_LO_HI(ICH_LR13, ICH_LRC13, ICH_LR13_EL2)
  131. CPUIF_MAP_LO_HI(ICH_LR12, ICH_LRC12, ICH_LR12_EL2)
  132. CPUIF_MAP_LO_HI(ICH_LR11, ICH_LRC11, ICH_LR11_EL2)
  133. CPUIF_MAP_LO_HI(ICH_LR10, ICH_LRC10, ICH_LR10_EL2)
  134. CPUIF_MAP_LO_HI(ICH_LR9, ICH_LRC9, ICH_LR9_EL2)
  135. CPUIF_MAP_LO_HI(ICH_LR8, ICH_LRC8, ICH_LR8_EL2)
  136. CPUIF_MAP_LO_HI(ICH_LR7, ICH_LRC7, ICH_LR7_EL2)
  137. CPUIF_MAP_LO_HI(ICH_LR6, ICH_LRC6, ICH_LR6_EL2)
  138. CPUIF_MAP_LO_HI(ICH_LR5, ICH_LRC5, ICH_LR5_EL2)
  139. CPUIF_MAP_LO_HI(ICH_LR4, ICH_LRC4, ICH_LR4_EL2)
  140. CPUIF_MAP_LO_HI(ICH_LR3, ICH_LRC3, ICH_LR3_EL2)
  141. CPUIF_MAP_LO_HI(ICH_LR2, ICH_LRC2, ICH_LR2_EL2)
  142. CPUIF_MAP_LO_HI(ICH_LR1, ICH_LRC1, ICH_LR1_EL2)
  143. CPUIF_MAP_LO_HI(ICH_LR0, ICH_LRC0, ICH_LR0_EL2)
  144. #define read_gicreg(r) read_##r()
  145. #define write_gicreg(v, r) write_##r(v)
  146. /* Low-level accessors */
  147. static inline void gic_write_eoir(u32 irq)
  148. {
  149. write_sysreg(irq, ICC_EOIR1);
  150. isb();
  151. }
  152. static inline void gic_write_dir(u32 val)
  153. {
  154. write_sysreg(val, ICC_DIR);
  155. isb();
  156. }
  157. static inline u32 gic_read_iar(void)
  158. {
  159. u32 irqstat = read_sysreg(ICC_IAR1);
  160. dsb(sy);
  161. return irqstat;
  162. }
  163. static inline void gic_write_pmr(u32 val)
  164. {
  165. write_sysreg(val, ICC_PMR);
  166. }
  167. static inline void gic_write_ctlr(u32 val)
  168. {
  169. write_sysreg(val, ICC_CTLR);
  170. isb();
  171. }
  172. static inline void gic_write_grpen1(u32 val)
  173. {
  174. write_sysreg(val, ICC_IGRPEN1);
  175. isb();
  176. }
  177. static inline void gic_write_sgi1r(u64 val)
  178. {
  179. write_sysreg(val, ICC_SGI1R);
  180. }
  181. static inline u32 gic_read_sre(void)
  182. {
  183. return read_sysreg(ICC_SRE);
  184. }
  185. static inline void gic_write_sre(u32 val)
  186. {
  187. write_sysreg(val, ICC_SRE);
  188. isb();
  189. }
  190. static inline void gic_write_bpr1(u32 val)
  191. {
  192. write_sysreg(val, ICC_BPR1);
  193. }
  194. /*
  195. * Even in 32bit systems that use LPAE, there is no guarantee that the I/O
  196. * interface provides true 64bit atomic accesses, so using strd/ldrd doesn't
  197. * make much sense.
  198. * Moreover, 64bit I/O emulation is extremely difficult to implement on
  199. * AArch32, since the syndrome register doesn't provide any information for
  200. * them.
  201. * Consequently, the following IO helpers use 32bit accesses.
  202. *
  203. * There are only two registers that need 64bit accesses in this driver:
  204. * - GICD_IROUTERn, contain the affinity values associated to each interrupt.
  205. * The upper-word (aff3) will always be 0, so there is no need for a lock.
  206. * - GICR_TYPER is an ID register and doesn't need atomicity.
  207. */
  208. static inline void gic_write_irouter(u64 val, volatile void __iomem *addr)
  209. {
  210. writel_relaxed((u32)val, addr);
  211. writel_relaxed((u32)(val >> 32), addr + 4);
  212. }
  213. static inline u64 gic_read_typer(const volatile void __iomem *addr)
  214. {
  215. u64 val;
  216. val = readl_relaxed(addr);
  217. val |= (u64)readl_relaxed(addr + 4) << 32;
  218. return val;
  219. }
  220. #endif /* !__ASSEMBLY__ */
  221. #endif /* !__ASM_ARCH_GICV3_H */