0013-mb-dell-Add-Latitude-E5420-Sandy-Bridge.patch 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. From bbcd6a7f09ee99f3b26b0931f1dcd70970242ee8 Mon Sep 17 00:00:00 2001
  2. From: Nicholas Chin <nic.c3.14@gmail.com>
  3. Date: Mon, 4 Mar 2024 18:05:43 -0700
  4. Subject: [PATCH 13/51] mb/dell: Add Latitude E5420 (Sandy Bridge)
  5. Mainboard is Krug 14". I do not physically have this system; someone
  6. with physical access to one sent me the output of autoport which I then
  7. modified to produce this port. I was also sent the VBT binary, which was
  8. obtained from `/sys/kernel/debug/dri/0/i915_vbt` while running version
  9. A02 of the vendor firmware.
  10. This was originally tested and found to be working as a standalone board
  11. port in Libreboot, but this variant based port in upstream coreboot has
  12. not been tested.
  13. This can be internally flashed by sending a command to the EC, which
  14. causes the EC to pull the FDO pin low and the firmware to skip setting
  15. up any chipset based write protections [1]. The EC is the SMSC MEC5055,
  16. which seems to be compatible with the existing MEC5035 code.
  17. [1] https://gitlab.com/nic3-14159/dell-flash-unlock
  18. Change-Id: I0283653156083768e1fd451bcf539b4e028589f4
  19. Signed-off-by: Nicholas Chin <nic.c3.14@gmail.com>
  20. ---
  21. src/mainboard/dell/snb_ivb_latitude/Kconfig | 10 +-
  22. .../dell/snb_ivb_latitude/Kconfig.name | 3 +
  23. .../snb_ivb_latitude/variants/e5420/data.vbt | Bin 0 -> 6144 bytes
  24. .../variants/e5420/early_init.c | 14 ++
  25. .../snb_ivb_latitude/variants/e5420/gpio.c | 195 ++++++++++++++++++
  26. .../variants/e5420/hda_verb.c | 32 +++
  27. .../variants/e5420/overridetree.cb | 39 ++++
  28. 7 files changed, 292 insertions(+), 1 deletion(-)
  29. create mode 100644 src/mainboard/dell/snb_ivb_latitude/variants/e5420/data.vbt
  30. create mode 100644 src/mainboard/dell/snb_ivb_latitude/variants/e5420/early_init.c
  31. create mode 100644 src/mainboard/dell/snb_ivb_latitude/variants/e5420/gpio.c
  32. create mode 100644 src/mainboard/dell/snb_ivb_latitude/variants/e5420/hda_verb.c
  33. create mode 100644 src/mainboard/dell/snb_ivb_latitude/variants/e5420/overridetree.cb
  34. diff --git a/src/mainboard/dell/snb_ivb_latitude/Kconfig b/src/mainboard/dell/snb_ivb_latitude/Kconfig
  35. index 4e94a7ef80..e6a21ffb99 100644
  36. --- a/src/mainboard/dell/snb_ivb_latitude/Kconfig
  37. +++ b/src/mainboard/dell/snb_ivb_latitude/Kconfig
  38. @@ -17,6 +17,11 @@ config BOARD_DELL_SNB_IVB_LATITUDE_COMMON
  39. select SYSTEM_TYPE_LAPTOP
  40. select USE_NATIVE_RAMINIT
  41. +config BOARD_DELL_LATITUDE_E5420
  42. + select BOARD_DELL_SNB_IVB_LATITUDE_COMMON
  43. + select BOARD_ROMSIZE_KB_6144
  44. + select SOUTHBRIDGE_INTEL_BD82X6X
  45. +
  46. config BOARD_DELL_LATITUDE_E5520
  47. select BOARD_DELL_SNB_IVB_LATITUDE_COMMON
  48. select BOARD_ROMSIZE_KB_6144
  49. @@ -60,6 +65,7 @@ config MAINBOARD_DIR
  50. default "dell/snb_ivb_latitude"
  51. config MAINBOARD_PART_NUMBER
  52. + default "Latitude E5420" if BOARD_DELL_LATITUDE_E5420
  53. default "Latitude E5520" if BOARD_DELL_LATITUDE_E5520
  54. default "Latitude E6420" if BOARD_DELL_LATITUDE_E6420
  55. default "Latitude E6520" if BOARD_DELL_LATITUDE_E6520
  56. @@ -74,6 +80,7 @@ config USBDEBUG_HCD_INDEX
  57. default 2
  58. config VARIANT_DIR
  59. + default "e5420" if BOARD_DELL_LATITUDE_E5420
  60. default "e5520" if BOARD_DELL_LATITUDE_E5520
  61. default "e6420" if BOARD_DELL_LATITUDE_E6420
  62. default "e6520" if BOARD_DELL_LATITUDE_E6520
  63. @@ -82,7 +89,8 @@ config VARIANT_DIR
  64. default "e6530" if BOARD_DELL_LATITUDE_E6530
  65. config VGA_BIOS_ID
  66. - default "8086,0116" if BOARD_DELL_LATITUDE_E6520
  67. + default "8086,0116" if BOARD_DELL_LATITUDE_E6520 \
  68. + || BOARD_DELL_LATITUDE_E5420
  69. default "8086,0166" if BOARD_DELL_LATITUDE_E5530
  70. default "8086,0126" if BOARD_DELL_LATITUDE_E6420 \
  71. || BOARD_DELL_LATITUDE_E5520
  72. diff --git a/src/mainboard/dell/snb_ivb_latitude/Kconfig.name b/src/mainboard/dell/snb_ivb_latitude/Kconfig.name
  73. index 7976691f21..a3fa2b1837 100644
  74. --- a/src/mainboard/dell/snb_ivb_latitude/Kconfig.name
  75. +++ b/src/mainboard/dell/snb_ivb_latitude/Kconfig.name
  76. @@ -1,5 +1,8 @@
  77. ## SPDX-License-Identifier: GPL-2.0-only
  78. +config BOARD_DELL_LATITUDE_E5420
  79. + bool "Latitude E5420"
  80. +
  81. config BOARD_DELL_LATITUDE_E5520
  82. bool "Latitude E5520"
  83. diff --git a/src/mainboard/dell/snb_ivb_latitude/variants/e5420/data.vbt b/src/mainboard/dell/snb_ivb_latitude/variants/e5420/data.vbt
  84. new file mode 100644
  85. index 0000000000000000000000000000000000000000..98b82fe6110fd295b5749041ec7f8c084ace5f57
  86. GIT binary patch
  87. literal 6144
  88. zcmeHKeQZ-z6hE);wSBvNZ!2$ObQ^;MgV6zl*Rhp}BXnCCMZU^_r7jRwT!kfLo8?3H
  89. zk9)u(7?cb(hChhTM57@QFfmbMB!G!dNsO6BW5OSp5EGF^jHnTTdhUBI+h`e+1ft1q
  90. z^SfW?+;h)4_uO+|XEfEV$91)<gOArWE)OnSTD}Ug6?8a~vz+SmQn!4~y3N7b^|hPp
  91. zR<5aEfv-b8M00Lk251!oO|8(YA6XaeXzkt-Z)@Ee!_{@z#Fro^?DqN4SGjRIu8KYp
  92. zZEufuU@5MM@7jv%h;75FS}ezKv?JDzCH}d%tE)A-GuDb*+B%}~w%88r>}c;!*XQ5O
  93. z)OU7u$J@4U+lk)#GSW%c%c)v`%R6?`w)LIyu6bD7-j0o&X9qUMcEsYlW3BU4rZRvt
  94. zqAUpjf*qXuLCCsU0YM2I5@gB1WKd)f1+Yt?%HWd0DZxYumP(K<LxTif8A39+!KMl}
  95. z31FHG)7?qk5g>e?=ER{f^&}W<0k@mxff(?6+Stw+s6y%k1mM$cLk#^FWWI*9bE1GY
  96. z&VY9?WC1u#23^3^UYw5?H0x2S2gN`x18Fko6_x(#MKyuCU_<D!mEp$qO_An}#@>DV
  97. zdkf*li41yW3p$*0Oo3+63kO6S91*KwP#l2i4jnc)JkUirL^$k}VbH0;CBh#BS=OLf
  98. zW-yE3BRon75gG{_2~QIC5cUzCC%i)FCmbidM>tIwAPf>N5Pl?FC0r*+Sq!oXj!keQ
  99. zVKcyK>TL+gc7oLco$28+FpeeXkEP}_Sea=mk#IWUR^m$!BogvszLPu83FJm0k6K<l
  100. z$#$~YiXtY*GpHp#@FvHJ1UnBD*H%d+{_j24XE4nmBa*?5mOWiold28s3}>*}<HaeO
  101. z+1|-8g2)FCfkDZIdb-Ub);z0#;XEbPfGe?A72!{DAUg|$m+Z~(i@h9j4gtm611ni(
  102. z#u>ACcP}M4exU`*MKVwl5+t6JBpTkmm}xWflKUe~7}`!#%z#gAo{NxUrpDAndYktu
  103. zI0}VLU`J7^xmF1AFiz5S^uzp*DPI$%$qq!(ikh0kP+(GKzF|@N?Y%_#Vp@M+xHr$F
  104. z=%+18z`-fT%z)9-TS$~Dh@2yeN7!UIt0h`fWxUu`JvA_ra*8P48l%7KR0&c1;0R75
  105. z4f0oz(xQ3MWqz5>qW5M4tZWExHs8<H(e1G@4km@5wEzOOP^x<l`YmA|eKs6j3wl8B
  106. z%C%;uygh%<#kGZ{fymL+OlV0!-*T!V5IB>X@p!@CBU=7e{5^Jl{s7by`po-AJqM2l
  107. znk(=^0bHkF0rUw7)^7j;$=_UIs8`6P6b-;vPDZ#U9L)W1_PAYRDP9k~;5$stt5ZiV
  108. zD0>;i-?OlYY2}P9WVnfGos4xee2r=EGWHR}ADH$VV>cO=xU?!4TjIi)OMBYI_PX#b
  109. zm-eBHed5BOT-x6*W>;{IqAga~G6lCQT93k>Q}CpsomJR*1%FjEkv?fuT%c-8RklXO
  110. zU8;6KWk*zeU)4TW+1D!mrE0EhHZfbBeN{4S7X@Pig%};A99QTdA~wZruL*8y?K!jP
  111. zG5R*k=);S}Zn<T;W!Mxt`(!+z7_r@3LVpf|FESauM&4}+wqzXfba-zG>A}on(uzNF
  112. zyu>BcjA})C@bg%<;+Eh2;Sz4heFFCbZ@C{FrXMIbYzu>?Bi-|vZ}JSFU%JA>7$7et
  113. z0Yo%CnOVZm#ZA}4kWZOn15};h5*#OM3b+6vHzgruMP>=5MNJK1y42{YgveP-!j%#(
  114. z0rGe@8t%!=66Ti%K4|Gx=o7gFp83wQ;+s3H7+r^SKlpp3KKcr!3@|n;NCH_=qL=3T
  115. zq3WH?en`b+W-HR-fnrhw*9aZ%M}lHX7@H?E>!6wv_&YQFEHdA$%Z1R--yub>=c@p?
  116. z6@7Fc$&>sAxwiz{BE$1kb$K9Co=ozlA973y^i(^BM|EZ$$^y`0KyHiMJ%O*XbfEX1
  117. ziZaH>W(1pWL0bo|T!x__N$^$DpmxI=bL6WUK3JGyn?rw-qC4ZA$yGjIB}N(=ldD2O
  118. zAJ@bxp<qR-3lIv<!P~SE8r*#_Ckl?$0|1fZ>2>n}u*mUIYFd>}O_wuwBD^r9<#=!0
  119. X1LGbT_rSOZ#yv3ZfpHH!G!Og(1Xg~J
  120. literal 0
  121. HcmV?d00001
  122. diff --git a/src/mainboard/dell/snb_ivb_latitude/variants/e5420/early_init.c b/src/mainboard/dell/snb_ivb_latitude/variants/e5420/early_init.c
  123. new file mode 100644
  124. index 0000000000..ff83db095b
  125. --- /dev/null
  126. +++ b/src/mainboard/dell/snb_ivb_latitude/variants/e5420/early_init.c
  127. @@ -0,0 +1,14 @@
  128. +/* SPDX-License-Identifier: GPL-2.0-only */
  129. +
  130. +#include <bootblock_common.h>
  131. +#include <device/pci_ops.h>
  132. +#include <ec/dell/mec5035/mec5035.h>
  133. +#include <southbridge/intel/bd82x6x/pch.h>
  134. +
  135. +void bootblock_mainboard_early_init(void)
  136. +{
  137. + pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | MC_LPC_EN
  138. + | KBC_LPC_EN | FDD_LPC_EN | LPT_LPC_EN
  139. + | COMB_LPC_EN | COMA_LPC_EN);
  140. + mec5035_early_init();
  141. +}
  142. diff --git a/src/mainboard/dell/snb_ivb_latitude/variants/e5420/gpio.c b/src/mainboard/dell/snb_ivb_latitude/variants/e5420/gpio.c
  143. new file mode 100644
  144. index 0000000000..f76b93d9f0
  145. --- /dev/null
  146. +++ b/src/mainboard/dell/snb_ivb_latitude/variants/e5420/gpio.c
  147. @@ -0,0 +1,195 @@
  148. +/* SPDX-License-Identifier: GPL-2.0-only */
  149. +
  150. +#include <southbridge/intel/common/gpio.h>
  151. +
  152. +static const struct pch_gpio_set1 pch_gpio_set1_mode = {
  153. + .gpio0 = GPIO_MODE_GPIO,
  154. + .gpio1 = GPIO_MODE_NATIVE,
  155. + .gpio2 = GPIO_MODE_GPIO,
  156. + .gpio3 = GPIO_MODE_GPIO,
  157. + .gpio4 = GPIO_MODE_GPIO,
  158. + .gpio5 = GPIO_MODE_NATIVE,
  159. + .gpio6 = GPIO_MODE_GPIO,
  160. + .gpio7 = GPIO_MODE_GPIO,
  161. + .gpio8 = GPIO_MODE_GPIO,
  162. + .gpio9 = GPIO_MODE_NATIVE,
  163. + .gpio10 = GPIO_MODE_NATIVE,
  164. + .gpio11 = GPIO_MODE_NATIVE,
  165. + .gpio12 = GPIO_MODE_GPIO,
  166. + .gpio13 = GPIO_MODE_GPIO,
  167. + .gpio14 = GPIO_MODE_GPIO,
  168. + .gpio15 = GPIO_MODE_GPIO,
  169. + .gpio16 = GPIO_MODE_NATIVE,
  170. + .gpio17 = GPIO_MODE_GPIO,
  171. + .gpio18 = GPIO_MODE_NATIVE,
  172. + .gpio19 = GPIO_MODE_GPIO,
  173. + .gpio20 = GPIO_MODE_NATIVE,
  174. + .gpio21 = GPIO_MODE_GPIO,
  175. + .gpio22 = GPIO_MODE_GPIO,
  176. + .gpio23 = GPIO_MODE_NATIVE,
  177. + .gpio24 = GPIO_MODE_GPIO,
  178. + .gpio25 = GPIO_MODE_NATIVE,
  179. + .gpio26 = GPIO_MODE_NATIVE,
  180. + .gpio27 = GPIO_MODE_GPIO,
  181. + .gpio28 = GPIO_MODE_GPIO,
  182. + .gpio29 = GPIO_MODE_GPIO,
  183. + .gpio30 = GPIO_MODE_GPIO,
  184. + .gpio31 = GPIO_MODE_NATIVE,
  185. +};
  186. +
  187. +static const struct pch_gpio_set1 pch_gpio_set1_direction = {
  188. + .gpio0 = GPIO_DIR_INPUT,
  189. + .gpio2 = GPIO_DIR_INPUT,
  190. + .gpio3 = GPIO_DIR_INPUT,
  191. + .gpio4 = GPIO_DIR_INPUT,
  192. + .gpio6 = GPIO_DIR_INPUT,
  193. + .gpio7 = GPIO_DIR_INPUT,
  194. + .gpio8 = GPIO_DIR_INPUT,
  195. + .gpio12 = GPIO_DIR_OUTPUT,
  196. + .gpio13 = GPIO_DIR_INPUT,
  197. + .gpio14 = GPIO_DIR_INPUT,
  198. + .gpio15 = GPIO_DIR_INPUT,
  199. + .gpio17 = GPIO_DIR_INPUT,
  200. + .gpio19 = GPIO_DIR_INPUT,
  201. + .gpio21 = GPIO_DIR_INPUT,
  202. + .gpio22 = GPIO_DIR_INPUT,
  203. + .gpio24 = GPIO_DIR_INPUT,
  204. + .gpio27 = GPIO_DIR_INPUT,
  205. + .gpio28 = GPIO_DIR_INPUT,
  206. + .gpio29 = GPIO_DIR_INPUT,
  207. + .gpio30 = GPIO_DIR_OUTPUT,
  208. +};
  209. +
  210. +static const struct pch_gpio_set1 pch_gpio_set1_level = {
  211. + .gpio12 = GPIO_LEVEL_HIGH,
  212. + .gpio30 = GPIO_LEVEL_HIGH,
  213. +};
  214. +
  215. +static const struct pch_gpio_set1 pch_gpio_set1_reset = {
  216. +};
  217. +
  218. +static const struct pch_gpio_set1 pch_gpio_set1_invert = {
  219. + .gpio0 = GPIO_INVERT,
  220. + .gpio8 = GPIO_INVERT,
  221. + .gpio14 = GPIO_INVERT,
  222. +};
  223. +
  224. +static const struct pch_gpio_set1 pch_gpio_set1_blink = {
  225. +};
  226. +
  227. +static const struct pch_gpio_set2 pch_gpio_set2_mode = {
  228. + .gpio32 = GPIO_MODE_NATIVE,
  229. + .gpio33 = GPIO_MODE_GPIO,
  230. + .gpio34 = GPIO_MODE_GPIO,
  231. + .gpio35 = GPIO_MODE_GPIO,
  232. + .gpio36 = GPIO_MODE_GPIO,
  233. + .gpio37 = GPIO_MODE_GPIO,
  234. + .gpio38 = GPIO_MODE_GPIO,
  235. + .gpio39 = GPIO_MODE_GPIO,
  236. + .gpio40 = GPIO_MODE_NATIVE,
  237. + .gpio41 = GPIO_MODE_NATIVE,
  238. + .gpio42 = GPIO_MODE_NATIVE,
  239. + .gpio43 = GPIO_MODE_NATIVE,
  240. + .gpio44 = GPIO_MODE_NATIVE,
  241. + .gpio45 = GPIO_MODE_NATIVE,
  242. + .gpio46 = GPIO_MODE_GPIO,
  243. + .gpio47 = GPIO_MODE_NATIVE,
  244. + .gpio48 = GPIO_MODE_GPIO,
  245. + .gpio49 = GPIO_MODE_NATIVE,
  246. + .gpio50 = GPIO_MODE_GPIO,
  247. + .gpio51 = GPIO_MODE_GPIO,
  248. + .gpio52 = GPIO_MODE_GPIO,
  249. + .gpio53 = GPIO_MODE_GPIO,
  250. + .gpio54 = GPIO_MODE_GPIO,
  251. + .gpio55 = GPIO_MODE_GPIO,
  252. + .gpio56 = GPIO_MODE_GPIO,
  253. + .gpio57 = GPIO_MODE_GPIO,
  254. + .gpio58 = GPIO_MODE_NATIVE,
  255. + .gpio59 = GPIO_MODE_NATIVE,
  256. + .gpio60 = GPIO_MODE_GPIO,
  257. + .gpio61 = GPIO_MODE_NATIVE,
  258. + .gpio62 = GPIO_MODE_NATIVE,
  259. + .gpio63 = GPIO_MODE_NATIVE,
  260. +};
  261. +
  262. +static const struct pch_gpio_set2 pch_gpio_set2_direction = {
  263. + .gpio33 = GPIO_DIR_INPUT,
  264. + .gpio34 = GPIO_DIR_OUTPUT,
  265. + .gpio35 = GPIO_DIR_INPUT,
  266. + .gpio36 = GPIO_DIR_INPUT,
  267. + .gpio37 = GPIO_DIR_OUTPUT,
  268. + .gpio38 = GPIO_DIR_INPUT,
  269. + .gpio39 = GPIO_DIR_INPUT,
  270. + .gpio46 = GPIO_DIR_OUTPUT,
  271. + .gpio48 = GPIO_DIR_INPUT,
  272. + .gpio50 = GPIO_DIR_OUTPUT,
  273. + .gpio51 = GPIO_DIR_OUTPUT,
  274. + .gpio52 = GPIO_DIR_INPUT,
  275. + .gpio53 = GPIO_DIR_INPUT,
  276. + .gpio54 = GPIO_DIR_INPUT,
  277. + .gpio55 = GPIO_DIR_OUTPUT,
  278. + .gpio56 = GPIO_DIR_INPUT,
  279. + .gpio57 = GPIO_DIR_INPUT,
  280. + .gpio60 = GPIO_DIR_OUTPUT,
  281. +};
  282. +
  283. +static const struct pch_gpio_set2 pch_gpio_set2_level = {
  284. + .gpio34 = GPIO_LEVEL_LOW,
  285. + .gpio37 = GPIO_LEVEL_LOW,
  286. + .gpio46 = GPIO_LEVEL_HIGH,
  287. + .gpio50 = GPIO_LEVEL_HIGH,
  288. + .gpio51 = GPIO_LEVEL_LOW,
  289. + .gpio55 = GPIO_LEVEL_LOW,
  290. + .gpio60 = GPIO_LEVEL_HIGH,
  291. +};
  292. +
  293. +static const struct pch_gpio_set2 pch_gpio_set2_reset = {
  294. +};
  295. +
  296. +static const struct pch_gpio_set3 pch_gpio_set3_mode = {
  297. + .gpio64 = GPIO_MODE_NATIVE,
  298. + .gpio65 = GPIO_MODE_NATIVE,
  299. + .gpio66 = GPIO_MODE_NATIVE,
  300. + .gpio67 = GPIO_MODE_NATIVE,
  301. + .gpio68 = GPIO_MODE_NATIVE,
  302. + .gpio69 = GPIO_MODE_NATIVE,
  303. + .gpio70 = GPIO_MODE_NATIVE,
  304. + .gpio71 = GPIO_MODE_NATIVE,
  305. + .gpio72 = GPIO_MODE_NATIVE,
  306. + .gpio73 = GPIO_MODE_NATIVE,
  307. + .gpio74 = GPIO_MODE_GPIO,
  308. + .gpio75 = GPIO_MODE_NATIVE,
  309. +};
  310. +
  311. +static const struct pch_gpio_set3 pch_gpio_set3_direction = {
  312. + .gpio74 = GPIO_DIR_INPUT,
  313. +};
  314. +
  315. +static const struct pch_gpio_set3 pch_gpio_set3_level = {
  316. +};
  317. +
  318. +static const struct pch_gpio_set3 pch_gpio_set3_reset = {
  319. +};
  320. +
  321. +const struct pch_gpio_map mainboard_gpio_map = {
  322. + .set1 = {
  323. + .mode = &pch_gpio_set1_mode,
  324. + .direction = &pch_gpio_set1_direction,
  325. + .level = &pch_gpio_set1_level,
  326. + .blink = &pch_gpio_set1_blink,
  327. + .invert = &pch_gpio_set1_invert,
  328. + .reset = &pch_gpio_set1_reset,
  329. + },
  330. + .set2 = {
  331. + .mode = &pch_gpio_set2_mode,
  332. + .direction = &pch_gpio_set2_direction,
  333. + .level = &pch_gpio_set2_level,
  334. + .reset = &pch_gpio_set2_reset,
  335. + },
  336. + .set3 = {
  337. + .mode = &pch_gpio_set3_mode,
  338. + .direction = &pch_gpio_set3_direction,
  339. + .level = &pch_gpio_set3_level,
  340. + .reset = &pch_gpio_set3_reset,
  341. + },
  342. +};
  343. diff --git a/src/mainboard/dell/snb_ivb_latitude/variants/e5420/hda_verb.c b/src/mainboard/dell/snb_ivb_latitude/variants/e5420/hda_verb.c
  344. new file mode 100644
  345. index 0000000000..0bc6c35a63
  346. --- /dev/null
  347. +++ b/src/mainboard/dell/snb_ivb_latitude/variants/e5420/hda_verb.c
  348. @@ -0,0 +1,32 @@
  349. +/* SPDX-License-Identifier: GPL-2.0-only */
  350. +
  351. +#include <device/azalia_device.h>
  352. +
  353. +const u32 cim_verb_data[] = {
  354. + 0x111d76e7, /* Codec Vendor / Device ID: IDT */
  355. + 0x1028049b, /* Subsystem ID */
  356. + 11, /* Number of 4 dword sets */
  357. + AZALIA_SUBVENDOR(0, 0x1028049b),
  358. + AZALIA_PIN_CFG(0, 0x0a, 0x04a11020),
  359. + AZALIA_PIN_CFG(0, 0x0b, 0x0421101f),
  360. + AZALIA_PIN_CFG(0, 0x0c, 0x400000f0),
  361. + AZALIA_PIN_CFG(0, 0x0d, 0x90170110),
  362. + AZALIA_PIN_CFG(0, 0x0e, 0x23011050),
  363. + AZALIA_PIN_CFG(0, 0x0f, 0x23a1102e),
  364. + AZALIA_PIN_CFG(0, 0x10, 0x400000f3),
  365. + AZALIA_PIN_CFG(0, 0x11, 0x400000f0),
  366. + AZALIA_PIN_CFG(0, 0x1f, 0x400000f0),
  367. + AZALIA_PIN_CFG(0, 0x20, 0xd5a30130),
  368. +
  369. + 0x80862805, /* Codec Vendor / Device ID: Intel */
  370. + 0x80860101, /* Subsystem ID */
  371. + 4, /* Number of 4 dword sets */
  372. + AZALIA_SUBVENDOR(3, 0x80860101),
  373. + AZALIA_PIN_CFG(3, 0x05, 0x18560010),
  374. + AZALIA_PIN_CFG(3, 0x06, 0x18560020),
  375. + AZALIA_PIN_CFG(3, 0x07, 0x18560030),
  376. +};
  377. +
  378. +const u32 pc_beep_verbs[0] = {};
  379. +
  380. +AZALIA_ARRAY_SIZES;
  381. diff --git a/src/mainboard/dell/snb_ivb_latitude/variants/e5420/overridetree.cb b/src/mainboard/dell/snb_ivb_latitude/variants/e5420/overridetree.cb
  382. new file mode 100644
  383. index 0000000000..3f55bfd49d
  384. --- /dev/null
  385. +++ b/src/mainboard/dell/snb_ivb_latitude/variants/e5420/overridetree.cb
  386. @@ -0,0 +1,39 @@
  387. +## SPDX-License-Identifier: GPL-2.0-or-later
  388. +
  389. +chip northbridge/intel/sandybridge
  390. + device domain 0 on
  391. + subsystemid 0x1028 0x049b inherit
  392. +
  393. + device ref igd on
  394. + register "gpu_cpu_backlight" = "0x00000c31"
  395. + register "gpu_pch_backlight" = "0x13121312"
  396. + end
  397. +
  398. + chip southbridge/intel/bd82x6x
  399. + register "pcie_hotplug_map" = "{ 0, 0, 1, 0, 0, 0, 1, 0 }"
  400. + register "usb_port_config" = "{
  401. + { 1, 1, 0 },
  402. + { 1, 1, 0 },
  403. + { 1, 1, 1 },
  404. + { 1, 1, 1 },
  405. + { 1, 1, 2 },
  406. + { 1, 1, 2 },
  407. + { 1, 1, 3 },
  408. + { 1, 1, 3 },
  409. + { 1, 1, 5 },
  410. + { 1, 1, 5 },
  411. + { 1, 1, 7 },
  412. + { 1, 1, 6 },
  413. + { 1, 1, 6 },
  414. + { 1, 1, 7 },
  415. + }"
  416. +
  417. + device ref gbe off end
  418. + device ref pcie_rp4 off end
  419. + device ref pcie_rp7 on end # Broadcom BCM5761 Gigabit Ethernet
  420. + device ref sata1 on
  421. + register "sata_port_map" = "0x3b"
  422. + end
  423. + end
  424. + end
  425. +end
  426. --
  427. 2.39.5