intel-iommu.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * Copyright (c) 2006, Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  15. * Place - Suite 330, Boston, MA 02111-1307 USA.
  16. *
  17. * Copyright (C) 2006-2008 Intel Corporation
  18. * Author: Ashok Raj <ashok.raj@intel.com>
  19. * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
  20. */
  21. #ifndef _INTEL_IOMMU_H_
  22. #define _INTEL_IOMMU_H_
  23. #include <linux/types.h>
  24. #include <linux/iova.h>
  25. #include <linux/io.h>
  26. #include <linux/dma_remapping.h>
  27. #include <asm/cacheflush.h>
  28. #include <asm/iommu.h>
  29. /*
  30. * Intel IOMMU register specification per version 1.0 public spec.
  31. */
  32. #define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
  33. #define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
  34. #define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
  35. #define DMAR_GCMD_REG 0x18 /* Global command register */
  36. #define DMAR_GSTS_REG 0x1c /* Global status register */
  37. #define DMAR_RTADDR_REG 0x20 /* Root entry table */
  38. #define DMAR_CCMD_REG 0x28 /* Context command reg */
  39. #define DMAR_FSTS_REG 0x34 /* Fault Status register */
  40. #define DMAR_FECTL_REG 0x38 /* Fault control register */
  41. #define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */
  42. #define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */
  43. #define DMAR_FEUADDR_REG 0x44 /* Upper address register */
  44. #define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */
  45. #define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */
  46. #define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */
  47. #define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
  48. #define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */
  49. #define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */
  50. #define DMAR_IQH_REG 0x80 /* Invalidation queue head register */
  51. #define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */
  52. #define DMAR_IQ_SHIFT 4 /* Invalidation queue head/tail shift */
  53. #define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */
  54. #define DMAR_ICS_REG 0x98 /* Invalidation complete status register */
  55. #define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */
  56. #define OFFSET_STRIDE (9)
  57. /*
  58. #define dmar_readl(dmar, reg) readl(dmar + reg)
  59. #define dmar_readq(dmar, reg) ({ \
  60. u32 lo, hi; \
  61. lo = readl(dmar + reg); \
  62. hi = readl(dmar + reg + 4); \
  63. (((u64) hi) << 32) + lo; })
  64. */
  65. static inline u64 dmar_readq(void __iomem *addr)
  66. {
  67. u32 lo, hi;
  68. lo = readl(addr);
  69. hi = readl(addr + 4);
  70. return (((u64) hi) << 32) + lo;
  71. }
  72. static inline void dmar_writeq(void __iomem *addr, u64 val)
  73. {
  74. writel((u32)val, addr);
  75. writel((u32)(val >> 32), addr + 4);
  76. }
  77. #define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4)
  78. #define DMAR_VER_MINOR(v) ((v) & 0x0f)
  79. /*
  80. * Decoding Capability Register
  81. */
  82. #define cap_read_drain(c) (((c) >> 55) & 1)
  83. #define cap_write_drain(c) (((c) >> 54) & 1)
  84. #define cap_max_amask_val(c) (((c) >> 48) & 0x3f)
  85. #define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1)
  86. #define cap_pgsel_inv(c) (((c) >> 39) & 1)
  87. #define cap_super_page_val(c) (((c) >> 34) & 0xf)
  88. #define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \
  89. * OFFSET_STRIDE) + 21)
  90. #define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16)
  91. #define cap_max_fault_reg_offset(c) \
  92. (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16)
  93. #define cap_zlr(c) (((c) >> 22) & 1)
  94. #define cap_isoch(c) (((c) >> 23) & 1)
  95. #define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1)
  96. #define cap_sagaw(c) (((c) >> 8) & 0x1f)
  97. #define cap_caching_mode(c) (((c) >> 7) & 1)
  98. #define cap_phmr(c) (((c) >> 6) & 1)
  99. #define cap_plmr(c) (((c) >> 5) & 1)
  100. #define cap_rwbf(c) (((c) >> 4) & 1)
  101. #define cap_afl(c) (((c) >> 3) & 1)
  102. #define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7)))
  103. /*
  104. * Extended Capability Register
  105. */
  106. #define ecap_niotlb_iunits(e) ((((e) >> 24) & 0xff) + 1)
  107. #define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16)
  108. #define ecap_max_iotlb_offset(e) \
  109. (ecap_iotlb_offset(e) + ecap_niotlb_iunits(e) * 16)
  110. #define ecap_coherent(e) ((e) & 0x1)
  111. #define ecap_qis(e) ((e) & 0x2)
  112. #define ecap_pass_through(e) ((e >> 6) & 0x1)
  113. #define ecap_eim_support(e) ((e >> 4) & 0x1)
  114. #define ecap_ir_support(e) ((e >> 3) & 0x1)
  115. #define ecap_dev_iotlb_support(e) (((e) >> 2) & 0x1)
  116. #define ecap_max_handle_mask(e) ((e >> 20) & 0xf)
  117. #define ecap_sc_support(e) ((e >> 7) & 0x1) /* Snooping Control */
  118. /* IOTLB_REG */
  119. #define DMA_TLB_FLUSH_GRANU_OFFSET 60
  120. #define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60)
  121. #define DMA_TLB_DSI_FLUSH (((u64)2) << 60)
  122. #define DMA_TLB_PSI_FLUSH (((u64)3) << 60)
  123. #define DMA_TLB_IIRG(type) ((type >> 60) & 7)
  124. #define DMA_TLB_IAIG(val) (((val) >> 57) & 7)
  125. #define DMA_TLB_READ_DRAIN (((u64)1) << 49)
  126. #define DMA_TLB_WRITE_DRAIN (((u64)1) << 48)
  127. #define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32)
  128. #define DMA_TLB_IVT (((u64)1) << 63)
  129. #define DMA_TLB_IH_NONLEAF (((u64)1) << 6)
  130. #define DMA_TLB_MAX_SIZE (0x3f)
  131. /* INVALID_DESC */
  132. #define DMA_CCMD_INVL_GRANU_OFFSET 61
  133. #define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 3)
  134. #define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 3)
  135. #define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 3)
  136. #define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7)
  137. #define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6)
  138. #define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16)))
  139. #define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6)
  140. #define DMA_ID_TLB_ADDR(addr) (addr)
  141. #define DMA_ID_TLB_ADDR_MASK(mask) (mask)
  142. /* PMEN_REG */
  143. #define DMA_PMEN_EPM (((u32)1)<<31)
  144. #define DMA_PMEN_PRS (((u32)1)<<0)
  145. /* GCMD_REG */
  146. #define DMA_GCMD_TE (((u32)1) << 31)
  147. #define DMA_GCMD_SRTP (((u32)1) << 30)
  148. #define DMA_GCMD_SFL (((u32)1) << 29)
  149. #define DMA_GCMD_EAFL (((u32)1) << 28)
  150. #define DMA_GCMD_WBF (((u32)1) << 27)
  151. #define DMA_GCMD_QIE (((u32)1) << 26)
  152. #define DMA_GCMD_SIRTP (((u32)1) << 24)
  153. #define DMA_GCMD_IRE (((u32) 1) << 25)
  154. #define DMA_GCMD_CFI (((u32) 1) << 23)
  155. /* GSTS_REG */
  156. #define DMA_GSTS_TES (((u32)1) << 31)
  157. #define DMA_GSTS_RTPS (((u32)1) << 30)
  158. #define DMA_GSTS_FLS (((u32)1) << 29)
  159. #define DMA_GSTS_AFLS (((u32)1) << 28)
  160. #define DMA_GSTS_WBFS (((u32)1) << 27)
  161. #define DMA_GSTS_QIES (((u32)1) << 26)
  162. #define DMA_GSTS_IRTPS (((u32)1) << 24)
  163. #define DMA_GSTS_IRES (((u32)1) << 25)
  164. #define DMA_GSTS_CFIS (((u32)1) << 23)
  165. /* CCMD_REG */
  166. #define DMA_CCMD_ICC (((u64)1) << 63)
  167. #define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61)
  168. #define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61)
  169. #define DMA_CCMD_DEVICE_INVL (((u64)3) << 61)
  170. #define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32)
  171. #define DMA_CCMD_MASK_NOBIT 0
  172. #define DMA_CCMD_MASK_1BIT 1
  173. #define DMA_CCMD_MASK_2BIT 2
  174. #define DMA_CCMD_MASK_3BIT 3
  175. #define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16)
  176. #define DMA_CCMD_DID(d) ((u64)((d) & 0xffff))
  177. /* FECTL_REG */
  178. #define DMA_FECTL_IM (((u32)1) << 31)
  179. /* FSTS_REG */
  180. #define DMA_FSTS_PPF ((u32)2)
  181. #define DMA_FSTS_PFO ((u32)1)
  182. #define DMA_FSTS_IQE (1 << 4)
  183. #define DMA_FSTS_ICE (1 << 5)
  184. #define DMA_FSTS_ITE (1 << 6)
  185. #define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff)
  186. /* FRCD_REG, 32 bits access */
  187. #define DMA_FRCD_F (((u32)1) << 31)
  188. #define dma_frcd_type(d) ((d >> 30) & 1)
  189. #define dma_frcd_fault_reason(c) (c & 0xff)
  190. #define dma_frcd_source_id(c) (c & 0xffff)
  191. /* low 64 bit */
  192. #define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT))
  193. #define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \
  194. do { \
  195. cycles_t start_time = get_cycles(); \
  196. while (1) { \
  197. sts = op(iommu->reg + offset); \
  198. if (cond) \
  199. break; \
  200. if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\
  201. panic("DMAR hardware is malfunctioning\n"); \
  202. cpu_relax(); \
  203. } \
  204. } while (0)
  205. #define QI_LENGTH 256 /* queue length */
  206. enum {
  207. QI_FREE,
  208. QI_IN_USE,
  209. QI_DONE,
  210. QI_ABORT
  211. };
  212. #define QI_CC_TYPE 0x1
  213. #define QI_IOTLB_TYPE 0x2
  214. #define QI_DIOTLB_TYPE 0x3
  215. #define QI_IEC_TYPE 0x4
  216. #define QI_IWD_TYPE 0x5
  217. #define QI_IEC_SELECTIVE (((u64)1) << 4)
  218. #define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32))
  219. #define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27))
  220. #define QI_IWD_STATUS_DATA(d) (((u64)d) << 32)
  221. #define QI_IWD_STATUS_WRITE (((u64)1) << 5)
  222. #define QI_IOTLB_DID(did) (((u64)did) << 16)
  223. #define QI_IOTLB_DR(dr) (((u64)dr) << 7)
  224. #define QI_IOTLB_DW(dw) (((u64)dw) << 6)
  225. #define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4))
  226. #define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK)
  227. #define QI_IOTLB_IH(ih) (((u64)ih) << 6)
  228. #define QI_IOTLB_AM(am) (((u8)am))
  229. #define QI_CC_FM(fm) (((u64)fm) << 48)
  230. #define QI_CC_SID(sid) (((u64)sid) << 32)
  231. #define QI_CC_DID(did) (((u64)did) << 16)
  232. #define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4))
  233. #define QI_DEV_IOTLB_SID(sid) ((u64)((sid) & 0xffff) << 32)
  234. #define QI_DEV_IOTLB_QDEP(qdep) (((qdep) & 0x1f) << 16)
  235. #define QI_DEV_IOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
  236. #define QI_DEV_IOTLB_SIZE 1
  237. #define QI_DEV_IOTLB_MAX_INVS 32
  238. struct qi_desc {
  239. u64 low, high;
  240. };
  241. struct q_inval {
  242. raw_spinlock_t q_lock;
  243. struct qi_desc *desc; /* invalidation queue */
  244. int *desc_status; /* desc status */
  245. int free_head; /* first free entry */
  246. int free_tail; /* last free entry */
  247. int free_cnt;
  248. };
  249. #ifdef CONFIG_IRQ_REMAP
  250. /* 1MB - maximum possible interrupt remapping table size */
  251. #define INTR_REMAP_PAGE_ORDER 8
  252. #define INTR_REMAP_TABLE_REG_SIZE 0xf
  253. #define INTR_REMAP_TABLE_ENTRIES 65536
  254. struct ir_table {
  255. struct irte *base;
  256. };
  257. #endif
  258. struct iommu_flush {
  259. void (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid,
  260. u8 fm, u64 type);
  261. void (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr,
  262. unsigned int size_order, u64 type);
  263. };
  264. enum {
  265. SR_DMAR_FECTL_REG,
  266. SR_DMAR_FEDATA_REG,
  267. SR_DMAR_FEADDR_REG,
  268. SR_DMAR_FEUADDR_REG,
  269. MAX_SR_DMAR_REGS
  270. };
  271. struct intel_iommu {
  272. void __iomem *reg; /* Pointer to hardware regs, virtual addr */
  273. u64 cap;
  274. u64 ecap;
  275. u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */
  276. raw_spinlock_t register_lock; /* protect register handling */
  277. int seq_id; /* sequence id of the iommu */
  278. int agaw; /* agaw of this iommu */
  279. int msagaw; /* max sagaw of this iommu */
  280. unsigned int irq;
  281. unsigned char name[13]; /* Device Name */
  282. #ifdef CONFIG_INTEL_IOMMU
  283. unsigned long *domain_ids; /* bitmap of domains */
  284. struct dmar_domain **domains; /* ptr to domains */
  285. spinlock_t lock; /* protect context, domain ids */
  286. struct root_entry *root_entry; /* virtual address */
  287. struct iommu_flush flush;
  288. #endif
  289. struct q_inval *qi; /* Queued invalidation info */
  290. u32 *iommu_state; /* Store iommu states between suspend and resume.*/
  291. #ifdef CONFIG_IRQ_REMAP
  292. struct ir_table *ir_table; /* Interrupt remapping info */
  293. #endif
  294. int node;
  295. };
  296. static inline void __iommu_flush_cache(
  297. struct intel_iommu *iommu, void *addr, int size)
  298. {
  299. if (!ecap_coherent(iommu->ecap))
  300. clflush_cache_range(addr, size);
  301. }
  302. extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev);
  303. extern int dmar_find_matched_atsr_unit(struct pci_dev *dev);
  304. extern int alloc_iommu(struct dmar_drhd_unit *drhd);
  305. extern void free_iommu(struct intel_iommu *iommu);
  306. extern int dmar_enable_qi(struct intel_iommu *iommu);
  307. extern void dmar_disable_qi(struct intel_iommu *iommu);
  308. extern int dmar_reenable_qi(struct intel_iommu *iommu);
  309. extern void qi_global_iec(struct intel_iommu *iommu);
  310. extern void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid,
  311. u8 fm, u64 type);
  312. extern void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
  313. unsigned int size_order, u64 type);
  314. extern void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
  315. u64 addr, unsigned mask);
  316. extern int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu);
  317. extern int dmar_ir_support(void);
  318. #endif