qla_mbx.c 112 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/gfp.h>
  10. /*
  11. * qla2x00_mailbox_command
  12. * Issue mailbox command and waits for completion.
  13. *
  14. * Input:
  15. * ha = adapter block pointer.
  16. * mcp = driver internal mbx struct pointer.
  17. *
  18. * Output:
  19. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  20. *
  21. * Returns:
  22. * 0 : QLA_SUCCESS = cmd performed success
  23. * 1 : QLA_FUNCTION_FAILED (error encountered)
  24. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  25. *
  26. * Context:
  27. * Kernel context.
  28. */
  29. static int
  30. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  31. {
  32. int rval;
  33. unsigned long flags = 0;
  34. device_reg_t __iomem *reg;
  35. uint8_t abort_active;
  36. uint8_t io_lock_on;
  37. uint16_t command = 0;
  38. uint16_t *iptr;
  39. uint16_t __iomem *optr;
  40. uint32_t cnt;
  41. uint32_t mboxes;
  42. unsigned long wait_time;
  43. struct qla_hw_data *ha = vha->hw;
  44. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  45. ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
  46. if (ha->pdev->error_state > pci_channel_io_frozen) {
  47. ql_log(ql_log_warn, vha, 0x1001,
  48. "error_state is greater than pci_channel_io_frozen, "
  49. "exiting.\n");
  50. return QLA_FUNCTION_TIMEOUT;
  51. }
  52. if (vha->device_flags & DFLG_DEV_FAILED) {
  53. ql_log(ql_log_warn, vha, 0x1002,
  54. "Device in failed state, exiting.\n");
  55. return QLA_FUNCTION_TIMEOUT;
  56. }
  57. reg = ha->iobase;
  58. io_lock_on = base_vha->flags.init_done;
  59. rval = QLA_SUCCESS;
  60. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  61. if (ha->flags.pci_channel_io_perm_failure) {
  62. ql_log(ql_log_warn, vha, 0x1003,
  63. "Perm failure on EEH timeout MBX, exiting.\n");
  64. return QLA_FUNCTION_TIMEOUT;
  65. }
  66. if (ha->flags.isp82xx_fw_hung) {
  67. /* Setting Link-Down error */
  68. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  69. ql_log(ql_log_warn, vha, 0x1004,
  70. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  71. return QLA_FUNCTION_TIMEOUT;
  72. }
  73. /*
  74. * Wait for active mailbox commands to finish by waiting at most tov
  75. * seconds. This is to serialize actual issuing of mailbox cmds during
  76. * non ISP abort time.
  77. */
  78. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  79. /* Timeout occurred. Return error. */
  80. ql_log(ql_log_warn, vha, 0x1005,
  81. "Cmd access timeout, cmd=0x%x, Exiting.\n",
  82. mcp->mb[0]);
  83. return QLA_FUNCTION_TIMEOUT;
  84. }
  85. ha->flags.mbox_busy = 1;
  86. /* Save mailbox command for debug */
  87. ha->mcp = mcp;
  88. ql_dbg(ql_dbg_mbx, vha, 0x1006,
  89. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  90. spin_lock_irqsave(&ha->hardware_lock, flags);
  91. /* Load mailbox registers. */
  92. if (IS_QLA82XX(ha))
  93. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  94. else if (IS_FWI2_CAPABLE(ha) && !IS_QLA82XX(ha))
  95. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  96. else
  97. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  98. iptr = mcp->mb;
  99. command = mcp->mb[0];
  100. mboxes = mcp->out_mb;
  101. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  102. if (IS_QLA2200(ha) && cnt == 8)
  103. optr =
  104. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  105. if (mboxes & BIT_0)
  106. WRT_REG_WORD(optr, *iptr);
  107. mboxes >>= 1;
  108. optr++;
  109. iptr++;
  110. }
  111. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1111,
  112. "Loaded MBX registers (displayed in bytes) =.\n");
  113. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1112,
  114. (uint8_t *)mcp->mb, 16);
  115. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1113,
  116. ".\n");
  117. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1114,
  118. ((uint8_t *)mcp->mb + 0x10), 16);
  119. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1115,
  120. ".\n");
  121. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1116,
  122. ((uint8_t *)mcp->mb + 0x20), 8);
  123. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
  124. "I/O Address = %p.\n", optr);
  125. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x100e);
  126. /* Issue set host interrupt command to send cmd out. */
  127. ha->flags.mbox_int = 0;
  128. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  129. /* Unlock mbx registers and wait for interrupt */
  130. ql_dbg(ql_dbg_mbx, vha, 0x100f,
  131. "Going to unlock irq & waiting for interrupts. "
  132. "jiffies=%lx.\n", jiffies);
  133. /* Wait for mbx cmd completion until timeout */
  134. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  135. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  136. if (IS_QLA82XX(ha)) {
  137. if (RD_REG_DWORD(&reg->isp82.hint) &
  138. HINT_MBX_INT_PENDING) {
  139. spin_unlock_irqrestore(&ha->hardware_lock,
  140. flags);
  141. ha->flags.mbox_busy = 0;
  142. ql_dbg(ql_dbg_mbx, vha, 0x1010,
  143. "Pending mailbox timeout, exiting.\n");
  144. rval = QLA_FUNCTION_TIMEOUT;
  145. goto premature_exit;
  146. }
  147. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  148. } else if (IS_FWI2_CAPABLE(ha))
  149. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  150. else
  151. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  152. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  153. wait_for_completion_timeout(&ha->mbx_intr_comp, mcp->tov * HZ);
  154. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  155. } else {
  156. ql_dbg(ql_dbg_mbx, vha, 0x1011,
  157. "Cmd=%x Polling Mode.\n", command);
  158. if (IS_QLA82XX(ha)) {
  159. if (RD_REG_DWORD(&reg->isp82.hint) &
  160. HINT_MBX_INT_PENDING) {
  161. spin_unlock_irqrestore(&ha->hardware_lock,
  162. flags);
  163. ha->flags.mbox_busy = 0;
  164. ql_dbg(ql_dbg_mbx, vha, 0x1012,
  165. "Pending mailbox timeout, exiting.\n");
  166. rval = QLA_FUNCTION_TIMEOUT;
  167. goto premature_exit;
  168. }
  169. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  170. } else if (IS_FWI2_CAPABLE(ha))
  171. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  172. else
  173. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  174. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  175. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  176. while (!ha->flags.mbox_int) {
  177. if (time_after(jiffies, wait_time))
  178. break;
  179. /* Check for pending interrupts. */
  180. qla2x00_poll(ha->rsp_q_map[0]);
  181. if (!ha->flags.mbox_int &&
  182. !(IS_QLA2200(ha) &&
  183. command == MBC_LOAD_RISC_RAM_EXTENDED))
  184. msleep(10);
  185. } /* while */
  186. ql_dbg(ql_dbg_mbx, vha, 0x1013,
  187. "Waited %d sec.\n",
  188. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  189. }
  190. /* Check whether we timed out */
  191. if (ha->flags.mbox_int) {
  192. uint16_t *iptr2;
  193. ql_dbg(ql_dbg_mbx, vha, 0x1014,
  194. "Cmd=%x completed.\n", command);
  195. /* Got interrupt. Clear the flag. */
  196. ha->flags.mbox_int = 0;
  197. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  198. if (ha->flags.isp82xx_fw_hung) {
  199. ha->flags.mbox_busy = 0;
  200. /* Setting Link-Down error */
  201. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  202. ha->mcp = NULL;
  203. rval = QLA_FUNCTION_FAILED;
  204. ql_log(ql_log_warn, vha, 0x1015,
  205. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  206. goto premature_exit;
  207. }
  208. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  209. rval = QLA_FUNCTION_FAILED;
  210. /* Load return mailbox registers. */
  211. iptr2 = mcp->mb;
  212. iptr = (uint16_t *)&ha->mailbox_out[0];
  213. mboxes = mcp->in_mb;
  214. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  215. if (mboxes & BIT_0)
  216. *iptr2 = *iptr;
  217. mboxes >>= 1;
  218. iptr2++;
  219. iptr++;
  220. }
  221. } else {
  222. uint16_t mb0;
  223. uint32_t ictrl;
  224. if (IS_FWI2_CAPABLE(ha)) {
  225. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  226. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  227. } else {
  228. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  229. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  230. }
  231. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
  232. "MBX Command timeout for cmd %x.\n", command);
  233. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111a,
  234. "iocontrol=%x jiffies=%lx.\n", ictrl, jiffies);
  235. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111b,
  236. "mb[0] = 0x%x.\n", mb0);
  237. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
  238. /*
  239. * Attempt to capture a firmware dump for further analysis
  240. * of the current firmware state
  241. */
  242. ha->isp_ops->fw_dump(vha, 0);
  243. rval = QLA_FUNCTION_TIMEOUT;
  244. }
  245. ha->flags.mbox_busy = 0;
  246. /* Clean up */
  247. ha->mcp = NULL;
  248. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  249. ql_dbg(ql_dbg_mbx, vha, 0x101a,
  250. "Checking for additional resp interrupt.\n");
  251. /* polling mode for non isp_abort commands. */
  252. qla2x00_poll(ha->rsp_q_map[0]);
  253. }
  254. if (rval == QLA_FUNCTION_TIMEOUT &&
  255. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  256. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  257. ha->flags.eeh_busy) {
  258. /* not in dpc. schedule it for dpc to take over. */
  259. ql_dbg(ql_dbg_mbx, vha, 0x101b,
  260. "Timeout, schedule isp_abort_needed.\n");
  261. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  262. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  263. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  264. if (IS_QLA82XX(ha)) {
  265. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  266. "disabling pause transmit on port "
  267. "0 & 1.\n");
  268. qla82xx_wr_32(ha,
  269. QLA82XX_CRB_NIU + 0x98,
  270. CRB_NIU_XG_PAUSE_CTL_P0|
  271. CRB_NIU_XG_PAUSE_CTL_P1);
  272. }
  273. ql_log(ql_log_info, base_vha, 0x101c,
  274. "Mailbox cmd timeout occured, cmd=0x%x, "
  275. "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
  276. "abort.\n", command, mcp->mb[0],
  277. ha->flags.eeh_busy);
  278. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  279. qla2xxx_wake_dpc(vha);
  280. }
  281. } else if (!abort_active) {
  282. /* call abort directly since we are in the DPC thread */
  283. ql_dbg(ql_dbg_mbx, vha, 0x101d,
  284. "Timeout, calling abort_isp.\n");
  285. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  286. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  287. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  288. if (IS_QLA82XX(ha)) {
  289. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  290. "disabling pause transmit on port "
  291. "0 & 1.\n");
  292. qla82xx_wr_32(ha,
  293. QLA82XX_CRB_NIU + 0x98,
  294. CRB_NIU_XG_PAUSE_CTL_P0|
  295. CRB_NIU_XG_PAUSE_CTL_P1);
  296. }
  297. ql_log(ql_log_info, base_vha, 0x101e,
  298. "Mailbox cmd timeout occured, cmd=0x%x, "
  299. "mb[0]=0x%x. Scheduling ISP abort ",
  300. command, mcp->mb[0]);
  301. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  302. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  303. /* Allow next mbx cmd to come in. */
  304. complete(&ha->mbx_cmd_comp);
  305. if (ha->isp_ops->abort_isp(vha)) {
  306. /* Failed. retry later. */
  307. set_bit(ISP_ABORT_NEEDED,
  308. &vha->dpc_flags);
  309. }
  310. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  311. ql_dbg(ql_dbg_mbx, vha, 0x101f,
  312. "Finished abort_isp.\n");
  313. goto mbx_done;
  314. }
  315. }
  316. }
  317. premature_exit:
  318. /* Allow next mbx cmd to come in. */
  319. complete(&ha->mbx_cmd_comp);
  320. mbx_done:
  321. if (rval) {
  322. ql_dbg(ql_dbg_mbx, base_vha, 0x1020,
  323. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
  324. mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
  325. } else {
  326. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  327. }
  328. return rval;
  329. }
  330. int
  331. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  332. uint32_t risc_code_size)
  333. {
  334. int rval;
  335. struct qla_hw_data *ha = vha->hw;
  336. mbx_cmd_t mc;
  337. mbx_cmd_t *mcp = &mc;
  338. ql_dbg(ql_dbg_mbx, vha, 0x1022, "Entered %s.\n", __func__);
  339. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  340. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  341. mcp->mb[8] = MSW(risc_addr);
  342. mcp->out_mb = MBX_8|MBX_0;
  343. } else {
  344. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  345. mcp->out_mb = MBX_0;
  346. }
  347. mcp->mb[1] = LSW(risc_addr);
  348. mcp->mb[2] = MSW(req_dma);
  349. mcp->mb[3] = LSW(req_dma);
  350. mcp->mb[6] = MSW(MSD(req_dma));
  351. mcp->mb[7] = LSW(MSD(req_dma));
  352. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  353. if (IS_FWI2_CAPABLE(ha)) {
  354. mcp->mb[4] = MSW(risc_code_size);
  355. mcp->mb[5] = LSW(risc_code_size);
  356. mcp->out_mb |= MBX_5|MBX_4;
  357. } else {
  358. mcp->mb[4] = LSW(risc_code_size);
  359. mcp->out_mb |= MBX_4;
  360. }
  361. mcp->in_mb = MBX_0;
  362. mcp->tov = MBX_TOV_SECONDS;
  363. mcp->flags = 0;
  364. rval = qla2x00_mailbox_command(vha, mcp);
  365. if (rval != QLA_SUCCESS) {
  366. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  367. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  368. } else {
  369. ql_dbg(ql_dbg_mbx, vha, 0x1024, "Done %s.\n", __func__);
  370. }
  371. return rval;
  372. }
  373. #define EXTENDED_BB_CREDITS BIT_0
  374. /*
  375. * qla2x00_execute_fw
  376. * Start adapter firmware.
  377. *
  378. * Input:
  379. * ha = adapter block pointer.
  380. * TARGET_QUEUE_LOCK must be released.
  381. * ADAPTER_STATE_LOCK must be released.
  382. *
  383. * Returns:
  384. * qla2x00 local function return status code.
  385. *
  386. * Context:
  387. * Kernel context.
  388. */
  389. int
  390. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  391. {
  392. int rval;
  393. struct qla_hw_data *ha = vha->hw;
  394. mbx_cmd_t mc;
  395. mbx_cmd_t *mcp = &mc;
  396. ql_dbg(ql_dbg_mbx, vha, 0x1025, "Entered %s.\n", __func__);
  397. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  398. mcp->out_mb = MBX_0;
  399. mcp->in_mb = MBX_0;
  400. if (IS_FWI2_CAPABLE(ha)) {
  401. mcp->mb[1] = MSW(risc_addr);
  402. mcp->mb[2] = LSW(risc_addr);
  403. mcp->mb[3] = 0;
  404. if (IS_QLA81XX(ha) || IS_QLA83XX(ha)) {
  405. struct nvram_81xx *nv = ha->nvram;
  406. mcp->mb[4] = (nv->enhanced_features &
  407. EXTENDED_BB_CREDITS);
  408. } else
  409. mcp->mb[4] = 0;
  410. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  411. mcp->in_mb |= MBX_1;
  412. } else {
  413. mcp->mb[1] = LSW(risc_addr);
  414. mcp->out_mb |= MBX_1;
  415. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  416. mcp->mb[2] = 0;
  417. mcp->out_mb |= MBX_2;
  418. }
  419. }
  420. mcp->tov = MBX_TOV_SECONDS;
  421. mcp->flags = 0;
  422. rval = qla2x00_mailbox_command(vha, mcp);
  423. if (rval != QLA_SUCCESS) {
  424. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  425. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  426. } else {
  427. if (IS_FWI2_CAPABLE(ha)) {
  428. ql_dbg(ql_dbg_mbx, vha, 0x1027,
  429. "Done exchanges=%x.\n", mcp->mb[1]);
  430. } else {
  431. ql_dbg(ql_dbg_mbx, vha, 0x1028, "Done %s.\n", __func__);
  432. }
  433. }
  434. return rval;
  435. }
  436. /*
  437. * qla2x00_get_fw_version
  438. * Get firmware version.
  439. *
  440. * Input:
  441. * ha: adapter state pointer.
  442. * major: pointer for major number.
  443. * minor: pointer for minor number.
  444. * subminor: pointer for subminor number.
  445. *
  446. * Returns:
  447. * qla2x00 local function return status code.
  448. *
  449. * Context:
  450. * Kernel context.
  451. */
  452. int
  453. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  454. {
  455. int rval;
  456. mbx_cmd_t mc;
  457. mbx_cmd_t *mcp = &mc;
  458. struct qla_hw_data *ha = vha->hw;
  459. ql_dbg(ql_dbg_mbx, vha, 0x1029, "Entered %s.\n", __func__);
  460. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  461. mcp->out_mb = MBX_0;
  462. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  463. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha))
  464. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  465. if (IS_QLA83XX(vha->hw))
  466. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  467. mcp->flags = 0;
  468. mcp->tov = MBX_TOV_SECONDS;
  469. rval = qla2x00_mailbox_command(vha, mcp);
  470. if (rval != QLA_SUCCESS)
  471. goto failed;
  472. /* Return mailbox data. */
  473. ha->fw_major_version = mcp->mb[1];
  474. ha->fw_minor_version = mcp->mb[2];
  475. ha->fw_subminor_version = mcp->mb[3];
  476. ha->fw_attributes = mcp->mb[6];
  477. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  478. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  479. else
  480. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  481. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw)) {
  482. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  483. ha->mpi_version[1] = mcp->mb[11] >> 8;
  484. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  485. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  486. ha->phy_version[0] = mcp->mb[8] & 0xff;
  487. ha->phy_version[1] = mcp->mb[9] >> 8;
  488. ha->phy_version[2] = mcp->mb[9] & 0xff;
  489. }
  490. if (IS_QLA83XX(ha)) {
  491. if (mcp->mb[6] & BIT_15) {
  492. ha->fw_attributes_h = mcp->mb[15];
  493. ha->fw_attributes_ext[0] = mcp->mb[16];
  494. ha->fw_attributes_ext[1] = mcp->mb[17];
  495. ql_dbg(ql_dbg_mbx, vha, 0x1139,
  496. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  497. __func__, mcp->mb[15], mcp->mb[6]);
  498. } else
  499. ql_dbg(ql_dbg_mbx, vha, 0x112f,
  500. "%s: FwAttributes [Upper] invalid, MB6:%04x\n",
  501. __func__, mcp->mb[6]);
  502. }
  503. failed:
  504. if (rval != QLA_SUCCESS) {
  505. /*EMPTY*/
  506. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  507. } else {
  508. /*EMPTY*/
  509. ql_dbg(ql_dbg_mbx, vha, 0x102b, "Done %s.\n", __func__);
  510. }
  511. return rval;
  512. }
  513. /*
  514. * qla2x00_get_fw_options
  515. * Set firmware options.
  516. *
  517. * Input:
  518. * ha = adapter block pointer.
  519. * fwopt = pointer for firmware options.
  520. *
  521. * Returns:
  522. * qla2x00 local function return status code.
  523. *
  524. * Context:
  525. * Kernel context.
  526. */
  527. int
  528. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  529. {
  530. int rval;
  531. mbx_cmd_t mc;
  532. mbx_cmd_t *mcp = &mc;
  533. ql_dbg(ql_dbg_mbx, vha, 0x102c, "Entered %s.\n", __func__);
  534. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  535. mcp->out_mb = MBX_0;
  536. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  537. mcp->tov = MBX_TOV_SECONDS;
  538. mcp->flags = 0;
  539. rval = qla2x00_mailbox_command(vha, mcp);
  540. if (rval != QLA_SUCCESS) {
  541. /*EMPTY*/
  542. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  543. } else {
  544. fwopts[0] = mcp->mb[0];
  545. fwopts[1] = mcp->mb[1];
  546. fwopts[2] = mcp->mb[2];
  547. fwopts[3] = mcp->mb[3];
  548. ql_dbg(ql_dbg_mbx, vha, 0x102e, "Done %s.\n", __func__);
  549. }
  550. return rval;
  551. }
  552. /*
  553. * qla2x00_set_fw_options
  554. * Set firmware options.
  555. *
  556. * Input:
  557. * ha = adapter block pointer.
  558. * fwopt = pointer for firmware options.
  559. *
  560. * Returns:
  561. * qla2x00 local function return status code.
  562. *
  563. * Context:
  564. * Kernel context.
  565. */
  566. int
  567. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  568. {
  569. int rval;
  570. mbx_cmd_t mc;
  571. mbx_cmd_t *mcp = &mc;
  572. ql_dbg(ql_dbg_mbx, vha, 0x102f, "Entered %s.\n", __func__);
  573. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  574. mcp->mb[1] = fwopts[1];
  575. mcp->mb[2] = fwopts[2];
  576. mcp->mb[3] = fwopts[3];
  577. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  578. mcp->in_mb = MBX_0;
  579. if (IS_FWI2_CAPABLE(vha->hw)) {
  580. mcp->in_mb |= MBX_1;
  581. } else {
  582. mcp->mb[10] = fwopts[10];
  583. mcp->mb[11] = fwopts[11];
  584. mcp->mb[12] = 0; /* Undocumented, but used */
  585. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  586. }
  587. mcp->tov = MBX_TOV_SECONDS;
  588. mcp->flags = 0;
  589. rval = qla2x00_mailbox_command(vha, mcp);
  590. fwopts[0] = mcp->mb[0];
  591. if (rval != QLA_SUCCESS) {
  592. /*EMPTY*/
  593. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  594. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  595. } else {
  596. /*EMPTY*/
  597. ql_dbg(ql_dbg_mbx, vha, 0x1031, "Done %s.\n", __func__);
  598. }
  599. return rval;
  600. }
  601. /*
  602. * qla2x00_mbx_reg_test
  603. * Mailbox register wrap test.
  604. *
  605. * Input:
  606. * ha = adapter block pointer.
  607. * TARGET_QUEUE_LOCK must be released.
  608. * ADAPTER_STATE_LOCK must be released.
  609. *
  610. * Returns:
  611. * qla2x00 local function return status code.
  612. *
  613. * Context:
  614. * Kernel context.
  615. */
  616. int
  617. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  618. {
  619. int rval;
  620. mbx_cmd_t mc;
  621. mbx_cmd_t *mcp = &mc;
  622. ql_dbg(ql_dbg_mbx, vha, 0x1032, "Entered %s.\n", __func__);
  623. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  624. mcp->mb[1] = 0xAAAA;
  625. mcp->mb[2] = 0x5555;
  626. mcp->mb[3] = 0xAA55;
  627. mcp->mb[4] = 0x55AA;
  628. mcp->mb[5] = 0xA5A5;
  629. mcp->mb[6] = 0x5A5A;
  630. mcp->mb[7] = 0x2525;
  631. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  632. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  633. mcp->tov = MBX_TOV_SECONDS;
  634. mcp->flags = 0;
  635. rval = qla2x00_mailbox_command(vha, mcp);
  636. if (rval == QLA_SUCCESS) {
  637. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  638. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  639. rval = QLA_FUNCTION_FAILED;
  640. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  641. mcp->mb[7] != 0x2525)
  642. rval = QLA_FUNCTION_FAILED;
  643. }
  644. if (rval != QLA_SUCCESS) {
  645. /*EMPTY*/
  646. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  647. } else {
  648. /*EMPTY*/
  649. ql_dbg(ql_dbg_mbx, vha, 0x1034, "Done %s.\n", __func__);
  650. }
  651. return rval;
  652. }
  653. /*
  654. * qla2x00_verify_checksum
  655. * Verify firmware checksum.
  656. *
  657. * Input:
  658. * ha = adapter block pointer.
  659. * TARGET_QUEUE_LOCK must be released.
  660. * ADAPTER_STATE_LOCK must be released.
  661. *
  662. * Returns:
  663. * qla2x00 local function return status code.
  664. *
  665. * Context:
  666. * Kernel context.
  667. */
  668. int
  669. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  670. {
  671. int rval;
  672. mbx_cmd_t mc;
  673. mbx_cmd_t *mcp = &mc;
  674. ql_dbg(ql_dbg_mbx, vha, 0x1035, "Entered %s.\n", __func__);
  675. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  676. mcp->out_mb = MBX_0;
  677. mcp->in_mb = MBX_0;
  678. if (IS_FWI2_CAPABLE(vha->hw)) {
  679. mcp->mb[1] = MSW(risc_addr);
  680. mcp->mb[2] = LSW(risc_addr);
  681. mcp->out_mb |= MBX_2|MBX_1;
  682. mcp->in_mb |= MBX_2|MBX_1;
  683. } else {
  684. mcp->mb[1] = LSW(risc_addr);
  685. mcp->out_mb |= MBX_1;
  686. mcp->in_mb |= MBX_1;
  687. }
  688. mcp->tov = MBX_TOV_SECONDS;
  689. mcp->flags = 0;
  690. rval = qla2x00_mailbox_command(vha, mcp);
  691. if (rval != QLA_SUCCESS) {
  692. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  693. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  694. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  695. } else {
  696. ql_dbg(ql_dbg_mbx, vha, 0x1037, "Done %s.\n", __func__);
  697. }
  698. return rval;
  699. }
  700. /*
  701. * qla2x00_issue_iocb
  702. * Issue IOCB using mailbox command
  703. *
  704. * Input:
  705. * ha = adapter state pointer.
  706. * buffer = buffer pointer.
  707. * phys_addr = physical address of buffer.
  708. * size = size of buffer.
  709. * TARGET_QUEUE_LOCK must be released.
  710. * ADAPTER_STATE_LOCK must be released.
  711. *
  712. * Returns:
  713. * qla2x00 local function return status code.
  714. *
  715. * Context:
  716. * Kernel context.
  717. */
  718. int
  719. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  720. dma_addr_t phys_addr, size_t size, uint32_t tov)
  721. {
  722. int rval;
  723. mbx_cmd_t mc;
  724. mbx_cmd_t *mcp = &mc;
  725. ql_dbg(ql_dbg_mbx, vha, 0x1038, "Entered %s.\n", __func__);
  726. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  727. mcp->mb[1] = 0;
  728. mcp->mb[2] = MSW(phys_addr);
  729. mcp->mb[3] = LSW(phys_addr);
  730. mcp->mb[6] = MSW(MSD(phys_addr));
  731. mcp->mb[7] = LSW(MSD(phys_addr));
  732. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  733. mcp->in_mb = MBX_2|MBX_0;
  734. mcp->tov = tov;
  735. mcp->flags = 0;
  736. rval = qla2x00_mailbox_command(vha, mcp);
  737. if (rval != QLA_SUCCESS) {
  738. /*EMPTY*/
  739. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  740. } else {
  741. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  742. /* Mask reserved bits. */
  743. sts_entry->entry_status &=
  744. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  745. ql_dbg(ql_dbg_mbx, vha, 0x103a, "Done %s.\n", __func__);
  746. }
  747. return rval;
  748. }
  749. int
  750. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  751. size_t size)
  752. {
  753. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  754. MBX_TOV_SECONDS);
  755. }
  756. /*
  757. * qla2x00_abort_command
  758. * Abort command aborts a specified IOCB.
  759. *
  760. * Input:
  761. * ha = adapter block pointer.
  762. * sp = SB structure pointer.
  763. *
  764. * Returns:
  765. * qla2x00 local function return status code.
  766. *
  767. * Context:
  768. * Kernel context.
  769. */
  770. int
  771. qla2x00_abort_command(srb_t *sp)
  772. {
  773. unsigned long flags = 0;
  774. int rval;
  775. uint32_t handle = 0;
  776. mbx_cmd_t mc;
  777. mbx_cmd_t *mcp = &mc;
  778. fc_port_t *fcport = sp->fcport;
  779. scsi_qla_host_t *vha = fcport->vha;
  780. struct qla_hw_data *ha = vha->hw;
  781. struct req_que *req = vha->req;
  782. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  783. ql_dbg(ql_dbg_mbx, vha, 0x103b, "Entered %s.\n", __func__);
  784. spin_lock_irqsave(&ha->hardware_lock, flags);
  785. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  786. if (req->outstanding_cmds[handle] == sp)
  787. break;
  788. }
  789. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  790. if (handle == MAX_OUTSTANDING_COMMANDS) {
  791. /* command not found */
  792. return QLA_FUNCTION_FAILED;
  793. }
  794. mcp->mb[0] = MBC_ABORT_COMMAND;
  795. if (HAS_EXTENDED_IDS(ha))
  796. mcp->mb[1] = fcport->loop_id;
  797. else
  798. mcp->mb[1] = fcport->loop_id << 8;
  799. mcp->mb[2] = (uint16_t)handle;
  800. mcp->mb[3] = (uint16_t)(handle >> 16);
  801. mcp->mb[6] = (uint16_t)cmd->device->lun;
  802. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  803. mcp->in_mb = MBX_0;
  804. mcp->tov = MBX_TOV_SECONDS;
  805. mcp->flags = 0;
  806. rval = qla2x00_mailbox_command(vha, mcp);
  807. if (rval != QLA_SUCCESS) {
  808. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  809. } else {
  810. ql_dbg(ql_dbg_mbx, vha, 0x103d, "Done %s.\n", __func__);
  811. }
  812. return rval;
  813. }
  814. int
  815. qla2x00_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  816. {
  817. int rval, rval2;
  818. mbx_cmd_t mc;
  819. mbx_cmd_t *mcp = &mc;
  820. scsi_qla_host_t *vha;
  821. struct req_que *req;
  822. struct rsp_que *rsp;
  823. l = l;
  824. vha = fcport->vha;
  825. ql_dbg(ql_dbg_mbx, vha, 0x103e, "Entered %s.\n", __func__);
  826. req = vha->hw->req_q_map[0];
  827. rsp = req->rsp;
  828. mcp->mb[0] = MBC_ABORT_TARGET;
  829. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  830. if (HAS_EXTENDED_IDS(vha->hw)) {
  831. mcp->mb[1] = fcport->loop_id;
  832. mcp->mb[10] = 0;
  833. mcp->out_mb |= MBX_10;
  834. } else {
  835. mcp->mb[1] = fcport->loop_id << 8;
  836. }
  837. mcp->mb[2] = vha->hw->loop_reset_delay;
  838. mcp->mb[9] = vha->vp_idx;
  839. mcp->in_mb = MBX_0;
  840. mcp->tov = MBX_TOV_SECONDS;
  841. mcp->flags = 0;
  842. rval = qla2x00_mailbox_command(vha, mcp);
  843. if (rval != QLA_SUCCESS) {
  844. ql_dbg(ql_dbg_mbx, vha, 0x103f, "Failed=%x.\n", rval);
  845. }
  846. /* Issue marker IOCB. */
  847. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  848. MK_SYNC_ID);
  849. if (rval2 != QLA_SUCCESS) {
  850. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  851. "Failed to issue marker IOCB (%x).\n", rval2);
  852. } else {
  853. ql_dbg(ql_dbg_mbx, vha, 0x1041, "Done %s.\n", __func__);
  854. }
  855. return rval;
  856. }
  857. int
  858. qla2x00_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  859. {
  860. int rval, rval2;
  861. mbx_cmd_t mc;
  862. mbx_cmd_t *mcp = &mc;
  863. scsi_qla_host_t *vha;
  864. struct req_que *req;
  865. struct rsp_que *rsp;
  866. vha = fcport->vha;
  867. ql_dbg(ql_dbg_mbx, vha, 0x1042, "Entered %s.\n", __func__);
  868. req = vha->hw->req_q_map[0];
  869. rsp = req->rsp;
  870. mcp->mb[0] = MBC_LUN_RESET;
  871. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  872. if (HAS_EXTENDED_IDS(vha->hw))
  873. mcp->mb[1] = fcport->loop_id;
  874. else
  875. mcp->mb[1] = fcport->loop_id << 8;
  876. mcp->mb[2] = l;
  877. mcp->mb[3] = 0;
  878. mcp->mb[9] = vha->vp_idx;
  879. mcp->in_mb = MBX_0;
  880. mcp->tov = MBX_TOV_SECONDS;
  881. mcp->flags = 0;
  882. rval = qla2x00_mailbox_command(vha, mcp);
  883. if (rval != QLA_SUCCESS) {
  884. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  885. }
  886. /* Issue marker IOCB. */
  887. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  888. MK_SYNC_ID_LUN);
  889. if (rval2 != QLA_SUCCESS) {
  890. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  891. "Failed to issue marker IOCB (%x).\n", rval2);
  892. } else {
  893. ql_dbg(ql_dbg_mbx, vha, 0x1045, "Done %s.\n", __func__);
  894. }
  895. return rval;
  896. }
  897. /*
  898. * qla2x00_get_adapter_id
  899. * Get adapter ID and topology.
  900. *
  901. * Input:
  902. * ha = adapter block pointer.
  903. * id = pointer for loop ID.
  904. * al_pa = pointer for AL_PA.
  905. * area = pointer for area.
  906. * domain = pointer for domain.
  907. * top = pointer for topology.
  908. * TARGET_QUEUE_LOCK must be released.
  909. * ADAPTER_STATE_LOCK must be released.
  910. *
  911. * Returns:
  912. * qla2x00 local function return status code.
  913. *
  914. * Context:
  915. * Kernel context.
  916. */
  917. int
  918. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  919. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  920. {
  921. int rval;
  922. mbx_cmd_t mc;
  923. mbx_cmd_t *mcp = &mc;
  924. ql_dbg(ql_dbg_mbx, vha, 0x1046, "Entered %s.\n", __func__);
  925. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  926. mcp->mb[9] = vha->vp_idx;
  927. mcp->out_mb = MBX_9|MBX_0;
  928. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  929. if (IS_CNA_CAPABLE(vha->hw))
  930. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  931. mcp->tov = MBX_TOV_SECONDS;
  932. mcp->flags = 0;
  933. rval = qla2x00_mailbox_command(vha, mcp);
  934. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  935. rval = QLA_COMMAND_ERROR;
  936. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  937. rval = QLA_INVALID_COMMAND;
  938. /* Return data. */
  939. *id = mcp->mb[1];
  940. *al_pa = LSB(mcp->mb[2]);
  941. *area = MSB(mcp->mb[2]);
  942. *domain = LSB(mcp->mb[3]);
  943. *top = mcp->mb[6];
  944. *sw_cap = mcp->mb[7];
  945. if (rval != QLA_SUCCESS) {
  946. /*EMPTY*/
  947. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  948. } else {
  949. ql_dbg(ql_dbg_mbx, vha, 0x1048, "Done %s.\n", __func__);
  950. if (IS_CNA_CAPABLE(vha->hw)) {
  951. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  952. vha->fcoe_fcf_idx = mcp->mb[10];
  953. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  954. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  955. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  956. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  957. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  958. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  959. }
  960. }
  961. return rval;
  962. }
  963. /*
  964. * qla2x00_get_retry_cnt
  965. * Get current firmware login retry count and delay.
  966. *
  967. * Input:
  968. * ha = adapter block pointer.
  969. * retry_cnt = pointer to login retry count.
  970. * tov = pointer to login timeout value.
  971. *
  972. * Returns:
  973. * qla2x00 local function return status code.
  974. *
  975. * Context:
  976. * Kernel context.
  977. */
  978. int
  979. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  980. uint16_t *r_a_tov)
  981. {
  982. int rval;
  983. uint16_t ratov;
  984. mbx_cmd_t mc;
  985. mbx_cmd_t *mcp = &mc;
  986. ql_dbg(ql_dbg_mbx, vha, 0x1049, "Entered %s.\n", __func__);
  987. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  988. mcp->out_mb = MBX_0;
  989. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  990. mcp->tov = MBX_TOV_SECONDS;
  991. mcp->flags = 0;
  992. rval = qla2x00_mailbox_command(vha, mcp);
  993. if (rval != QLA_SUCCESS) {
  994. /*EMPTY*/
  995. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  996. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  997. } else {
  998. /* Convert returned data and check our values. */
  999. *r_a_tov = mcp->mb[3] / 2;
  1000. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  1001. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  1002. /* Update to the larger values */
  1003. *retry_cnt = (uint8_t)mcp->mb[1];
  1004. *tov = ratov;
  1005. }
  1006. ql_dbg(ql_dbg_mbx, vha, 0x104b,
  1007. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1008. }
  1009. return rval;
  1010. }
  1011. /*
  1012. * qla2x00_init_firmware
  1013. * Initialize adapter firmware.
  1014. *
  1015. * Input:
  1016. * ha = adapter block pointer.
  1017. * dptr = Initialization control block pointer.
  1018. * size = size of initialization control block.
  1019. * TARGET_QUEUE_LOCK must be released.
  1020. * ADAPTER_STATE_LOCK must be released.
  1021. *
  1022. * Returns:
  1023. * qla2x00 local function return status code.
  1024. *
  1025. * Context:
  1026. * Kernel context.
  1027. */
  1028. int
  1029. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1030. {
  1031. int rval;
  1032. mbx_cmd_t mc;
  1033. mbx_cmd_t *mcp = &mc;
  1034. struct qla_hw_data *ha = vha->hw;
  1035. ql_dbg(ql_dbg_mbx, vha, 0x104c, "Entered %s.\n", __func__);
  1036. if (IS_QLA82XX(ha) && ql2xdbwr)
  1037. qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
  1038. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1039. if (ha->flags.npiv_supported)
  1040. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1041. else
  1042. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1043. mcp->mb[1] = 0;
  1044. mcp->mb[2] = MSW(ha->init_cb_dma);
  1045. mcp->mb[3] = LSW(ha->init_cb_dma);
  1046. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1047. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1048. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1049. if ((IS_QLA81XX(ha) || IS_QLA83XX(ha)) && ha->ex_init_cb->ex_version) {
  1050. mcp->mb[1] = BIT_0;
  1051. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1052. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1053. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1054. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1055. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1056. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1057. }
  1058. /* 1 and 2 should normally be captured. */
  1059. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1060. if (IS_QLA83XX(ha))
  1061. /* mb3 is additional info about the installed SFP. */
  1062. mcp->in_mb |= MBX_3;
  1063. mcp->buf_size = size;
  1064. mcp->flags = MBX_DMA_OUT;
  1065. mcp->tov = MBX_TOV_SECONDS;
  1066. rval = qla2x00_mailbox_command(vha, mcp);
  1067. if (rval != QLA_SUCCESS) {
  1068. /*EMPTY*/
  1069. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1070. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
  1071. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1072. } else {
  1073. /*EMPTY*/
  1074. ql_dbg(ql_dbg_mbx, vha, 0x104e, "Done %s.\n", __func__);
  1075. }
  1076. return rval;
  1077. }
  1078. /*
  1079. * qla2x00_get_port_database
  1080. * Issue normal/enhanced get port database mailbox command
  1081. * and copy device name as necessary.
  1082. *
  1083. * Input:
  1084. * ha = adapter state pointer.
  1085. * dev = structure pointer.
  1086. * opt = enhanced cmd option byte.
  1087. *
  1088. * Returns:
  1089. * qla2x00 local function return status code.
  1090. *
  1091. * Context:
  1092. * Kernel context.
  1093. */
  1094. int
  1095. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1096. {
  1097. int rval;
  1098. mbx_cmd_t mc;
  1099. mbx_cmd_t *mcp = &mc;
  1100. port_database_t *pd;
  1101. struct port_database_24xx *pd24;
  1102. dma_addr_t pd_dma;
  1103. struct qla_hw_data *ha = vha->hw;
  1104. ql_dbg(ql_dbg_mbx, vha, 0x104f, "Entered %s.\n", __func__);
  1105. pd24 = NULL;
  1106. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1107. if (pd == NULL) {
  1108. ql_log(ql_log_warn, vha, 0x1050,
  1109. "Failed to allocate port database structure.\n");
  1110. return QLA_MEMORY_ALLOC_FAILED;
  1111. }
  1112. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1113. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1114. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1115. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1116. mcp->mb[2] = MSW(pd_dma);
  1117. mcp->mb[3] = LSW(pd_dma);
  1118. mcp->mb[6] = MSW(MSD(pd_dma));
  1119. mcp->mb[7] = LSW(MSD(pd_dma));
  1120. mcp->mb[9] = vha->vp_idx;
  1121. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1122. mcp->in_mb = MBX_0;
  1123. if (IS_FWI2_CAPABLE(ha)) {
  1124. mcp->mb[1] = fcport->loop_id;
  1125. mcp->mb[10] = opt;
  1126. mcp->out_mb |= MBX_10|MBX_1;
  1127. mcp->in_mb |= MBX_1;
  1128. } else if (HAS_EXTENDED_IDS(ha)) {
  1129. mcp->mb[1] = fcport->loop_id;
  1130. mcp->mb[10] = opt;
  1131. mcp->out_mb |= MBX_10|MBX_1;
  1132. } else {
  1133. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1134. mcp->out_mb |= MBX_1;
  1135. }
  1136. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1137. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1138. mcp->flags = MBX_DMA_IN;
  1139. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1140. rval = qla2x00_mailbox_command(vha, mcp);
  1141. if (rval != QLA_SUCCESS)
  1142. goto gpd_error_out;
  1143. if (IS_FWI2_CAPABLE(ha)) {
  1144. uint64_t zero = 0;
  1145. pd24 = (struct port_database_24xx *) pd;
  1146. /* Check for logged in state. */
  1147. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1148. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1149. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1150. "Unable to verify login-state (%x/%x) for "
  1151. "loop_id %x.\n", pd24->current_login_state,
  1152. pd24->last_login_state, fcport->loop_id);
  1153. rval = QLA_FUNCTION_FAILED;
  1154. goto gpd_error_out;
  1155. }
  1156. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1157. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1158. memcmp(fcport->port_name, pd24->port_name, 8))) {
  1159. /* We lost the device mid way. */
  1160. rval = QLA_NOT_LOGGED_IN;
  1161. goto gpd_error_out;
  1162. }
  1163. /* Names are little-endian. */
  1164. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1165. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1166. /* Get port_id of device. */
  1167. fcport->d_id.b.domain = pd24->port_id[0];
  1168. fcport->d_id.b.area = pd24->port_id[1];
  1169. fcport->d_id.b.al_pa = pd24->port_id[2];
  1170. fcport->d_id.b.rsvd_1 = 0;
  1171. /* If not target must be initiator or unknown type. */
  1172. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1173. fcport->port_type = FCT_INITIATOR;
  1174. else
  1175. fcport->port_type = FCT_TARGET;
  1176. } else {
  1177. uint64_t zero = 0;
  1178. /* Check for logged in state. */
  1179. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1180. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1181. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1182. "Unable to verify login-state (%x/%x) - "
  1183. "portid=%02x%02x%02x.\n", pd->master_state,
  1184. pd->slave_state, fcport->d_id.b.domain,
  1185. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1186. rval = QLA_FUNCTION_FAILED;
  1187. goto gpd_error_out;
  1188. }
  1189. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1190. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1191. memcmp(fcport->port_name, pd->port_name, 8))) {
  1192. /* We lost the device mid way. */
  1193. rval = QLA_NOT_LOGGED_IN;
  1194. goto gpd_error_out;
  1195. }
  1196. /* Names are little-endian. */
  1197. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1198. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1199. /* Get port_id of device. */
  1200. fcport->d_id.b.domain = pd->port_id[0];
  1201. fcport->d_id.b.area = pd->port_id[3];
  1202. fcport->d_id.b.al_pa = pd->port_id[2];
  1203. fcport->d_id.b.rsvd_1 = 0;
  1204. /* If not target must be initiator or unknown type. */
  1205. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1206. fcport->port_type = FCT_INITIATOR;
  1207. else
  1208. fcport->port_type = FCT_TARGET;
  1209. /* Passback COS information. */
  1210. fcport->supported_classes = (pd->options & BIT_4) ?
  1211. FC_COS_CLASS2: FC_COS_CLASS3;
  1212. }
  1213. gpd_error_out:
  1214. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1215. if (rval != QLA_SUCCESS) {
  1216. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1217. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1218. mcp->mb[0], mcp->mb[1]);
  1219. } else {
  1220. ql_dbg(ql_dbg_mbx, vha, 0x1053, "Done %s.\n", __func__);
  1221. }
  1222. return rval;
  1223. }
  1224. /*
  1225. * qla2x00_get_firmware_state
  1226. * Get adapter firmware state.
  1227. *
  1228. * Input:
  1229. * ha = adapter block pointer.
  1230. * dptr = pointer for firmware state.
  1231. * TARGET_QUEUE_LOCK must be released.
  1232. * ADAPTER_STATE_LOCK must be released.
  1233. *
  1234. * Returns:
  1235. * qla2x00 local function return status code.
  1236. *
  1237. * Context:
  1238. * Kernel context.
  1239. */
  1240. int
  1241. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1242. {
  1243. int rval;
  1244. mbx_cmd_t mc;
  1245. mbx_cmd_t *mcp = &mc;
  1246. ql_dbg(ql_dbg_mbx, vha, 0x1054, "Entered %s.\n", __func__);
  1247. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1248. mcp->out_mb = MBX_0;
  1249. if (IS_FWI2_CAPABLE(vha->hw))
  1250. mcp->in_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1251. else
  1252. mcp->in_mb = MBX_1|MBX_0;
  1253. mcp->tov = MBX_TOV_SECONDS;
  1254. mcp->flags = 0;
  1255. rval = qla2x00_mailbox_command(vha, mcp);
  1256. /* Return firmware states. */
  1257. states[0] = mcp->mb[1];
  1258. if (IS_FWI2_CAPABLE(vha->hw)) {
  1259. states[1] = mcp->mb[2];
  1260. states[2] = mcp->mb[3];
  1261. states[3] = mcp->mb[4];
  1262. states[4] = mcp->mb[5];
  1263. }
  1264. if (rval != QLA_SUCCESS) {
  1265. /*EMPTY*/
  1266. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1267. } else {
  1268. /*EMPTY*/
  1269. ql_dbg(ql_dbg_mbx, vha, 0x1056, "Done %s.\n", __func__);
  1270. }
  1271. return rval;
  1272. }
  1273. /*
  1274. * qla2x00_get_port_name
  1275. * Issue get port name mailbox command.
  1276. * Returned name is in big endian format.
  1277. *
  1278. * Input:
  1279. * ha = adapter block pointer.
  1280. * loop_id = loop ID of device.
  1281. * name = pointer for name.
  1282. * TARGET_QUEUE_LOCK must be released.
  1283. * ADAPTER_STATE_LOCK must be released.
  1284. *
  1285. * Returns:
  1286. * qla2x00 local function return status code.
  1287. *
  1288. * Context:
  1289. * Kernel context.
  1290. */
  1291. int
  1292. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1293. uint8_t opt)
  1294. {
  1295. int rval;
  1296. mbx_cmd_t mc;
  1297. mbx_cmd_t *mcp = &mc;
  1298. ql_dbg(ql_dbg_mbx, vha, 0x1057, "Entered %s.\n", __func__);
  1299. mcp->mb[0] = MBC_GET_PORT_NAME;
  1300. mcp->mb[9] = vha->vp_idx;
  1301. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1302. if (HAS_EXTENDED_IDS(vha->hw)) {
  1303. mcp->mb[1] = loop_id;
  1304. mcp->mb[10] = opt;
  1305. mcp->out_mb |= MBX_10;
  1306. } else {
  1307. mcp->mb[1] = loop_id << 8 | opt;
  1308. }
  1309. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1310. mcp->tov = MBX_TOV_SECONDS;
  1311. mcp->flags = 0;
  1312. rval = qla2x00_mailbox_command(vha, mcp);
  1313. if (rval != QLA_SUCCESS) {
  1314. /*EMPTY*/
  1315. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1316. } else {
  1317. if (name != NULL) {
  1318. /* This function returns name in big endian. */
  1319. name[0] = MSB(mcp->mb[2]);
  1320. name[1] = LSB(mcp->mb[2]);
  1321. name[2] = MSB(mcp->mb[3]);
  1322. name[3] = LSB(mcp->mb[3]);
  1323. name[4] = MSB(mcp->mb[6]);
  1324. name[5] = LSB(mcp->mb[6]);
  1325. name[6] = MSB(mcp->mb[7]);
  1326. name[7] = LSB(mcp->mb[7]);
  1327. }
  1328. ql_dbg(ql_dbg_mbx, vha, 0x1059, "Done %s.\n", __func__);
  1329. }
  1330. return rval;
  1331. }
  1332. /*
  1333. * qla2x00_lip_reset
  1334. * Issue LIP reset mailbox command.
  1335. *
  1336. * Input:
  1337. * ha = adapter block pointer.
  1338. * TARGET_QUEUE_LOCK must be released.
  1339. * ADAPTER_STATE_LOCK must be released.
  1340. *
  1341. * Returns:
  1342. * qla2x00 local function return status code.
  1343. *
  1344. * Context:
  1345. * Kernel context.
  1346. */
  1347. int
  1348. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1349. {
  1350. int rval;
  1351. mbx_cmd_t mc;
  1352. mbx_cmd_t *mcp = &mc;
  1353. ql_dbg(ql_dbg_mbx, vha, 0x105a, "Entered %s.\n", __func__);
  1354. if (IS_CNA_CAPABLE(vha->hw)) {
  1355. /* Logout across all FCFs. */
  1356. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1357. mcp->mb[1] = BIT_1;
  1358. mcp->mb[2] = 0;
  1359. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1360. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1361. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1362. mcp->mb[1] = BIT_6;
  1363. mcp->mb[2] = 0;
  1364. mcp->mb[3] = vha->hw->loop_reset_delay;
  1365. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1366. } else {
  1367. mcp->mb[0] = MBC_LIP_RESET;
  1368. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1369. if (HAS_EXTENDED_IDS(vha->hw)) {
  1370. mcp->mb[1] = 0x00ff;
  1371. mcp->mb[10] = 0;
  1372. mcp->out_mb |= MBX_10;
  1373. } else {
  1374. mcp->mb[1] = 0xff00;
  1375. }
  1376. mcp->mb[2] = vha->hw->loop_reset_delay;
  1377. mcp->mb[3] = 0;
  1378. }
  1379. mcp->in_mb = MBX_0;
  1380. mcp->tov = MBX_TOV_SECONDS;
  1381. mcp->flags = 0;
  1382. rval = qla2x00_mailbox_command(vha, mcp);
  1383. if (rval != QLA_SUCCESS) {
  1384. /*EMPTY*/
  1385. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1386. } else {
  1387. /*EMPTY*/
  1388. ql_dbg(ql_dbg_mbx, vha, 0x105c, "Done %s.\n", __func__);
  1389. }
  1390. return rval;
  1391. }
  1392. /*
  1393. * qla2x00_send_sns
  1394. * Send SNS command.
  1395. *
  1396. * Input:
  1397. * ha = adapter block pointer.
  1398. * sns = pointer for command.
  1399. * cmd_size = command size.
  1400. * buf_size = response/command size.
  1401. * TARGET_QUEUE_LOCK must be released.
  1402. * ADAPTER_STATE_LOCK must be released.
  1403. *
  1404. * Returns:
  1405. * qla2x00 local function return status code.
  1406. *
  1407. * Context:
  1408. * Kernel context.
  1409. */
  1410. int
  1411. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1412. uint16_t cmd_size, size_t buf_size)
  1413. {
  1414. int rval;
  1415. mbx_cmd_t mc;
  1416. mbx_cmd_t *mcp = &mc;
  1417. ql_dbg(ql_dbg_mbx, vha, 0x105d, "Entered %s.\n", __func__);
  1418. ql_dbg(ql_dbg_mbx, vha, 0x105e,
  1419. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1420. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1421. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1422. mcp->mb[1] = cmd_size;
  1423. mcp->mb[2] = MSW(sns_phys_address);
  1424. mcp->mb[3] = LSW(sns_phys_address);
  1425. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1426. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1427. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1428. mcp->in_mb = MBX_0|MBX_1;
  1429. mcp->buf_size = buf_size;
  1430. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1431. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1432. rval = qla2x00_mailbox_command(vha, mcp);
  1433. if (rval != QLA_SUCCESS) {
  1434. /*EMPTY*/
  1435. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1436. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1437. rval, mcp->mb[0], mcp->mb[1]);
  1438. } else {
  1439. /*EMPTY*/
  1440. ql_dbg(ql_dbg_mbx, vha, 0x1060, "Done %s.\n", __func__);
  1441. }
  1442. return rval;
  1443. }
  1444. int
  1445. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1446. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1447. {
  1448. int rval;
  1449. struct logio_entry_24xx *lg;
  1450. dma_addr_t lg_dma;
  1451. uint32_t iop[2];
  1452. struct qla_hw_data *ha = vha->hw;
  1453. struct req_que *req;
  1454. struct rsp_que *rsp;
  1455. ql_dbg(ql_dbg_mbx, vha, 0x1061, "Entered %s.\n", __func__);
  1456. if (ha->flags.cpu_affinity_enabled)
  1457. req = ha->req_q_map[0];
  1458. else
  1459. req = vha->req;
  1460. rsp = req->rsp;
  1461. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1462. if (lg == NULL) {
  1463. ql_log(ql_log_warn, vha, 0x1062,
  1464. "Failed to allocate login IOCB.\n");
  1465. return QLA_MEMORY_ALLOC_FAILED;
  1466. }
  1467. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1468. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1469. lg->entry_count = 1;
  1470. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1471. lg->nport_handle = cpu_to_le16(loop_id);
  1472. lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
  1473. if (opt & BIT_0)
  1474. lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
  1475. if (opt & BIT_1)
  1476. lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
  1477. lg->port_id[0] = al_pa;
  1478. lg->port_id[1] = area;
  1479. lg->port_id[2] = domain;
  1480. lg->vp_index = vha->vp_idx;
  1481. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1482. (ha->r_a_tov / 10 * 2) + 2);
  1483. if (rval != QLA_SUCCESS) {
  1484. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1485. "Failed to issue login IOCB (%x).\n", rval);
  1486. } else if (lg->entry_status != 0) {
  1487. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1488. "Failed to complete IOCB -- error status (%x).\n",
  1489. lg->entry_status);
  1490. rval = QLA_FUNCTION_FAILED;
  1491. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1492. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1493. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1494. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1495. "Failed to complete IOCB -- completion status (%x) "
  1496. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1497. iop[0], iop[1]);
  1498. switch (iop[0]) {
  1499. case LSC_SCODE_PORTID_USED:
  1500. mb[0] = MBS_PORT_ID_USED;
  1501. mb[1] = LSW(iop[1]);
  1502. break;
  1503. case LSC_SCODE_NPORT_USED:
  1504. mb[0] = MBS_LOOP_ID_USED;
  1505. break;
  1506. case LSC_SCODE_NOLINK:
  1507. case LSC_SCODE_NOIOCB:
  1508. case LSC_SCODE_NOXCB:
  1509. case LSC_SCODE_CMD_FAILED:
  1510. case LSC_SCODE_NOFABRIC:
  1511. case LSC_SCODE_FW_NOT_READY:
  1512. case LSC_SCODE_NOT_LOGGED_IN:
  1513. case LSC_SCODE_NOPCB:
  1514. case LSC_SCODE_ELS_REJECT:
  1515. case LSC_SCODE_CMD_PARAM_ERR:
  1516. case LSC_SCODE_NONPORT:
  1517. case LSC_SCODE_LOGGED_IN:
  1518. case LSC_SCODE_NOFLOGI_ACC:
  1519. default:
  1520. mb[0] = MBS_COMMAND_ERROR;
  1521. break;
  1522. }
  1523. } else {
  1524. ql_dbg(ql_dbg_mbx, vha, 0x1066, "Done %s.\n", __func__);
  1525. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1526. mb[0] = MBS_COMMAND_COMPLETE;
  1527. mb[1] = 0;
  1528. if (iop[0] & BIT_4) {
  1529. if (iop[0] & BIT_8)
  1530. mb[1] |= BIT_1;
  1531. } else
  1532. mb[1] = BIT_0;
  1533. /* Passback COS information. */
  1534. mb[10] = 0;
  1535. if (lg->io_parameter[7] || lg->io_parameter[8])
  1536. mb[10] |= BIT_0; /* Class 2. */
  1537. if (lg->io_parameter[9] || lg->io_parameter[10])
  1538. mb[10] |= BIT_1; /* Class 3. */
  1539. }
  1540. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1541. return rval;
  1542. }
  1543. /*
  1544. * qla2x00_login_fabric
  1545. * Issue login fabric port mailbox command.
  1546. *
  1547. * Input:
  1548. * ha = adapter block pointer.
  1549. * loop_id = device loop ID.
  1550. * domain = device domain.
  1551. * area = device area.
  1552. * al_pa = device AL_PA.
  1553. * status = pointer for return status.
  1554. * opt = command options.
  1555. * TARGET_QUEUE_LOCK must be released.
  1556. * ADAPTER_STATE_LOCK must be released.
  1557. *
  1558. * Returns:
  1559. * qla2x00 local function return status code.
  1560. *
  1561. * Context:
  1562. * Kernel context.
  1563. */
  1564. int
  1565. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1566. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1567. {
  1568. int rval;
  1569. mbx_cmd_t mc;
  1570. mbx_cmd_t *mcp = &mc;
  1571. struct qla_hw_data *ha = vha->hw;
  1572. ql_dbg(ql_dbg_mbx, vha, 0x1067, "Entered %s.\n", __func__);
  1573. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  1574. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1575. if (HAS_EXTENDED_IDS(ha)) {
  1576. mcp->mb[1] = loop_id;
  1577. mcp->mb[10] = opt;
  1578. mcp->out_mb |= MBX_10;
  1579. } else {
  1580. mcp->mb[1] = (loop_id << 8) | opt;
  1581. }
  1582. mcp->mb[2] = domain;
  1583. mcp->mb[3] = area << 8 | al_pa;
  1584. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  1585. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1586. mcp->flags = 0;
  1587. rval = qla2x00_mailbox_command(vha, mcp);
  1588. /* Return mailbox statuses. */
  1589. if (mb != NULL) {
  1590. mb[0] = mcp->mb[0];
  1591. mb[1] = mcp->mb[1];
  1592. mb[2] = mcp->mb[2];
  1593. mb[6] = mcp->mb[6];
  1594. mb[7] = mcp->mb[7];
  1595. /* COS retrieved from Get-Port-Database mailbox command. */
  1596. mb[10] = 0;
  1597. }
  1598. if (rval != QLA_SUCCESS) {
  1599. /* RLU tmp code: need to change main mailbox_command function to
  1600. * return ok even when the mailbox completion value is not
  1601. * SUCCESS. The caller needs to be responsible to interpret
  1602. * the return values of this mailbox command if we're not
  1603. * to change too much of the existing code.
  1604. */
  1605. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  1606. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  1607. mcp->mb[0] == 0x4006)
  1608. rval = QLA_SUCCESS;
  1609. /*EMPTY*/
  1610. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  1611. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  1612. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  1613. } else {
  1614. /*EMPTY*/
  1615. ql_dbg(ql_dbg_mbx, vha, 0x1069, "Done %s.\n", __func__);
  1616. }
  1617. return rval;
  1618. }
  1619. /*
  1620. * qla2x00_login_local_device
  1621. * Issue login loop port mailbox command.
  1622. *
  1623. * Input:
  1624. * ha = adapter block pointer.
  1625. * loop_id = device loop ID.
  1626. * opt = command options.
  1627. *
  1628. * Returns:
  1629. * Return status code.
  1630. *
  1631. * Context:
  1632. * Kernel context.
  1633. *
  1634. */
  1635. int
  1636. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  1637. uint16_t *mb_ret, uint8_t opt)
  1638. {
  1639. int rval;
  1640. mbx_cmd_t mc;
  1641. mbx_cmd_t *mcp = &mc;
  1642. struct qla_hw_data *ha = vha->hw;
  1643. ql_dbg(ql_dbg_mbx, vha, 0x106a, "Entered %s.\n", __func__);
  1644. if (IS_FWI2_CAPABLE(ha))
  1645. return qla24xx_login_fabric(vha, fcport->loop_id,
  1646. fcport->d_id.b.domain, fcport->d_id.b.area,
  1647. fcport->d_id.b.al_pa, mb_ret, opt);
  1648. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  1649. if (HAS_EXTENDED_IDS(ha))
  1650. mcp->mb[1] = fcport->loop_id;
  1651. else
  1652. mcp->mb[1] = fcport->loop_id << 8;
  1653. mcp->mb[2] = opt;
  1654. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1655. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  1656. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1657. mcp->flags = 0;
  1658. rval = qla2x00_mailbox_command(vha, mcp);
  1659. /* Return mailbox statuses. */
  1660. if (mb_ret != NULL) {
  1661. mb_ret[0] = mcp->mb[0];
  1662. mb_ret[1] = mcp->mb[1];
  1663. mb_ret[6] = mcp->mb[6];
  1664. mb_ret[7] = mcp->mb[7];
  1665. }
  1666. if (rval != QLA_SUCCESS) {
  1667. /* AV tmp code: need to change main mailbox_command function to
  1668. * return ok even when the mailbox completion value is not
  1669. * SUCCESS. The caller needs to be responsible to interpret
  1670. * the return values of this mailbox command if we're not
  1671. * to change too much of the existing code.
  1672. */
  1673. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  1674. rval = QLA_SUCCESS;
  1675. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  1676. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  1677. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  1678. } else {
  1679. /*EMPTY*/
  1680. ql_dbg(ql_dbg_mbx, vha, 0x106c, "Done %s.\n", __func__);
  1681. }
  1682. return (rval);
  1683. }
  1684. int
  1685. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1686. uint8_t area, uint8_t al_pa)
  1687. {
  1688. int rval;
  1689. struct logio_entry_24xx *lg;
  1690. dma_addr_t lg_dma;
  1691. struct qla_hw_data *ha = vha->hw;
  1692. struct req_que *req;
  1693. struct rsp_que *rsp;
  1694. ql_dbg(ql_dbg_mbx, vha, 0x106d, "Entered %s.\n", __func__);
  1695. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1696. if (lg == NULL) {
  1697. ql_log(ql_log_warn, vha, 0x106e,
  1698. "Failed to allocate logout IOCB.\n");
  1699. return QLA_MEMORY_ALLOC_FAILED;
  1700. }
  1701. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1702. if (ql2xmaxqueues > 1)
  1703. req = ha->req_q_map[0];
  1704. else
  1705. req = vha->req;
  1706. rsp = req->rsp;
  1707. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1708. lg->entry_count = 1;
  1709. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1710. lg->nport_handle = cpu_to_le16(loop_id);
  1711. lg->control_flags =
  1712. __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  1713. LCF_FREE_NPORT);
  1714. lg->port_id[0] = al_pa;
  1715. lg->port_id[1] = area;
  1716. lg->port_id[2] = domain;
  1717. lg->vp_index = vha->vp_idx;
  1718. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1719. (ha->r_a_tov / 10 * 2) + 2);
  1720. if (rval != QLA_SUCCESS) {
  1721. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  1722. "Failed to issue logout IOCB (%x).\n", rval);
  1723. } else if (lg->entry_status != 0) {
  1724. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  1725. "Failed to complete IOCB -- error status (%x).\n",
  1726. lg->entry_status);
  1727. rval = QLA_FUNCTION_FAILED;
  1728. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1729. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  1730. "Failed to complete IOCB -- completion status (%x) "
  1731. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1732. le32_to_cpu(lg->io_parameter[0]),
  1733. le32_to_cpu(lg->io_parameter[1]));
  1734. } else {
  1735. /*EMPTY*/
  1736. ql_dbg(ql_dbg_mbx, vha, 0x1072, "Done %s.\n", __func__);
  1737. }
  1738. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1739. return rval;
  1740. }
  1741. /*
  1742. * qla2x00_fabric_logout
  1743. * Issue logout fabric port mailbox command.
  1744. *
  1745. * Input:
  1746. * ha = adapter block pointer.
  1747. * loop_id = device loop ID.
  1748. * TARGET_QUEUE_LOCK must be released.
  1749. * ADAPTER_STATE_LOCK must be released.
  1750. *
  1751. * Returns:
  1752. * qla2x00 local function return status code.
  1753. *
  1754. * Context:
  1755. * Kernel context.
  1756. */
  1757. int
  1758. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1759. uint8_t area, uint8_t al_pa)
  1760. {
  1761. int rval;
  1762. mbx_cmd_t mc;
  1763. mbx_cmd_t *mcp = &mc;
  1764. ql_dbg(ql_dbg_mbx, vha, 0x1073, "Entered %s.\n", __func__);
  1765. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  1766. mcp->out_mb = MBX_1|MBX_0;
  1767. if (HAS_EXTENDED_IDS(vha->hw)) {
  1768. mcp->mb[1] = loop_id;
  1769. mcp->mb[10] = 0;
  1770. mcp->out_mb |= MBX_10;
  1771. } else {
  1772. mcp->mb[1] = loop_id << 8;
  1773. }
  1774. mcp->in_mb = MBX_1|MBX_0;
  1775. mcp->tov = MBX_TOV_SECONDS;
  1776. mcp->flags = 0;
  1777. rval = qla2x00_mailbox_command(vha, mcp);
  1778. if (rval != QLA_SUCCESS) {
  1779. /*EMPTY*/
  1780. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  1781. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  1782. } else {
  1783. /*EMPTY*/
  1784. ql_dbg(ql_dbg_mbx, vha, 0x1075, "Done %s.\n", __func__);
  1785. }
  1786. return rval;
  1787. }
  1788. /*
  1789. * qla2x00_full_login_lip
  1790. * Issue full login LIP mailbox command.
  1791. *
  1792. * Input:
  1793. * ha = adapter block pointer.
  1794. * TARGET_QUEUE_LOCK must be released.
  1795. * ADAPTER_STATE_LOCK must be released.
  1796. *
  1797. * Returns:
  1798. * qla2x00 local function return status code.
  1799. *
  1800. * Context:
  1801. * Kernel context.
  1802. */
  1803. int
  1804. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  1805. {
  1806. int rval;
  1807. mbx_cmd_t mc;
  1808. mbx_cmd_t *mcp = &mc;
  1809. ql_dbg(ql_dbg_mbx, vha, 0x1076, "Entered %s.\n", __func__);
  1810. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1811. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  1812. mcp->mb[2] = 0;
  1813. mcp->mb[3] = 0;
  1814. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1815. mcp->in_mb = MBX_0;
  1816. mcp->tov = MBX_TOV_SECONDS;
  1817. mcp->flags = 0;
  1818. rval = qla2x00_mailbox_command(vha, mcp);
  1819. if (rval != QLA_SUCCESS) {
  1820. /*EMPTY*/
  1821. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  1822. } else {
  1823. /*EMPTY*/
  1824. ql_dbg(ql_dbg_mbx, vha, 0x1078, "Done %s.\n", __func__);
  1825. }
  1826. return rval;
  1827. }
  1828. /*
  1829. * qla2x00_get_id_list
  1830. *
  1831. * Input:
  1832. * ha = adapter block pointer.
  1833. *
  1834. * Returns:
  1835. * qla2x00 local function return status code.
  1836. *
  1837. * Context:
  1838. * Kernel context.
  1839. */
  1840. int
  1841. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  1842. uint16_t *entries)
  1843. {
  1844. int rval;
  1845. mbx_cmd_t mc;
  1846. mbx_cmd_t *mcp = &mc;
  1847. ql_dbg(ql_dbg_mbx, vha, 0x1079, "Entered %s.\n", __func__);
  1848. if (id_list == NULL)
  1849. return QLA_FUNCTION_FAILED;
  1850. mcp->mb[0] = MBC_GET_ID_LIST;
  1851. mcp->out_mb = MBX_0;
  1852. if (IS_FWI2_CAPABLE(vha->hw)) {
  1853. mcp->mb[2] = MSW(id_list_dma);
  1854. mcp->mb[3] = LSW(id_list_dma);
  1855. mcp->mb[6] = MSW(MSD(id_list_dma));
  1856. mcp->mb[7] = LSW(MSD(id_list_dma));
  1857. mcp->mb[8] = 0;
  1858. mcp->mb[9] = vha->vp_idx;
  1859. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  1860. } else {
  1861. mcp->mb[1] = MSW(id_list_dma);
  1862. mcp->mb[2] = LSW(id_list_dma);
  1863. mcp->mb[3] = MSW(MSD(id_list_dma));
  1864. mcp->mb[6] = LSW(MSD(id_list_dma));
  1865. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  1866. }
  1867. mcp->in_mb = MBX_1|MBX_0;
  1868. mcp->tov = MBX_TOV_SECONDS;
  1869. mcp->flags = 0;
  1870. rval = qla2x00_mailbox_command(vha, mcp);
  1871. if (rval != QLA_SUCCESS) {
  1872. /*EMPTY*/
  1873. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  1874. } else {
  1875. *entries = mcp->mb[1];
  1876. ql_dbg(ql_dbg_mbx, vha, 0x107b, "Done %s.\n", __func__);
  1877. }
  1878. return rval;
  1879. }
  1880. /*
  1881. * qla2x00_get_resource_cnts
  1882. * Get current firmware resource counts.
  1883. *
  1884. * Input:
  1885. * ha = adapter block pointer.
  1886. *
  1887. * Returns:
  1888. * qla2x00 local function return status code.
  1889. *
  1890. * Context:
  1891. * Kernel context.
  1892. */
  1893. int
  1894. qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
  1895. uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
  1896. uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
  1897. {
  1898. int rval;
  1899. mbx_cmd_t mc;
  1900. mbx_cmd_t *mcp = &mc;
  1901. ql_dbg(ql_dbg_mbx, vha, 0x107c, "Entered %s.\n", __func__);
  1902. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  1903. mcp->out_mb = MBX_0;
  1904. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1905. if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw))
  1906. mcp->in_mb |= MBX_12;
  1907. mcp->tov = MBX_TOV_SECONDS;
  1908. mcp->flags = 0;
  1909. rval = qla2x00_mailbox_command(vha, mcp);
  1910. if (rval != QLA_SUCCESS) {
  1911. /*EMPTY*/
  1912. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  1913. "Failed mb[0]=%x.\n", mcp->mb[0]);
  1914. } else {
  1915. ql_dbg(ql_dbg_mbx, vha, 0x107e,
  1916. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  1917. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  1918. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  1919. mcp->mb[11], mcp->mb[12]);
  1920. if (cur_xchg_cnt)
  1921. *cur_xchg_cnt = mcp->mb[3];
  1922. if (orig_xchg_cnt)
  1923. *orig_xchg_cnt = mcp->mb[6];
  1924. if (cur_iocb_cnt)
  1925. *cur_iocb_cnt = mcp->mb[7];
  1926. if (orig_iocb_cnt)
  1927. *orig_iocb_cnt = mcp->mb[10];
  1928. if (vha->hw->flags.npiv_supported && max_npiv_vports)
  1929. *max_npiv_vports = mcp->mb[11];
  1930. if ((IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw)) && max_fcfs)
  1931. *max_fcfs = mcp->mb[12];
  1932. }
  1933. return (rval);
  1934. }
  1935. /*
  1936. * qla2x00_get_fcal_position_map
  1937. * Get FCAL (LILP) position map using mailbox command
  1938. *
  1939. * Input:
  1940. * ha = adapter state pointer.
  1941. * pos_map = buffer pointer (can be NULL).
  1942. *
  1943. * Returns:
  1944. * qla2x00 local function return status code.
  1945. *
  1946. * Context:
  1947. * Kernel context.
  1948. */
  1949. int
  1950. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  1951. {
  1952. int rval;
  1953. mbx_cmd_t mc;
  1954. mbx_cmd_t *mcp = &mc;
  1955. char *pmap;
  1956. dma_addr_t pmap_dma;
  1957. struct qla_hw_data *ha = vha->hw;
  1958. ql_dbg(ql_dbg_mbx, vha, 0x107f, "Entered %s.\n", __func__);
  1959. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  1960. if (pmap == NULL) {
  1961. ql_log(ql_log_warn, vha, 0x1080,
  1962. "Memory alloc failed.\n");
  1963. return QLA_MEMORY_ALLOC_FAILED;
  1964. }
  1965. memset(pmap, 0, FCAL_MAP_SIZE);
  1966. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  1967. mcp->mb[2] = MSW(pmap_dma);
  1968. mcp->mb[3] = LSW(pmap_dma);
  1969. mcp->mb[6] = MSW(MSD(pmap_dma));
  1970. mcp->mb[7] = LSW(MSD(pmap_dma));
  1971. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1972. mcp->in_mb = MBX_1|MBX_0;
  1973. mcp->buf_size = FCAL_MAP_SIZE;
  1974. mcp->flags = MBX_DMA_IN;
  1975. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1976. rval = qla2x00_mailbox_command(vha, mcp);
  1977. if (rval == QLA_SUCCESS) {
  1978. ql_dbg(ql_dbg_mbx, vha, 0x1081,
  1979. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  1980. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  1981. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  1982. pmap, pmap[0] + 1);
  1983. if (pos_map)
  1984. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  1985. }
  1986. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  1987. if (rval != QLA_SUCCESS) {
  1988. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  1989. } else {
  1990. ql_dbg(ql_dbg_mbx, vha, 0x1083, "Done %s.\n", __func__);
  1991. }
  1992. return rval;
  1993. }
  1994. /*
  1995. * qla2x00_get_link_status
  1996. *
  1997. * Input:
  1998. * ha = adapter block pointer.
  1999. * loop_id = device loop ID.
  2000. * ret_buf = pointer to link status return buffer.
  2001. *
  2002. * Returns:
  2003. * 0 = success.
  2004. * BIT_0 = mem alloc error.
  2005. * BIT_1 = mailbox error.
  2006. */
  2007. int
  2008. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  2009. struct link_statistics *stats, dma_addr_t stats_dma)
  2010. {
  2011. int rval;
  2012. mbx_cmd_t mc;
  2013. mbx_cmd_t *mcp = &mc;
  2014. uint32_t *siter, *diter, dwords;
  2015. struct qla_hw_data *ha = vha->hw;
  2016. ql_dbg(ql_dbg_mbx, vha, 0x1084, "Entered %s.\n", __func__);
  2017. mcp->mb[0] = MBC_GET_LINK_STATUS;
  2018. mcp->mb[2] = MSW(stats_dma);
  2019. mcp->mb[3] = LSW(stats_dma);
  2020. mcp->mb[6] = MSW(MSD(stats_dma));
  2021. mcp->mb[7] = LSW(MSD(stats_dma));
  2022. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2023. mcp->in_mb = MBX_0;
  2024. if (IS_FWI2_CAPABLE(ha)) {
  2025. mcp->mb[1] = loop_id;
  2026. mcp->mb[4] = 0;
  2027. mcp->mb[10] = 0;
  2028. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2029. mcp->in_mb |= MBX_1;
  2030. } else if (HAS_EXTENDED_IDS(ha)) {
  2031. mcp->mb[1] = loop_id;
  2032. mcp->mb[10] = 0;
  2033. mcp->out_mb |= MBX_10|MBX_1;
  2034. } else {
  2035. mcp->mb[1] = loop_id << 8;
  2036. mcp->out_mb |= MBX_1;
  2037. }
  2038. mcp->tov = MBX_TOV_SECONDS;
  2039. mcp->flags = IOCTL_CMD;
  2040. rval = qla2x00_mailbox_command(vha, mcp);
  2041. if (rval == QLA_SUCCESS) {
  2042. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2043. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2044. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2045. rval = QLA_FUNCTION_FAILED;
  2046. } else {
  2047. /* Copy over data -- firmware data is LE. */
  2048. ql_dbg(ql_dbg_mbx, vha, 0x1086, "Done %s.\n", __func__);
  2049. dwords = offsetof(struct link_statistics, unused1) / 4;
  2050. siter = diter = &stats->link_fail_cnt;
  2051. while (dwords--)
  2052. *diter++ = le32_to_cpu(*siter++);
  2053. }
  2054. } else {
  2055. /* Failed. */
  2056. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2057. }
  2058. return rval;
  2059. }
  2060. int
  2061. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2062. dma_addr_t stats_dma)
  2063. {
  2064. int rval;
  2065. mbx_cmd_t mc;
  2066. mbx_cmd_t *mcp = &mc;
  2067. uint32_t *siter, *diter, dwords;
  2068. ql_dbg(ql_dbg_mbx, vha, 0x1088, "Entered %s.\n", __func__);
  2069. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2070. mcp->mb[2] = MSW(stats_dma);
  2071. mcp->mb[3] = LSW(stats_dma);
  2072. mcp->mb[6] = MSW(MSD(stats_dma));
  2073. mcp->mb[7] = LSW(MSD(stats_dma));
  2074. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2075. mcp->mb[9] = vha->vp_idx;
  2076. mcp->mb[10] = 0;
  2077. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2078. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2079. mcp->tov = MBX_TOV_SECONDS;
  2080. mcp->flags = IOCTL_CMD;
  2081. rval = qla2x00_mailbox_command(vha, mcp);
  2082. if (rval == QLA_SUCCESS) {
  2083. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2084. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2085. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2086. rval = QLA_FUNCTION_FAILED;
  2087. } else {
  2088. ql_dbg(ql_dbg_mbx, vha, 0x108a, "Done %s.\n", __func__);
  2089. /* Copy over data -- firmware data is LE. */
  2090. dwords = sizeof(struct link_statistics) / 4;
  2091. siter = diter = &stats->link_fail_cnt;
  2092. while (dwords--)
  2093. *diter++ = le32_to_cpu(*siter++);
  2094. }
  2095. } else {
  2096. /* Failed. */
  2097. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2098. }
  2099. return rval;
  2100. }
  2101. int
  2102. qla24xx_abort_command(srb_t *sp)
  2103. {
  2104. int rval;
  2105. unsigned long flags = 0;
  2106. struct abort_entry_24xx *abt;
  2107. dma_addr_t abt_dma;
  2108. uint32_t handle;
  2109. fc_port_t *fcport = sp->fcport;
  2110. struct scsi_qla_host *vha = fcport->vha;
  2111. struct qla_hw_data *ha = vha->hw;
  2112. struct req_que *req = vha->req;
  2113. ql_dbg(ql_dbg_mbx, vha, 0x108c, "Entered %s.\n", __func__);
  2114. spin_lock_irqsave(&ha->hardware_lock, flags);
  2115. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  2116. if (req->outstanding_cmds[handle] == sp)
  2117. break;
  2118. }
  2119. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2120. if (handle == MAX_OUTSTANDING_COMMANDS) {
  2121. /* Command not found. */
  2122. return QLA_FUNCTION_FAILED;
  2123. }
  2124. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2125. if (abt == NULL) {
  2126. ql_log(ql_log_warn, vha, 0x108d,
  2127. "Failed to allocate abort IOCB.\n");
  2128. return QLA_MEMORY_ALLOC_FAILED;
  2129. }
  2130. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2131. abt->entry_type = ABORT_IOCB_TYPE;
  2132. abt->entry_count = 1;
  2133. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2134. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2135. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2136. abt->port_id[0] = fcport->d_id.b.al_pa;
  2137. abt->port_id[1] = fcport->d_id.b.area;
  2138. abt->port_id[2] = fcport->d_id.b.domain;
  2139. abt->vp_index = fcport->vp_idx;
  2140. abt->req_que_no = cpu_to_le16(req->id);
  2141. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2142. if (rval != QLA_SUCCESS) {
  2143. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2144. "Failed to issue IOCB (%x).\n", rval);
  2145. } else if (abt->entry_status != 0) {
  2146. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2147. "Failed to complete IOCB -- error status (%x).\n",
  2148. abt->entry_status);
  2149. rval = QLA_FUNCTION_FAILED;
  2150. } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
  2151. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2152. "Failed to complete IOCB -- completion status (%x).\n",
  2153. le16_to_cpu(abt->nport_handle));
  2154. rval = QLA_FUNCTION_FAILED;
  2155. } else {
  2156. ql_dbg(ql_dbg_mbx, vha, 0x1091, "Done %s.\n", __func__);
  2157. }
  2158. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2159. return rval;
  2160. }
  2161. struct tsk_mgmt_cmd {
  2162. union {
  2163. struct tsk_mgmt_entry tsk;
  2164. struct sts_entry_24xx sts;
  2165. } p;
  2166. };
  2167. static int
  2168. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2169. unsigned int l, int tag)
  2170. {
  2171. int rval, rval2;
  2172. struct tsk_mgmt_cmd *tsk;
  2173. struct sts_entry_24xx *sts;
  2174. dma_addr_t tsk_dma;
  2175. scsi_qla_host_t *vha;
  2176. struct qla_hw_data *ha;
  2177. struct req_que *req;
  2178. struct rsp_que *rsp;
  2179. vha = fcport->vha;
  2180. ha = vha->hw;
  2181. req = vha->req;
  2182. ql_dbg(ql_dbg_mbx, vha, 0x1092, "Entered %s.\n", __func__);
  2183. if (ha->flags.cpu_affinity_enabled)
  2184. rsp = ha->rsp_q_map[tag + 1];
  2185. else
  2186. rsp = req->rsp;
  2187. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2188. if (tsk == NULL) {
  2189. ql_log(ql_log_warn, vha, 0x1093,
  2190. "Failed to allocate task management IOCB.\n");
  2191. return QLA_MEMORY_ALLOC_FAILED;
  2192. }
  2193. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2194. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2195. tsk->p.tsk.entry_count = 1;
  2196. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2197. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2198. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2199. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2200. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2201. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2202. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2203. tsk->p.tsk.vp_index = fcport->vp_idx;
  2204. if (type == TCF_LUN_RESET) {
  2205. int_to_scsilun(l, &tsk->p.tsk.lun);
  2206. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2207. sizeof(tsk->p.tsk.lun));
  2208. }
  2209. sts = &tsk->p.sts;
  2210. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2211. if (rval != QLA_SUCCESS) {
  2212. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2213. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2214. } else if (sts->entry_status != 0) {
  2215. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2216. "Failed to complete IOCB -- error status (%x).\n",
  2217. sts->entry_status);
  2218. rval = QLA_FUNCTION_FAILED;
  2219. } else if (sts->comp_status !=
  2220. __constant_cpu_to_le16(CS_COMPLETE)) {
  2221. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2222. "Failed to complete IOCB -- completion status (%x).\n",
  2223. le16_to_cpu(sts->comp_status));
  2224. rval = QLA_FUNCTION_FAILED;
  2225. } else if (le16_to_cpu(sts->scsi_status) &
  2226. SS_RESPONSE_INFO_LEN_VALID) {
  2227. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2228. ql_dbg(ql_dbg_mbx, vha, 0x1097,
  2229. "Ignoring inconsistent data length -- not enough "
  2230. "response info (%d).\n",
  2231. le32_to_cpu(sts->rsp_data_len));
  2232. } else if (sts->data[3]) {
  2233. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2234. "Failed to complete IOCB -- response (%x).\n",
  2235. sts->data[3]);
  2236. rval = QLA_FUNCTION_FAILED;
  2237. }
  2238. }
  2239. /* Issue marker IOCB. */
  2240. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2241. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2242. if (rval2 != QLA_SUCCESS) {
  2243. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2244. "Failed to issue marker IOCB (%x).\n", rval2);
  2245. } else {
  2246. ql_dbg(ql_dbg_mbx, vha, 0x109a, "Done %s.\n", __func__);
  2247. }
  2248. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2249. return rval;
  2250. }
  2251. int
  2252. qla24xx_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  2253. {
  2254. struct qla_hw_data *ha = fcport->vha->hw;
  2255. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2256. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2257. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2258. }
  2259. int
  2260. qla24xx_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  2261. {
  2262. struct qla_hw_data *ha = fcport->vha->hw;
  2263. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2264. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2265. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2266. }
  2267. int
  2268. qla2x00_system_error(scsi_qla_host_t *vha)
  2269. {
  2270. int rval;
  2271. mbx_cmd_t mc;
  2272. mbx_cmd_t *mcp = &mc;
  2273. struct qla_hw_data *ha = vha->hw;
  2274. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2275. return QLA_FUNCTION_FAILED;
  2276. ql_dbg(ql_dbg_mbx, vha, 0x109b, "Entered %s.\n", __func__);
  2277. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2278. mcp->out_mb = MBX_0;
  2279. mcp->in_mb = MBX_0;
  2280. mcp->tov = 5;
  2281. mcp->flags = 0;
  2282. rval = qla2x00_mailbox_command(vha, mcp);
  2283. if (rval != QLA_SUCCESS) {
  2284. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2285. } else {
  2286. ql_dbg(ql_dbg_mbx, vha, 0x109d, "Done %s.\n", __func__);
  2287. }
  2288. return rval;
  2289. }
  2290. /**
  2291. * qla2x00_set_serdes_params() -
  2292. * @ha: HA context
  2293. *
  2294. * Returns
  2295. */
  2296. int
  2297. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2298. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2299. {
  2300. int rval;
  2301. mbx_cmd_t mc;
  2302. mbx_cmd_t *mcp = &mc;
  2303. ql_dbg(ql_dbg_mbx, vha, 0x109e, "Entered %s.\n", __func__);
  2304. mcp->mb[0] = MBC_SERDES_PARAMS;
  2305. mcp->mb[1] = BIT_0;
  2306. mcp->mb[2] = sw_em_1g | BIT_15;
  2307. mcp->mb[3] = sw_em_2g | BIT_15;
  2308. mcp->mb[4] = sw_em_4g | BIT_15;
  2309. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2310. mcp->in_mb = MBX_0;
  2311. mcp->tov = MBX_TOV_SECONDS;
  2312. mcp->flags = 0;
  2313. rval = qla2x00_mailbox_command(vha, mcp);
  2314. if (rval != QLA_SUCCESS) {
  2315. /*EMPTY*/
  2316. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2317. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2318. } else {
  2319. /*EMPTY*/
  2320. ql_dbg(ql_dbg_mbx, vha, 0x10a0, "Done %s.\n", __func__);
  2321. }
  2322. return rval;
  2323. }
  2324. int
  2325. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2326. {
  2327. int rval;
  2328. mbx_cmd_t mc;
  2329. mbx_cmd_t *mcp = &mc;
  2330. if (!IS_FWI2_CAPABLE(vha->hw))
  2331. return QLA_FUNCTION_FAILED;
  2332. ql_dbg(ql_dbg_mbx, vha, 0x10a1, "Entered %s.\n", __func__);
  2333. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2334. mcp->mb[1] = 0;
  2335. mcp->out_mb = MBX_1|MBX_0;
  2336. mcp->in_mb = MBX_0;
  2337. mcp->tov = 5;
  2338. mcp->flags = 0;
  2339. rval = qla2x00_mailbox_command(vha, mcp);
  2340. if (rval != QLA_SUCCESS) {
  2341. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2342. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2343. rval = QLA_INVALID_COMMAND;
  2344. } else {
  2345. ql_dbg(ql_dbg_mbx, vha, 0x10a3, "Done %s.\n", __func__);
  2346. }
  2347. return rval;
  2348. }
  2349. int
  2350. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2351. uint16_t buffers)
  2352. {
  2353. int rval;
  2354. mbx_cmd_t mc;
  2355. mbx_cmd_t *mcp = &mc;
  2356. ql_dbg(ql_dbg_mbx, vha, 0x10a4, "Entered %s.\n", __func__);
  2357. if (!IS_FWI2_CAPABLE(vha->hw))
  2358. return QLA_FUNCTION_FAILED;
  2359. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2360. return QLA_FUNCTION_FAILED;
  2361. mcp->mb[0] = MBC_TRACE_CONTROL;
  2362. mcp->mb[1] = TC_EFT_ENABLE;
  2363. mcp->mb[2] = LSW(eft_dma);
  2364. mcp->mb[3] = MSW(eft_dma);
  2365. mcp->mb[4] = LSW(MSD(eft_dma));
  2366. mcp->mb[5] = MSW(MSD(eft_dma));
  2367. mcp->mb[6] = buffers;
  2368. mcp->mb[7] = TC_AEN_DISABLE;
  2369. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2370. mcp->in_mb = MBX_1|MBX_0;
  2371. mcp->tov = MBX_TOV_SECONDS;
  2372. mcp->flags = 0;
  2373. rval = qla2x00_mailbox_command(vha, mcp);
  2374. if (rval != QLA_SUCCESS) {
  2375. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2376. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2377. rval, mcp->mb[0], mcp->mb[1]);
  2378. } else {
  2379. ql_dbg(ql_dbg_mbx, vha, 0x10a6, "Done %s.\n", __func__);
  2380. }
  2381. return rval;
  2382. }
  2383. int
  2384. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2385. {
  2386. int rval;
  2387. mbx_cmd_t mc;
  2388. mbx_cmd_t *mcp = &mc;
  2389. ql_dbg(ql_dbg_mbx, vha, 0x10a7, "Entered %s.\n", __func__);
  2390. if (!IS_FWI2_CAPABLE(vha->hw))
  2391. return QLA_FUNCTION_FAILED;
  2392. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2393. return QLA_FUNCTION_FAILED;
  2394. mcp->mb[0] = MBC_TRACE_CONTROL;
  2395. mcp->mb[1] = TC_EFT_DISABLE;
  2396. mcp->out_mb = MBX_1|MBX_0;
  2397. mcp->in_mb = MBX_1|MBX_0;
  2398. mcp->tov = MBX_TOV_SECONDS;
  2399. mcp->flags = 0;
  2400. rval = qla2x00_mailbox_command(vha, mcp);
  2401. if (rval != QLA_SUCCESS) {
  2402. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  2403. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2404. rval, mcp->mb[0], mcp->mb[1]);
  2405. } else {
  2406. ql_dbg(ql_dbg_mbx, vha, 0x10a9, "Done %s.\n", __func__);
  2407. }
  2408. return rval;
  2409. }
  2410. int
  2411. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  2412. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  2413. {
  2414. int rval;
  2415. mbx_cmd_t mc;
  2416. mbx_cmd_t *mcp = &mc;
  2417. ql_dbg(ql_dbg_mbx, vha, 0x10aa, "Entered %s.\n", __func__);
  2418. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  2419. !IS_QLA83XX(vha->hw))
  2420. return QLA_FUNCTION_FAILED;
  2421. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2422. return QLA_FUNCTION_FAILED;
  2423. mcp->mb[0] = MBC_TRACE_CONTROL;
  2424. mcp->mb[1] = TC_FCE_ENABLE;
  2425. mcp->mb[2] = LSW(fce_dma);
  2426. mcp->mb[3] = MSW(fce_dma);
  2427. mcp->mb[4] = LSW(MSD(fce_dma));
  2428. mcp->mb[5] = MSW(MSD(fce_dma));
  2429. mcp->mb[6] = buffers;
  2430. mcp->mb[7] = TC_AEN_DISABLE;
  2431. mcp->mb[8] = 0;
  2432. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  2433. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  2434. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2435. MBX_1|MBX_0;
  2436. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2437. mcp->tov = MBX_TOV_SECONDS;
  2438. mcp->flags = 0;
  2439. rval = qla2x00_mailbox_command(vha, mcp);
  2440. if (rval != QLA_SUCCESS) {
  2441. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  2442. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2443. rval, mcp->mb[0], mcp->mb[1]);
  2444. } else {
  2445. ql_dbg(ql_dbg_mbx, vha, 0x10ac, "Done %s.\n", __func__);
  2446. if (mb)
  2447. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  2448. if (dwords)
  2449. *dwords = buffers;
  2450. }
  2451. return rval;
  2452. }
  2453. int
  2454. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  2455. {
  2456. int rval;
  2457. mbx_cmd_t mc;
  2458. mbx_cmd_t *mcp = &mc;
  2459. ql_dbg(ql_dbg_mbx, vha, 0x10ad, "Entered %s.\n", __func__);
  2460. if (!IS_FWI2_CAPABLE(vha->hw))
  2461. return QLA_FUNCTION_FAILED;
  2462. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2463. return QLA_FUNCTION_FAILED;
  2464. mcp->mb[0] = MBC_TRACE_CONTROL;
  2465. mcp->mb[1] = TC_FCE_DISABLE;
  2466. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  2467. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2468. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2469. MBX_1|MBX_0;
  2470. mcp->tov = MBX_TOV_SECONDS;
  2471. mcp->flags = 0;
  2472. rval = qla2x00_mailbox_command(vha, mcp);
  2473. if (rval != QLA_SUCCESS) {
  2474. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  2475. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2476. rval, mcp->mb[0], mcp->mb[1]);
  2477. } else {
  2478. ql_dbg(ql_dbg_mbx, vha, 0x10af, "Done %s.\n", __func__);
  2479. if (wr)
  2480. *wr = (uint64_t) mcp->mb[5] << 48 |
  2481. (uint64_t) mcp->mb[4] << 32 |
  2482. (uint64_t) mcp->mb[3] << 16 |
  2483. (uint64_t) mcp->mb[2];
  2484. if (rd)
  2485. *rd = (uint64_t) mcp->mb[9] << 48 |
  2486. (uint64_t) mcp->mb[8] << 32 |
  2487. (uint64_t) mcp->mb[7] << 16 |
  2488. (uint64_t) mcp->mb[6];
  2489. }
  2490. return rval;
  2491. }
  2492. int
  2493. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2494. uint16_t *port_speed, uint16_t *mb)
  2495. {
  2496. int rval;
  2497. mbx_cmd_t mc;
  2498. mbx_cmd_t *mcp = &mc;
  2499. ql_dbg(ql_dbg_mbx, vha, 0x10b0, "Entered %s.\n", __func__);
  2500. if (!IS_IIDMA_CAPABLE(vha->hw))
  2501. return QLA_FUNCTION_FAILED;
  2502. mcp->mb[0] = MBC_PORT_PARAMS;
  2503. mcp->mb[1] = loop_id;
  2504. mcp->mb[2] = mcp->mb[3] = 0;
  2505. mcp->mb[9] = vha->vp_idx;
  2506. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2507. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2508. mcp->tov = MBX_TOV_SECONDS;
  2509. mcp->flags = 0;
  2510. rval = qla2x00_mailbox_command(vha, mcp);
  2511. /* Return mailbox statuses. */
  2512. if (mb != NULL) {
  2513. mb[0] = mcp->mb[0];
  2514. mb[1] = mcp->mb[1];
  2515. mb[3] = mcp->mb[3];
  2516. }
  2517. if (rval != QLA_SUCCESS) {
  2518. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  2519. } else {
  2520. ql_dbg(ql_dbg_mbx, vha, 0x10b2, "Done %s.\n", __func__);
  2521. if (port_speed)
  2522. *port_speed = mcp->mb[3];
  2523. }
  2524. return rval;
  2525. }
  2526. int
  2527. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2528. uint16_t port_speed, uint16_t *mb)
  2529. {
  2530. int rval;
  2531. mbx_cmd_t mc;
  2532. mbx_cmd_t *mcp = &mc;
  2533. ql_dbg(ql_dbg_mbx, vha, 0x10b3, "Entered %s.\n", __func__);
  2534. if (!IS_IIDMA_CAPABLE(vha->hw))
  2535. return QLA_FUNCTION_FAILED;
  2536. mcp->mb[0] = MBC_PORT_PARAMS;
  2537. mcp->mb[1] = loop_id;
  2538. mcp->mb[2] = BIT_0;
  2539. if (IS_CNA_CAPABLE(vha->hw))
  2540. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  2541. else
  2542. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  2543. mcp->mb[9] = vha->vp_idx;
  2544. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2545. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2546. mcp->tov = MBX_TOV_SECONDS;
  2547. mcp->flags = 0;
  2548. rval = qla2x00_mailbox_command(vha, mcp);
  2549. /* Return mailbox statuses. */
  2550. if (mb != NULL) {
  2551. mb[0] = mcp->mb[0];
  2552. mb[1] = mcp->mb[1];
  2553. mb[3] = mcp->mb[3];
  2554. }
  2555. if (rval != QLA_SUCCESS) {
  2556. ql_dbg(ql_dbg_mbx, vha, 0x10b4, "Failed=%x.\n", rval);
  2557. } else {
  2558. ql_dbg(ql_dbg_mbx, vha, 0x10b5, "Done %s.\n", __func__);
  2559. }
  2560. return rval;
  2561. }
  2562. void
  2563. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  2564. struct vp_rpt_id_entry_24xx *rptid_entry)
  2565. {
  2566. uint8_t vp_idx;
  2567. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  2568. struct qla_hw_data *ha = vha->hw;
  2569. scsi_qla_host_t *vp;
  2570. unsigned long flags;
  2571. ql_dbg(ql_dbg_mbx, vha, 0x10b6, "Entered %s.\n", __func__);
  2572. if (rptid_entry->entry_status != 0)
  2573. return;
  2574. if (rptid_entry->format == 0) {
  2575. ql_dbg(ql_dbg_mbx, vha, 0x10b7,
  2576. "Format 0 : Number of VPs setup %d, number of "
  2577. "VPs acquired %d.\n",
  2578. MSB(le16_to_cpu(rptid_entry->vp_count)),
  2579. LSB(le16_to_cpu(rptid_entry->vp_count)));
  2580. ql_dbg(ql_dbg_mbx, vha, 0x10b8,
  2581. "Primary port id %02x%02x%02x.\n",
  2582. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2583. rptid_entry->port_id[0]);
  2584. } else if (rptid_entry->format == 1) {
  2585. vp_idx = LSB(stat);
  2586. ql_dbg(ql_dbg_mbx, vha, 0x10b9,
  2587. "Format 1: VP[%d] enabled - status %d - with "
  2588. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  2589. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2590. rptid_entry->port_id[0]);
  2591. vp = vha;
  2592. if (vp_idx == 0 && (MSB(stat) != 1))
  2593. goto reg_needed;
  2594. if (MSB(stat) != 0) {
  2595. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  2596. "Could not acquire ID for VP[%d].\n", vp_idx);
  2597. return;
  2598. }
  2599. spin_lock_irqsave(&ha->vport_slock, flags);
  2600. list_for_each_entry(vp, &ha->vp_list, list)
  2601. if (vp_idx == vp->vp_idx)
  2602. break;
  2603. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2604. if (!vp)
  2605. return;
  2606. vp->d_id.b.domain = rptid_entry->port_id[2];
  2607. vp->d_id.b.area = rptid_entry->port_id[1];
  2608. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  2609. /*
  2610. * Cannot configure here as we are still sitting on the
  2611. * response queue. Handle it in dpc context.
  2612. */
  2613. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  2614. reg_needed:
  2615. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  2616. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  2617. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  2618. qla2xxx_wake_dpc(vha);
  2619. }
  2620. }
  2621. /*
  2622. * qla24xx_modify_vp_config
  2623. * Change VP configuration for vha
  2624. *
  2625. * Input:
  2626. * vha = adapter block pointer.
  2627. *
  2628. * Returns:
  2629. * qla2xxx local function return status code.
  2630. *
  2631. * Context:
  2632. * Kernel context.
  2633. */
  2634. int
  2635. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  2636. {
  2637. int rval;
  2638. struct vp_config_entry_24xx *vpmod;
  2639. dma_addr_t vpmod_dma;
  2640. struct qla_hw_data *ha = vha->hw;
  2641. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2642. /* This can be called by the parent */
  2643. ql_dbg(ql_dbg_mbx, vha, 0x10bb, "Entered %s.\n", __func__);
  2644. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  2645. if (!vpmod) {
  2646. ql_log(ql_log_warn, vha, 0x10bc,
  2647. "Failed to allocate modify VP IOCB.\n");
  2648. return QLA_MEMORY_ALLOC_FAILED;
  2649. }
  2650. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  2651. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  2652. vpmod->entry_count = 1;
  2653. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  2654. vpmod->vp_count = 1;
  2655. vpmod->vp_index1 = vha->vp_idx;
  2656. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  2657. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  2658. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  2659. vpmod->entry_count = 1;
  2660. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  2661. if (rval != QLA_SUCCESS) {
  2662. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  2663. "Failed to issue VP config IOCB (%x).\n", rval);
  2664. } else if (vpmod->comp_status != 0) {
  2665. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  2666. "Failed to complete IOCB -- error status (%x).\n",
  2667. vpmod->comp_status);
  2668. rval = QLA_FUNCTION_FAILED;
  2669. } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2670. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  2671. "Failed to complete IOCB -- completion status (%x).\n",
  2672. le16_to_cpu(vpmod->comp_status));
  2673. rval = QLA_FUNCTION_FAILED;
  2674. } else {
  2675. /* EMPTY */
  2676. ql_dbg(ql_dbg_mbx, vha, 0x10c0, "Done %s.\n", __func__);
  2677. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  2678. }
  2679. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  2680. return rval;
  2681. }
  2682. /*
  2683. * qla24xx_control_vp
  2684. * Enable a virtual port for given host
  2685. *
  2686. * Input:
  2687. * ha = adapter block pointer.
  2688. * vhba = virtual adapter (unused)
  2689. * index = index number for enabled VP
  2690. *
  2691. * Returns:
  2692. * qla2xxx local function return status code.
  2693. *
  2694. * Context:
  2695. * Kernel context.
  2696. */
  2697. int
  2698. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  2699. {
  2700. int rval;
  2701. int map, pos;
  2702. struct vp_ctrl_entry_24xx *vce;
  2703. dma_addr_t vce_dma;
  2704. struct qla_hw_data *ha = vha->hw;
  2705. int vp_index = vha->vp_idx;
  2706. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2707. ql_dbg(ql_dbg_mbx, vha, 0x10c1,
  2708. "Entered %s enabling index %d.\n", __func__, vp_index);
  2709. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  2710. return QLA_PARAMETER_ERROR;
  2711. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  2712. if (!vce) {
  2713. ql_log(ql_log_warn, vha, 0x10c2,
  2714. "Failed to allocate VP control IOCB.\n");
  2715. return QLA_MEMORY_ALLOC_FAILED;
  2716. }
  2717. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  2718. vce->entry_type = VP_CTRL_IOCB_TYPE;
  2719. vce->entry_count = 1;
  2720. vce->command = cpu_to_le16(cmd);
  2721. vce->vp_count = __constant_cpu_to_le16(1);
  2722. /* index map in firmware starts with 1; decrement index
  2723. * this is ok as we never use index 0
  2724. */
  2725. map = (vp_index - 1) / 8;
  2726. pos = (vp_index - 1) & 7;
  2727. mutex_lock(&ha->vport_lock);
  2728. vce->vp_idx_map[map] |= 1 << pos;
  2729. mutex_unlock(&ha->vport_lock);
  2730. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  2731. if (rval != QLA_SUCCESS) {
  2732. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  2733. "Failed to issue VP control IOCB (%x).\n", rval);
  2734. } else if (vce->entry_status != 0) {
  2735. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  2736. "Failed to complete IOCB -- error status (%x).\n",
  2737. vce->entry_status);
  2738. rval = QLA_FUNCTION_FAILED;
  2739. } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2740. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  2741. "Failed to complet IOCB -- completion status (%x).\n",
  2742. le16_to_cpu(vce->comp_status));
  2743. rval = QLA_FUNCTION_FAILED;
  2744. } else {
  2745. ql_dbg(ql_dbg_mbx, vha, 0x10c6, "Done %s.\n", __func__);
  2746. }
  2747. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  2748. return rval;
  2749. }
  2750. /*
  2751. * qla2x00_send_change_request
  2752. * Receive or disable RSCN request from fabric controller
  2753. *
  2754. * Input:
  2755. * ha = adapter block pointer
  2756. * format = registration format:
  2757. * 0 - Reserved
  2758. * 1 - Fabric detected registration
  2759. * 2 - N_port detected registration
  2760. * 3 - Full registration
  2761. * FF - clear registration
  2762. * vp_idx = Virtual port index
  2763. *
  2764. * Returns:
  2765. * qla2x00 local function return status code.
  2766. *
  2767. * Context:
  2768. * Kernel Context
  2769. */
  2770. int
  2771. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  2772. uint16_t vp_idx)
  2773. {
  2774. int rval;
  2775. mbx_cmd_t mc;
  2776. mbx_cmd_t *mcp = &mc;
  2777. ql_dbg(ql_dbg_mbx, vha, 0x10c7, "Entered %s.\n", __func__);
  2778. /*
  2779. * This command is implicitly executed by firmware during login for the
  2780. * physical hosts
  2781. */
  2782. if (vp_idx == 0)
  2783. return QLA_FUNCTION_FAILED;
  2784. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  2785. mcp->mb[1] = format;
  2786. mcp->mb[9] = vp_idx;
  2787. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  2788. mcp->in_mb = MBX_0|MBX_1;
  2789. mcp->tov = MBX_TOV_SECONDS;
  2790. mcp->flags = 0;
  2791. rval = qla2x00_mailbox_command(vha, mcp);
  2792. if (rval == QLA_SUCCESS) {
  2793. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2794. rval = BIT_1;
  2795. }
  2796. } else
  2797. rval = BIT_1;
  2798. return rval;
  2799. }
  2800. int
  2801. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  2802. uint32_t size)
  2803. {
  2804. int rval;
  2805. mbx_cmd_t mc;
  2806. mbx_cmd_t *mcp = &mc;
  2807. ql_dbg(ql_dbg_mbx, vha, 0x1009, "Entered %s.\n", __func__);
  2808. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  2809. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  2810. mcp->mb[8] = MSW(addr);
  2811. mcp->out_mb = MBX_8|MBX_0;
  2812. } else {
  2813. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  2814. mcp->out_mb = MBX_0;
  2815. }
  2816. mcp->mb[1] = LSW(addr);
  2817. mcp->mb[2] = MSW(req_dma);
  2818. mcp->mb[3] = LSW(req_dma);
  2819. mcp->mb[6] = MSW(MSD(req_dma));
  2820. mcp->mb[7] = LSW(MSD(req_dma));
  2821. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  2822. if (IS_FWI2_CAPABLE(vha->hw)) {
  2823. mcp->mb[4] = MSW(size);
  2824. mcp->mb[5] = LSW(size);
  2825. mcp->out_mb |= MBX_5|MBX_4;
  2826. } else {
  2827. mcp->mb[4] = LSW(size);
  2828. mcp->out_mb |= MBX_4;
  2829. }
  2830. mcp->in_mb = MBX_0;
  2831. mcp->tov = MBX_TOV_SECONDS;
  2832. mcp->flags = 0;
  2833. rval = qla2x00_mailbox_command(vha, mcp);
  2834. if (rval != QLA_SUCCESS) {
  2835. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  2836. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2837. } else {
  2838. ql_dbg(ql_dbg_mbx, vha, 0x1007, "Done %s.\n", __func__);
  2839. }
  2840. return rval;
  2841. }
  2842. /* 84XX Support **************************************************************/
  2843. struct cs84xx_mgmt_cmd {
  2844. union {
  2845. struct verify_chip_entry_84xx req;
  2846. struct verify_chip_rsp_84xx rsp;
  2847. } p;
  2848. };
  2849. int
  2850. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  2851. {
  2852. int rval, retry;
  2853. struct cs84xx_mgmt_cmd *mn;
  2854. dma_addr_t mn_dma;
  2855. uint16_t options;
  2856. unsigned long flags;
  2857. struct qla_hw_data *ha = vha->hw;
  2858. ql_dbg(ql_dbg_mbx, vha, 0x10c8, "Entered %s.\n", __func__);
  2859. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  2860. if (mn == NULL) {
  2861. return QLA_MEMORY_ALLOC_FAILED;
  2862. }
  2863. /* Force Update? */
  2864. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  2865. /* Diagnostic firmware? */
  2866. /* options |= MENLO_DIAG_FW; */
  2867. /* We update the firmware with only one data sequence. */
  2868. options |= VCO_END_OF_DATA;
  2869. do {
  2870. retry = 0;
  2871. memset(mn, 0, sizeof(*mn));
  2872. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  2873. mn->p.req.entry_count = 1;
  2874. mn->p.req.options = cpu_to_le16(options);
  2875. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  2876. "Dump of Verify Request.\n");
  2877. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  2878. (uint8_t *)mn, sizeof(*mn));
  2879. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  2880. if (rval != QLA_SUCCESS) {
  2881. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  2882. "Failed to issue verify IOCB (%x).\n", rval);
  2883. goto verify_done;
  2884. }
  2885. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  2886. "Dump of Verify Response.\n");
  2887. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  2888. (uint8_t *)mn, sizeof(*mn));
  2889. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  2890. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  2891. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  2892. ql_dbg(ql_dbg_mbx, vha, 0x10ce,
  2893. "cs=%x fc=%x.\n", status[0], status[1]);
  2894. if (status[0] != CS_COMPLETE) {
  2895. rval = QLA_FUNCTION_FAILED;
  2896. if (!(options & VCO_DONT_UPDATE_FW)) {
  2897. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  2898. "Firmware update failed. Retrying "
  2899. "without update firmware.\n");
  2900. options |= VCO_DONT_UPDATE_FW;
  2901. options &= ~VCO_FORCE_UPDATE;
  2902. retry = 1;
  2903. }
  2904. } else {
  2905. ql_dbg(ql_dbg_mbx, vha, 0x10d0,
  2906. "Firmware updated to %x.\n",
  2907. le32_to_cpu(mn->p.rsp.fw_ver));
  2908. /* NOTE: we only update OP firmware. */
  2909. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  2910. ha->cs84xx->op_fw_version =
  2911. le32_to_cpu(mn->p.rsp.fw_ver);
  2912. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  2913. flags);
  2914. }
  2915. } while (retry);
  2916. verify_done:
  2917. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  2918. if (rval != QLA_SUCCESS) {
  2919. ql_dbg(ql_dbg_mbx, vha, 0x10d1, "Failed=%x.\n", rval);
  2920. } else {
  2921. ql_dbg(ql_dbg_mbx, vha, 0x10d2, "Done %s.\n", __func__);
  2922. }
  2923. return rval;
  2924. }
  2925. int
  2926. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  2927. {
  2928. int rval;
  2929. unsigned long flags;
  2930. mbx_cmd_t mc;
  2931. mbx_cmd_t *mcp = &mc;
  2932. struct device_reg_25xxmq __iomem *reg;
  2933. struct qla_hw_data *ha = vha->hw;
  2934. ql_dbg(ql_dbg_mbx, vha, 0x10d3, "Entered %s.\n", __func__);
  2935. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  2936. mcp->mb[1] = req->options;
  2937. mcp->mb[2] = MSW(LSD(req->dma));
  2938. mcp->mb[3] = LSW(LSD(req->dma));
  2939. mcp->mb[6] = MSW(MSD(req->dma));
  2940. mcp->mb[7] = LSW(MSD(req->dma));
  2941. mcp->mb[5] = req->length;
  2942. if (req->rsp)
  2943. mcp->mb[10] = req->rsp->id;
  2944. mcp->mb[12] = req->qos;
  2945. mcp->mb[11] = req->vp_idx;
  2946. mcp->mb[13] = req->rid;
  2947. if (IS_QLA83XX(ha))
  2948. mcp->mb[15] = 0;
  2949. reg = (struct device_reg_25xxmq *)((void *)(ha->mqiobase) +
  2950. QLA_QUE_PAGE * req->id);
  2951. mcp->mb[4] = req->id;
  2952. /* que in ptr index */
  2953. mcp->mb[8] = 0;
  2954. /* que out ptr index */
  2955. mcp->mb[9] = 0;
  2956. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  2957. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2958. mcp->in_mb = MBX_0;
  2959. mcp->flags = MBX_DMA_OUT;
  2960. mcp->tov = MBX_TOV_SECONDS * 2;
  2961. if (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  2962. mcp->in_mb |= MBX_1;
  2963. if (IS_QLA83XX(ha)) {
  2964. mcp->out_mb |= MBX_15;
  2965. /* debug q create issue in SR-IOV */
  2966. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  2967. }
  2968. spin_lock_irqsave(&ha->hardware_lock, flags);
  2969. if (!(req->options & BIT_0)) {
  2970. WRT_REG_DWORD(&reg->req_q_in, 0);
  2971. if (!IS_QLA83XX(ha))
  2972. WRT_REG_DWORD(&reg->req_q_out, 0);
  2973. }
  2974. req->req_q_in = &reg->req_q_in;
  2975. req->req_q_out = &reg->req_q_out;
  2976. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2977. rval = qla2x00_mailbox_command(vha, mcp);
  2978. if (rval != QLA_SUCCESS) {
  2979. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  2980. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2981. } else {
  2982. ql_dbg(ql_dbg_mbx, vha, 0x10d5, "Done %s.\n", __func__);
  2983. }
  2984. return rval;
  2985. }
  2986. int
  2987. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  2988. {
  2989. int rval;
  2990. unsigned long flags;
  2991. mbx_cmd_t mc;
  2992. mbx_cmd_t *mcp = &mc;
  2993. struct device_reg_25xxmq __iomem *reg;
  2994. struct qla_hw_data *ha = vha->hw;
  2995. ql_dbg(ql_dbg_mbx, vha, 0x10d6, "Entered %s.\n", __func__);
  2996. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  2997. mcp->mb[1] = rsp->options;
  2998. mcp->mb[2] = MSW(LSD(rsp->dma));
  2999. mcp->mb[3] = LSW(LSD(rsp->dma));
  3000. mcp->mb[6] = MSW(MSD(rsp->dma));
  3001. mcp->mb[7] = LSW(MSD(rsp->dma));
  3002. mcp->mb[5] = rsp->length;
  3003. mcp->mb[14] = rsp->msix->entry;
  3004. mcp->mb[13] = rsp->rid;
  3005. if (IS_QLA83XX(ha))
  3006. mcp->mb[15] = 0;
  3007. reg = (struct device_reg_25xxmq *)((void *)(ha->mqiobase) +
  3008. QLA_QUE_PAGE * rsp->id);
  3009. mcp->mb[4] = rsp->id;
  3010. /* que in ptr index */
  3011. mcp->mb[8] = 0;
  3012. /* que out ptr index */
  3013. mcp->mb[9] = 0;
  3014. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  3015. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3016. mcp->in_mb = MBX_0;
  3017. mcp->flags = MBX_DMA_OUT;
  3018. mcp->tov = MBX_TOV_SECONDS * 2;
  3019. if (IS_QLA81XX(ha)) {
  3020. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  3021. mcp->in_mb |= MBX_1;
  3022. } else if (IS_QLA83XX(ha)) {
  3023. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  3024. mcp->in_mb |= MBX_1;
  3025. /* debug q create issue in SR-IOV */
  3026. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3027. }
  3028. spin_lock_irqsave(&ha->hardware_lock, flags);
  3029. if (!(rsp->options & BIT_0)) {
  3030. WRT_REG_DWORD(&reg->rsp_q_out, 0);
  3031. if (!IS_QLA83XX(ha))
  3032. WRT_REG_DWORD(&reg->rsp_q_in, 0);
  3033. }
  3034. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3035. rval = qla2x00_mailbox_command(vha, mcp);
  3036. if (rval != QLA_SUCCESS) {
  3037. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  3038. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3039. } else {
  3040. ql_dbg(ql_dbg_mbx, vha, 0x10d8, "Done %s.\n", __func__);
  3041. }
  3042. return rval;
  3043. }
  3044. int
  3045. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  3046. {
  3047. int rval;
  3048. mbx_cmd_t mc;
  3049. mbx_cmd_t *mcp = &mc;
  3050. ql_dbg(ql_dbg_mbx, vha, 0x10d9, "Entered %s.\n", __func__);
  3051. mcp->mb[0] = MBC_IDC_ACK;
  3052. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  3053. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3054. mcp->in_mb = MBX_0;
  3055. mcp->tov = MBX_TOV_SECONDS;
  3056. mcp->flags = 0;
  3057. rval = qla2x00_mailbox_command(vha, mcp);
  3058. if (rval != QLA_SUCCESS) {
  3059. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  3060. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3061. } else {
  3062. ql_dbg(ql_dbg_mbx, vha, 0x10db, "Done %s.\n", __func__);
  3063. }
  3064. return rval;
  3065. }
  3066. int
  3067. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  3068. {
  3069. int rval;
  3070. mbx_cmd_t mc;
  3071. mbx_cmd_t *mcp = &mc;
  3072. ql_dbg(ql_dbg_mbx, vha, 0x10dc, "Entered %s.\n", __func__);
  3073. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3074. return QLA_FUNCTION_FAILED;
  3075. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3076. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  3077. mcp->out_mb = MBX_1|MBX_0;
  3078. mcp->in_mb = MBX_1|MBX_0;
  3079. mcp->tov = MBX_TOV_SECONDS;
  3080. mcp->flags = 0;
  3081. rval = qla2x00_mailbox_command(vha, mcp);
  3082. if (rval != QLA_SUCCESS) {
  3083. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  3084. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3085. rval, mcp->mb[0], mcp->mb[1]);
  3086. } else {
  3087. ql_dbg(ql_dbg_mbx, vha, 0x10de, "Done %s.\n", __func__);
  3088. *sector_size = mcp->mb[1];
  3089. }
  3090. return rval;
  3091. }
  3092. int
  3093. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3094. {
  3095. int rval;
  3096. mbx_cmd_t mc;
  3097. mbx_cmd_t *mcp = &mc;
  3098. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3099. return QLA_FUNCTION_FAILED;
  3100. ql_dbg(ql_dbg_mbx, vha, 0x10df, "Entered %s.\n", __func__);
  3101. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3102. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3103. FAC_OPT_CMD_WRITE_PROTECT;
  3104. mcp->out_mb = MBX_1|MBX_0;
  3105. mcp->in_mb = MBX_1|MBX_0;
  3106. mcp->tov = MBX_TOV_SECONDS;
  3107. mcp->flags = 0;
  3108. rval = qla2x00_mailbox_command(vha, mcp);
  3109. if (rval != QLA_SUCCESS) {
  3110. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3111. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3112. rval, mcp->mb[0], mcp->mb[1]);
  3113. } else {
  3114. ql_dbg(ql_dbg_mbx, vha, 0x10e1, "Done %s.\n", __func__);
  3115. }
  3116. return rval;
  3117. }
  3118. int
  3119. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3120. {
  3121. int rval;
  3122. mbx_cmd_t mc;
  3123. mbx_cmd_t *mcp = &mc;
  3124. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3125. return QLA_FUNCTION_FAILED;
  3126. ql_dbg(ql_dbg_mbx, vha, 0x10e2, "Entered %s.\n", __func__);
  3127. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3128. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3129. mcp->mb[2] = LSW(start);
  3130. mcp->mb[3] = MSW(start);
  3131. mcp->mb[4] = LSW(finish);
  3132. mcp->mb[5] = MSW(finish);
  3133. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3134. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3135. mcp->tov = MBX_TOV_SECONDS;
  3136. mcp->flags = 0;
  3137. rval = qla2x00_mailbox_command(vha, mcp);
  3138. if (rval != QLA_SUCCESS) {
  3139. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3140. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3141. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3142. } else {
  3143. ql_dbg(ql_dbg_mbx, vha, 0x10e4, "Done %s.\n", __func__);
  3144. }
  3145. return rval;
  3146. }
  3147. int
  3148. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3149. {
  3150. int rval = 0;
  3151. mbx_cmd_t mc;
  3152. mbx_cmd_t *mcp = &mc;
  3153. ql_dbg(ql_dbg_mbx, vha, 0x10e5, "Entered %s.\n", __func__);
  3154. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3155. mcp->out_mb = MBX_0;
  3156. mcp->in_mb = MBX_0|MBX_1;
  3157. mcp->tov = MBX_TOV_SECONDS;
  3158. mcp->flags = 0;
  3159. rval = qla2x00_mailbox_command(vha, mcp);
  3160. if (rval != QLA_SUCCESS) {
  3161. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3162. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3163. rval, mcp->mb[0], mcp->mb[1]);
  3164. } else {
  3165. ql_dbg(ql_dbg_mbx, vha, 0x10e7, "Done %s.\n", __func__);
  3166. }
  3167. return rval;
  3168. }
  3169. int
  3170. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3171. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3172. {
  3173. int rval;
  3174. mbx_cmd_t mc;
  3175. mbx_cmd_t *mcp = &mc;
  3176. struct qla_hw_data *ha = vha->hw;
  3177. ql_dbg(ql_dbg_mbx, vha, 0x10e8, "Entered %s.\n", __func__);
  3178. if (!IS_FWI2_CAPABLE(ha))
  3179. return QLA_FUNCTION_FAILED;
  3180. if (len == 1)
  3181. opt |= BIT_0;
  3182. mcp->mb[0] = MBC_READ_SFP;
  3183. mcp->mb[1] = dev;
  3184. mcp->mb[2] = MSW(sfp_dma);
  3185. mcp->mb[3] = LSW(sfp_dma);
  3186. mcp->mb[6] = MSW(MSD(sfp_dma));
  3187. mcp->mb[7] = LSW(MSD(sfp_dma));
  3188. mcp->mb[8] = len;
  3189. mcp->mb[9] = off;
  3190. mcp->mb[10] = opt;
  3191. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3192. mcp->in_mb = MBX_1|MBX_0;
  3193. mcp->tov = MBX_TOV_SECONDS;
  3194. mcp->flags = 0;
  3195. rval = qla2x00_mailbox_command(vha, mcp);
  3196. if (opt & BIT_0)
  3197. *sfp = mcp->mb[1];
  3198. if (rval != QLA_SUCCESS) {
  3199. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3200. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3201. } else {
  3202. ql_dbg(ql_dbg_mbx, vha, 0x10ea, "Done %s.\n", __func__);
  3203. }
  3204. return rval;
  3205. }
  3206. int
  3207. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3208. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3209. {
  3210. int rval;
  3211. mbx_cmd_t mc;
  3212. mbx_cmd_t *mcp = &mc;
  3213. struct qla_hw_data *ha = vha->hw;
  3214. ql_dbg(ql_dbg_mbx, vha, 0x10eb, "Entered %s.\n", __func__);
  3215. if (!IS_FWI2_CAPABLE(ha))
  3216. return QLA_FUNCTION_FAILED;
  3217. if (len == 1)
  3218. opt |= BIT_0;
  3219. if (opt & BIT_0)
  3220. len = *sfp;
  3221. mcp->mb[0] = MBC_WRITE_SFP;
  3222. mcp->mb[1] = dev;
  3223. mcp->mb[2] = MSW(sfp_dma);
  3224. mcp->mb[3] = LSW(sfp_dma);
  3225. mcp->mb[6] = MSW(MSD(sfp_dma));
  3226. mcp->mb[7] = LSW(MSD(sfp_dma));
  3227. mcp->mb[8] = len;
  3228. mcp->mb[9] = off;
  3229. mcp->mb[10] = opt;
  3230. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3231. mcp->in_mb = MBX_1|MBX_0;
  3232. mcp->tov = MBX_TOV_SECONDS;
  3233. mcp->flags = 0;
  3234. rval = qla2x00_mailbox_command(vha, mcp);
  3235. if (rval != QLA_SUCCESS) {
  3236. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  3237. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3238. } else {
  3239. ql_dbg(ql_dbg_mbx, vha, 0x10ed, "Done %s.\n", __func__);
  3240. }
  3241. return rval;
  3242. }
  3243. int
  3244. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  3245. uint16_t size_in_bytes, uint16_t *actual_size)
  3246. {
  3247. int rval;
  3248. mbx_cmd_t mc;
  3249. mbx_cmd_t *mcp = &mc;
  3250. ql_dbg(ql_dbg_mbx, vha, 0x10ee, "Entered %s.\n", __func__);
  3251. if (!IS_CNA_CAPABLE(vha->hw))
  3252. return QLA_FUNCTION_FAILED;
  3253. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  3254. mcp->mb[2] = MSW(stats_dma);
  3255. mcp->mb[3] = LSW(stats_dma);
  3256. mcp->mb[6] = MSW(MSD(stats_dma));
  3257. mcp->mb[7] = LSW(MSD(stats_dma));
  3258. mcp->mb[8] = size_in_bytes >> 2;
  3259. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  3260. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3261. mcp->tov = MBX_TOV_SECONDS;
  3262. mcp->flags = 0;
  3263. rval = qla2x00_mailbox_command(vha, mcp);
  3264. if (rval != QLA_SUCCESS) {
  3265. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  3266. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3267. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3268. } else {
  3269. ql_dbg(ql_dbg_mbx, vha, 0x10f0, "Done %s.\n", __func__);
  3270. *actual_size = mcp->mb[2] << 2;
  3271. }
  3272. return rval;
  3273. }
  3274. int
  3275. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  3276. uint16_t size)
  3277. {
  3278. int rval;
  3279. mbx_cmd_t mc;
  3280. mbx_cmd_t *mcp = &mc;
  3281. ql_dbg(ql_dbg_mbx, vha, 0x10f1, "Entered %s.\n", __func__);
  3282. if (!IS_CNA_CAPABLE(vha->hw))
  3283. return QLA_FUNCTION_FAILED;
  3284. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  3285. mcp->mb[1] = 0;
  3286. mcp->mb[2] = MSW(tlv_dma);
  3287. mcp->mb[3] = LSW(tlv_dma);
  3288. mcp->mb[6] = MSW(MSD(tlv_dma));
  3289. mcp->mb[7] = LSW(MSD(tlv_dma));
  3290. mcp->mb[8] = size;
  3291. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3292. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3293. mcp->tov = MBX_TOV_SECONDS;
  3294. mcp->flags = 0;
  3295. rval = qla2x00_mailbox_command(vha, mcp);
  3296. if (rval != QLA_SUCCESS) {
  3297. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  3298. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3299. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3300. } else {
  3301. ql_dbg(ql_dbg_mbx, vha, 0x10f3, "Done %s.\n", __func__);
  3302. }
  3303. return rval;
  3304. }
  3305. int
  3306. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  3307. {
  3308. int rval;
  3309. mbx_cmd_t mc;
  3310. mbx_cmd_t *mcp = &mc;
  3311. ql_dbg(ql_dbg_mbx, vha, 0x10f4, "Entered %s.\n", __func__);
  3312. if (!IS_FWI2_CAPABLE(vha->hw))
  3313. return QLA_FUNCTION_FAILED;
  3314. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  3315. mcp->mb[1] = LSW(risc_addr);
  3316. mcp->mb[8] = MSW(risc_addr);
  3317. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  3318. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  3319. mcp->tov = 30;
  3320. mcp->flags = 0;
  3321. rval = qla2x00_mailbox_command(vha, mcp);
  3322. if (rval != QLA_SUCCESS) {
  3323. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  3324. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3325. } else {
  3326. ql_dbg(ql_dbg_mbx, vha, 0x10f6, "Done %s.\n", __func__);
  3327. *data = mcp->mb[3] << 16 | mcp->mb[2];
  3328. }
  3329. return rval;
  3330. }
  3331. int
  3332. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3333. uint16_t *mresp)
  3334. {
  3335. int rval;
  3336. mbx_cmd_t mc;
  3337. mbx_cmd_t *mcp = &mc;
  3338. uint32_t iter_cnt = 0x1;
  3339. ql_dbg(ql_dbg_mbx, vha, 0x10f7, "Entered %s.\n", __func__);
  3340. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3341. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  3342. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  3343. /* transfer count */
  3344. mcp->mb[10] = LSW(mreq->transfer_size);
  3345. mcp->mb[11] = MSW(mreq->transfer_size);
  3346. /* send data address */
  3347. mcp->mb[14] = LSW(mreq->send_dma);
  3348. mcp->mb[15] = MSW(mreq->send_dma);
  3349. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3350. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3351. /* receive data address */
  3352. mcp->mb[16] = LSW(mreq->rcv_dma);
  3353. mcp->mb[17] = MSW(mreq->rcv_dma);
  3354. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3355. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3356. /* Iteration count */
  3357. mcp->mb[18] = LSW(iter_cnt);
  3358. mcp->mb[19] = MSW(iter_cnt);
  3359. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  3360. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3361. if (IS_CNA_CAPABLE(vha->hw))
  3362. mcp->out_mb |= MBX_2;
  3363. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  3364. mcp->buf_size = mreq->transfer_size;
  3365. mcp->tov = MBX_TOV_SECONDS;
  3366. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3367. rval = qla2x00_mailbox_command(vha, mcp);
  3368. if (rval != QLA_SUCCESS) {
  3369. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  3370. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  3371. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  3372. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  3373. } else {
  3374. ql_dbg(ql_dbg_mbx, vha, 0x10f9, "Done %s.\n", __func__);
  3375. }
  3376. /* Copy mailbox information */
  3377. memcpy( mresp, mcp->mb, 64);
  3378. return rval;
  3379. }
  3380. int
  3381. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3382. uint16_t *mresp)
  3383. {
  3384. int rval;
  3385. mbx_cmd_t mc;
  3386. mbx_cmd_t *mcp = &mc;
  3387. struct qla_hw_data *ha = vha->hw;
  3388. ql_dbg(ql_dbg_mbx, vha, 0x10fa, "Entered %s.\n", __func__);
  3389. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3390. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  3391. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  3392. if (IS_CNA_CAPABLE(ha)) {
  3393. mcp->mb[1] |= BIT_15;
  3394. mcp->mb[2] = vha->fcoe_fcf_idx;
  3395. }
  3396. mcp->mb[16] = LSW(mreq->rcv_dma);
  3397. mcp->mb[17] = MSW(mreq->rcv_dma);
  3398. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3399. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3400. mcp->mb[10] = LSW(mreq->transfer_size);
  3401. mcp->mb[14] = LSW(mreq->send_dma);
  3402. mcp->mb[15] = MSW(mreq->send_dma);
  3403. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3404. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3405. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  3406. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3407. if (IS_CNA_CAPABLE(ha))
  3408. mcp->out_mb |= MBX_2;
  3409. mcp->in_mb = MBX_0;
  3410. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  3411. IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3412. mcp->in_mb |= MBX_1;
  3413. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3414. mcp->in_mb |= MBX_3;
  3415. mcp->tov = MBX_TOV_SECONDS;
  3416. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3417. mcp->buf_size = mreq->transfer_size;
  3418. rval = qla2x00_mailbox_command(vha, mcp);
  3419. if (rval != QLA_SUCCESS) {
  3420. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  3421. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3422. rval, mcp->mb[0], mcp->mb[1]);
  3423. } else {
  3424. ql_dbg(ql_dbg_mbx, vha, 0x10fc, "Done %s.\n", __func__);
  3425. }
  3426. /* Copy mailbox information */
  3427. memcpy(mresp, mcp->mb, 64);
  3428. return rval;
  3429. }
  3430. int
  3431. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  3432. {
  3433. int rval;
  3434. mbx_cmd_t mc;
  3435. mbx_cmd_t *mcp = &mc;
  3436. ql_dbg(ql_dbg_mbx, vha, 0x10fd,
  3437. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  3438. mcp->mb[0] = MBC_ISP84XX_RESET;
  3439. mcp->mb[1] = enable_diagnostic;
  3440. mcp->out_mb = MBX_1|MBX_0;
  3441. mcp->in_mb = MBX_1|MBX_0;
  3442. mcp->tov = MBX_TOV_SECONDS;
  3443. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3444. rval = qla2x00_mailbox_command(vha, mcp);
  3445. if (rval != QLA_SUCCESS)
  3446. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  3447. else
  3448. ql_dbg(ql_dbg_mbx, vha, 0x10ff, "Done %s.\n", __func__);
  3449. return rval;
  3450. }
  3451. int
  3452. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  3453. {
  3454. int rval;
  3455. mbx_cmd_t mc;
  3456. mbx_cmd_t *mcp = &mc;
  3457. ql_dbg(ql_dbg_mbx, vha, 0x1100, "Entered %s.\n", __func__);
  3458. if (!IS_FWI2_CAPABLE(vha->hw))
  3459. return QLA_FUNCTION_FAILED;
  3460. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  3461. mcp->mb[1] = LSW(risc_addr);
  3462. mcp->mb[2] = LSW(data);
  3463. mcp->mb[3] = MSW(data);
  3464. mcp->mb[8] = MSW(risc_addr);
  3465. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  3466. mcp->in_mb = MBX_0;
  3467. mcp->tov = 30;
  3468. mcp->flags = 0;
  3469. rval = qla2x00_mailbox_command(vha, mcp);
  3470. if (rval != QLA_SUCCESS) {
  3471. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  3472. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3473. } else {
  3474. ql_dbg(ql_dbg_mbx, vha, 0x1102, "Done %s.\n", __func__);
  3475. }
  3476. return rval;
  3477. }
  3478. int
  3479. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  3480. {
  3481. int rval;
  3482. uint32_t stat, timer;
  3483. uint16_t mb0 = 0;
  3484. struct qla_hw_data *ha = vha->hw;
  3485. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  3486. rval = QLA_SUCCESS;
  3487. ql_dbg(ql_dbg_mbx, vha, 0x1103, "Entered %s.\n", __func__);
  3488. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  3489. /* Write the MBC data to the registers */
  3490. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  3491. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  3492. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  3493. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  3494. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  3495. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  3496. /* Poll for MBC interrupt */
  3497. for (timer = 6000000; timer; timer--) {
  3498. /* Check for pending interrupts. */
  3499. stat = RD_REG_DWORD(&reg->host_status);
  3500. if (stat & HSRX_RISC_INT) {
  3501. stat &= 0xff;
  3502. if (stat == 0x1 || stat == 0x2 ||
  3503. stat == 0x10 || stat == 0x11) {
  3504. set_bit(MBX_INTERRUPT,
  3505. &ha->mbx_cmd_flags);
  3506. mb0 = RD_REG_WORD(&reg->mailbox0);
  3507. WRT_REG_DWORD(&reg->hccr,
  3508. HCCRX_CLR_RISC_INT);
  3509. RD_REG_DWORD(&reg->hccr);
  3510. break;
  3511. }
  3512. }
  3513. udelay(5);
  3514. }
  3515. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  3516. rval = mb0 & MBS_MASK;
  3517. else
  3518. rval = QLA_FUNCTION_FAILED;
  3519. if (rval != QLA_SUCCESS) {
  3520. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  3521. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  3522. } else {
  3523. ql_dbg(ql_dbg_mbx, vha, 0x1105, "Done %s.\n", __func__);
  3524. }
  3525. return rval;
  3526. }
  3527. int
  3528. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  3529. {
  3530. int rval;
  3531. mbx_cmd_t mc;
  3532. mbx_cmd_t *mcp = &mc;
  3533. struct qla_hw_data *ha = vha->hw;
  3534. ql_dbg(ql_dbg_mbx, vha, 0x1106, "Entered %s.\n", __func__);
  3535. if (!IS_FWI2_CAPABLE(ha))
  3536. return QLA_FUNCTION_FAILED;
  3537. mcp->mb[0] = MBC_DATA_RATE;
  3538. mcp->mb[1] = 0;
  3539. mcp->out_mb = MBX_1|MBX_0;
  3540. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3541. if (IS_QLA83XX(ha))
  3542. mcp->in_mb |= MBX_3;
  3543. mcp->tov = MBX_TOV_SECONDS;
  3544. mcp->flags = 0;
  3545. rval = qla2x00_mailbox_command(vha, mcp);
  3546. if (rval != QLA_SUCCESS) {
  3547. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  3548. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3549. } else {
  3550. ql_dbg(ql_dbg_mbx, vha, 0x1108, "Done %s.\n", __func__);
  3551. if (mcp->mb[1] != 0x7)
  3552. ha->link_data_rate = mcp->mb[1];
  3553. }
  3554. return rval;
  3555. }
  3556. int
  3557. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3558. {
  3559. int rval;
  3560. mbx_cmd_t mc;
  3561. mbx_cmd_t *mcp = &mc;
  3562. struct qla_hw_data *ha = vha->hw;
  3563. ql_dbg(ql_dbg_mbx, vha, 0x1109, "Entered %s.\n", __func__);
  3564. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha))
  3565. return QLA_FUNCTION_FAILED;
  3566. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  3567. mcp->out_mb = MBX_0;
  3568. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3569. mcp->tov = MBX_TOV_SECONDS;
  3570. mcp->flags = 0;
  3571. rval = qla2x00_mailbox_command(vha, mcp);
  3572. if (rval != QLA_SUCCESS) {
  3573. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  3574. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3575. } else {
  3576. /* Copy all bits to preserve original value */
  3577. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  3578. ql_dbg(ql_dbg_mbx, vha, 0x110b, "Done %s.\n", __func__);
  3579. }
  3580. return rval;
  3581. }
  3582. int
  3583. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3584. {
  3585. int rval;
  3586. mbx_cmd_t mc;
  3587. mbx_cmd_t *mcp = &mc;
  3588. ql_dbg(ql_dbg_mbx, vha, 0x110c, "Entered %s.\n", __func__);
  3589. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  3590. /* Copy all bits to preserve original setting */
  3591. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  3592. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3593. mcp->in_mb = MBX_0;
  3594. mcp->tov = MBX_TOV_SECONDS;
  3595. mcp->flags = 0;
  3596. rval = qla2x00_mailbox_command(vha, mcp);
  3597. if (rval != QLA_SUCCESS) {
  3598. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  3599. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3600. } else
  3601. ql_dbg(ql_dbg_mbx, vha, 0x110e, "Done %s.\n", __func__);
  3602. return rval;
  3603. }
  3604. int
  3605. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  3606. uint16_t *mb)
  3607. {
  3608. int rval;
  3609. mbx_cmd_t mc;
  3610. mbx_cmd_t *mcp = &mc;
  3611. struct qla_hw_data *ha = vha->hw;
  3612. ql_dbg(ql_dbg_mbx, vha, 0x110f, "Entered %s.\n", __func__);
  3613. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  3614. return QLA_FUNCTION_FAILED;
  3615. mcp->mb[0] = MBC_PORT_PARAMS;
  3616. mcp->mb[1] = loop_id;
  3617. if (ha->flags.fcp_prio_enabled)
  3618. mcp->mb[2] = BIT_1;
  3619. else
  3620. mcp->mb[2] = BIT_2;
  3621. mcp->mb[4] = priority & 0xf;
  3622. mcp->mb[9] = vha->vp_idx;
  3623. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3624. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  3625. mcp->tov = 30;
  3626. mcp->flags = 0;
  3627. rval = qla2x00_mailbox_command(vha, mcp);
  3628. if (mb != NULL) {
  3629. mb[0] = mcp->mb[0];
  3630. mb[1] = mcp->mb[1];
  3631. mb[3] = mcp->mb[3];
  3632. mb[4] = mcp->mb[4];
  3633. }
  3634. if (rval != QLA_SUCCESS) {
  3635. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  3636. } else {
  3637. ql_dbg(ql_dbg_mbx, vha, 0x10cc, "Done %s.\n", __func__);
  3638. }
  3639. return rval;
  3640. }
  3641. int
  3642. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp, uint16_t *frac)
  3643. {
  3644. int rval;
  3645. uint8_t byte;
  3646. struct qla_hw_data *ha = vha->hw;
  3647. ql_dbg(ql_dbg_mbx, vha, 0x10ca, "Entered %s.\n", __func__);
  3648. /* Integer part */
  3649. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x01, 1, BIT_13|BIT_0);
  3650. if (rval != QLA_SUCCESS) {
  3651. ql_dbg(ql_dbg_mbx, vha, 0x10c9, "Failed=%x.\n", rval);
  3652. ha->flags.thermal_supported = 0;
  3653. goto fail;
  3654. }
  3655. *temp = byte;
  3656. /* Fraction part */
  3657. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x10, 1, BIT_13|BIT_0);
  3658. if (rval != QLA_SUCCESS) {
  3659. ql_dbg(ql_dbg_mbx, vha, 0x1019, "Failed=%x.\n", rval);
  3660. ha->flags.thermal_supported = 0;
  3661. goto fail;
  3662. }
  3663. *frac = (byte >> 6) * 25;
  3664. ql_dbg(ql_dbg_mbx, vha, 0x1018, "Done %s.\n", __func__);
  3665. fail:
  3666. return rval;
  3667. }
  3668. int
  3669. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  3670. {
  3671. int rval;
  3672. struct qla_hw_data *ha = vha->hw;
  3673. mbx_cmd_t mc;
  3674. mbx_cmd_t *mcp = &mc;
  3675. ql_dbg(ql_dbg_mbx, vha, 0x1017, "Entered %s.\n", __func__);
  3676. if (!IS_FWI2_CAPABLE(ha))
  3677. return QLA_FUNCTION_FAILED;
  3678. memset(mcp, 0, sizeof(mbx_cmd_t));
  3679. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3680. mcp->mb[1] = 1;
  3681. mcp->out_mb = MBX_1|MBX_0;
  3682. mcp->in_mb = MBX_0;
  3683. mcp->tov = 30;
  3684. mcp->flags = 0;
  3685. rval = qla2x00_mailbox_command(vha, mcp);
  3686. if (rval != QLA_SUCCESS) {
  3687. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  3688. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3689. } else {
  3690. ql_dbg(ql_dbg_mbx, vha, 0x100e, "Done %s.\n", __func__);
  3691. }
  3692. return rval;
  3693. }
  3694. int
  3695. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  3696. {
  3697. int rval;
  3698. struct qla_hw_data *ha = vha->hw;
  3699. mbx_cmd_t mc;
  3700. mbx_cmd_t *mcp = &mc;
  3701. ql_dbg(ql_dbg_mbx, vha, 0x100d, "Entered %s.\n", __func__);
  3702. if (!IS_QLA82XX(ha))
  3703. return QLA_FUNCTION_FAILED;
  3704. memset(mcp, 0, sizeof(mbx_cmd_t));
  3705. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3706. mcp->mb[1] = 0;
  3707. mcp->out_mb = MBX_1|MBX_0;
  3708. mcp->in_mb = MBX_0;
  3709. mcp->tov = 30;
  3710. mcp->flags = 0;
  3711. rval = qla2x00_mailbox_command(vha, mcp);
  3712. if (rval != QLA_SUCCESS) {
  3713. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  3714. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3715. } else {
  3716. ql_dbg(ql_dbg_mbx, vha, 0x100b, "Done %s.\n", __func__);
  3717. }
  3718. return rval;
  3719. }
  3720. int
  3721. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  3722. {
  3723. struct qla_hw_data *ha = vha->hw;
  3724. mbx_cmd_t mc;
  3725. mbx_cmd_t *mcp = &mc;
  3726. int rval = QLA_FUNCTION_FAILED;
  3727. ql_dbg(ql_dbg_mbx, vha, 0x111f, "Entered %s.\n", __func__);
  3728. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3729. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3730. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3731. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  3732. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  3733. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  3734. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  3735. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3736. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3737. mcp->tov = MBX_TOV_SECONDS;
  3738. rval = qla2x00_mailbox_command(vha, mcp);
  3739. /* Always copy back return mailbox values. */
  3740. if (rval != QLA_SUCCESS) {
  3741. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  3742. "mailbox command FAILED=0x%x, subcode=%x.\n",
  3743. (mcp->mb[1] << 16) | mcp->mb[0],
  3744. (mcp->mb[3] << 16) | mcp->mb[2]);
  3745. } else {
  3746. ql_dbg(ql_dbg_mbx, vha, 0x1121, "Done %s.\n", __func__);
  3747. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  3748. if (!ha->md_template_size) {
  3749. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  3750. "Null template size obtained.\n");
  3751. rval = QLA_FUNCTION_FAILED;
  3752. }
  3753. }
  3754. return rval;
  3755. }
  3756. int
  3757. qla82xx_md_get_template(scsi_qla_host_t *vha)
  3758. {
  3759. struct qla_hw_data *ha = vha->hw;
  3760. mbx_cmd_t mc;
  3761. mbx_cmd_t *mcp = &mc;
  3762. int rval = QLA_FUNCTION_FAILED;
  3763. ql_dbg(ql_dbg_mbx, vha, 0x1123, "Entered %s.\n", __func__);
  3764. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  3765. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  3766. if (!ha->md_tmplt_hdr) {
  3767. ql_log(ql_log_warn, vha, 0x1124,
  3768. "Unable to allocate memory for Minidump template.\n");
  3769. return rval;
  3770. }
  3771. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3772. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3773. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3774. mcp->mb[2] = LSW(RQST_TMPLT);
  3775. mcp->mb[3] = MSW(RQST_TMPLT);
  3776. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  3777. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  3778. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  3779. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  3780. mcp->mb[8] = LSW(ha->md_template_size);
  3781. mcp->mb[9] = MSW(ha->md_template_size);
  3782. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3783. mcp->tov = MBX_TOV_SECONDS;
  3784. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  3785. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3786. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  3787. rval = qla2x00_mailbox_command(vha, mcp);
  3788. if (rval != QLA_SUCCESS) {
  3789. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  3790. "mailbox command FAILED=0x%x, subcode=%x.\n",
  3791. ((mcp->mb[1] << 16) | mcp->mb[0]),
  3792. ((mcp->mb[3] << 16) | mcp->mb[2]));
  3793. } else
  3794. ql_dbg(ql_dbg_mbx, vha, 0x1126, "Done %s.\n", __func__);
  3795. return rval;
  3796. }
  3797. int
  3798. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  3799. {
  3800. int rval;
  3801. struct qla_hw_data *ha = vha->hw;
  3802. mbx_cmd_t mc;
  3803. mbx_cmd_t *mcp = &mc;
  3804. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  3805. return QLA_FUNCTION_FAILED;
  3806. ql_dbg(ql_dbg_mbx, vha, 0x1133, "Entered %s.\n", __func__);
  3807. memset(mcp, 0, sizeof(mbx_cmd_t));
  3808. mcp->mb[0] = MBC_SET_LED_CONFIG;
  3809. mcp->mb[1] = led_cfg[0];
  3810. mcp->mb[2] = led_cfg[1];
  3811. if (IS_QLA8031(ha)) {
  3812. mcp->mb[3] = led_cfg[2];
  3813. mcp->mb[4] = led_cfg[3];
  3814. mcp->mb[5] = led_cfg[4];
  3815. mcp->mb[6] = led_cfg[5];
  3816. }
  3817. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  3818. if (IS_QLA8031(ha))
  3819. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  3820. mcp->in_mb = MBX_0;
  3821. mcp->tov = 30;
  3822. mcp->flags = 0;
  3823. rval = qla2x00_mailbox_command(vha, mcp);
  3824. if (rval != QLA_SUCCESS) {
  3825. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  3826. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3827. } else {
  3828. ql_dbg(ql_dbg_mbx, vha, 0x1135, "Done %s.\n", __func__);
  3829. }
  3830. return rval;
  3831. }
  3832. int
  3833. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  3834. {
  3835. int rval;
  3836. struct qla_hw_data *ha = vha->hw;
  3837. mbx_cmd_t mc;
  3838. mbx_cmd_t *mcp = &mc;
  3839. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  3840. return QLA_FUNCTION_FAILED;
  3841. ql_dbg(ql_dbg_mbx, vha, 0x1136, "Entered %s.\n", __func__);
  3842. memset(mcp, 0, sizeof(mbx_cmd_t));
  3843. mcp->mb[0] = MBC_GET_LED_CONFIG;
  3844. mcp->out_mb = MBX_0;
  3845. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3846. if (IS_QLA8031(ha))
  3847. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  3848. mcp->tov = 30;
  3849. mcp->flags = 0;
  3850. rval = qla2x00_mailbox_command(vha, mcp);
  3851. if (rval != QLA_SUCCESS) {
  3852. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  3853. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3854. } else {
  3855. led_cfg[0] = mcp->mb[1];
  3856. led_cfg[1] = mcp->mb[2];
  3857. if (IS_QLA8031(ha)) {
  3858. led_cfg[2] = mcp->mb[3];
  3859. led_cfg[3] = mcp->mb[4];
  3860. led_cfg[4] = mcp->mb[5];
  3861. led_cfg[5] = mcp->mb[6];
  3862. }
  3863. ql_dbg(ql_dbg_mbx, vha, 0x1138, "Done %s.\n", __func__);
  3864. }
  3865. return rval;
  3866. }
  3867. int
  3868. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  3869. {
  3870. int rval;
  3871. struct qla_hw_data *ha = vha->hw;
  3872. mbx_cmd_t mc;
  3873. mbx_cmd_t *mcp = &mc;
  3874. if (!IS_QLA82XX(ha))
  3875. return QLA_FUNCTION_FAILED;
  3876. ql_dbg(ql_dbg_mbx, vha, 0x1127,
  3877. "Entered %s.\n", __func__);
  3878. memset(mcp, 0, sizeof(mbx_cmd_t));
  3879. mcp->mb[0] = MBC_SET_LED_CONFIG;
  3880. if (enable)
  3881. mcp->mb[7] = 0xE;
  3882. else
  3883. mcp->mb[7] = 0xD;
  3884. mcp->out_mb = MBX_7|MBX_0;
  3885. mcp->in_mb = MBX_0;
  3886. mcp->tov = MBX_TOV_SECONDS;
  3887. mcp->flags = 0;
  3888. rval = qla2x00_mailbox_command(vha, mcp);
  3889. if (rval != QLA_SUCCESS) {
  3890. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  3891. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3892. } else {
  3893. ql_dbg(ql_dbg_mbx, vha, 0x1129,
  3894. "Done %s.\n", __func__);
  3895. }
  3896. return rval;
  3897. }
  3898. int
  3899. qla83xx_write_remote_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  3900. {
  3901. int rval;
  3902. struct qla_hw_data *ha = vha->hw;
  3903. mbx_cmd_t mc;
  3904. mbx_cmd_t *mcp = &mc;
  3905. if (!IS_QLA83XX(ha))
  3906. return QLA_FUNCTION_FAILED;
  3907. ql_dbg(ql_dbg_mbx, vha, 0x1130, "Entered %s.\n", __func__);
  3908. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  3909. mcp->mb[1] = LSW(reg);
  3910. mcp->mb[2] = MSW(reg);
  3911. mcp->mb[3] = LSW(data);
  3912. mcp->mb[4] = MSW(data);
  3913. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3914. mcp->in_mb = MBX_1|MBX_0;
  3915. mcp->tov = MBX_TOV_SECONDS;
  3916. mcp->flags = 0;
  3917. rval = qla2x00_mailbox_command(vha, mcp);
  3918. if (rval != QLA_SUCCESS) {
  3919. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  3920. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3921. } else {
  3922. ql_dbg(ql_dbg_mbx, vha, 0x1132,
  3923. "Done %s.\n", __func__);
  3924. }
  3925. return rval;
  3926. }
  3927. int
  3928. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  3929. {
  3930. int rval;
  3931. struct qla_hw_data *ha = vha->hw;
  3932. mbx_cmd_t mc;
  3933. mbx_cmd_t *mcp = &mc;
  3934. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  3935. ql_dbg(ql_dbg_mbx, vha, 0x113b,
  3936. "Implicit LOGO Unsupported.\n");
  3937. return QLA_FUNCTION_FAILED;
  3938. }
  3939. ql_dbg(ql_dbg_mbx, vha, 0x113c, "Done %s.\n", __func__);
  3940. /* Perform Implicit LOGO. */
  3941. mcp->mb[0] = MBC_PORT_LOGOUT;
  3942. mcp->mb[1] = fcport->loop_id;
  3943. mcp->mb[10] = BIT_15;
  3944. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  3945. mcp->in_mb = MBX_0;
  3946. mcp->tov = MBX_TOV_SECONDS;
  3947. mcp->flags = 0;
  3948. rval = qla2x00_mailbox_command(vha, mcp);
  3949. if (rval != QLA_SUCCESS)
  3950. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  3951. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3952. else
  3953. ql_dbg(ql_dbg_mbx, vha, 0x113e, "Done %s.\n", __func__);
  3954. return rval;
  3955. }