entry.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * arch/sh/kernel/cpu/sh3/entry.S
  3. *
  4. * Copyright (C) 1999, 2000, 2002 Niibe Yutaka
  5. * Copyright (C) 2003 - 2006 Paul Mundt
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/errno.h>
  13. #include <linux/linkage.h>
  14. #include <asm/asm-offsets.h>
  15. #include <asm/thread_info.h>
  16. #include <asm/unistd.h>
  17. #include <cpu/mmu_context.h>
  18. #include <asm/page.h>
  19. #include <asm/cache.h>
  20. ! NOTE:
  21. ! GNU as (as of 2.9.1) changes bf/s into bt/s and bra, when the address
  22. ! to be jumped is too far, but it causes illegal slot exception.
  23. /*
  24. * entry.S contains the system-call and fault low-level handling routines.
  25. * This also contains the timer-interrupt handler, as well as all interrupts
  26. * and faults that can result in a task-switch.
  27. *
  28. * NOTE: This code handles signal-recognition, which happens every time
  29. * after a timer-interrupt and after each system call.
  30. *
  31. * NOTE: This code uses a convention that instructions in the delay slot
  32. * of a transfer-control instruction are indented by an extra space, thus:
  33. *
  34. * jmp @k0 ! control-transfer instruction
  35. * ldc k1, ssr ! delay slot
  36. *
  37. * Stack layout in 'ret_from_syscall':
  38. * ptrace needs to have all regs on the stack.
  39. * if the order here is changed, it needs to be
  40. * updated in ptrace.c and ptrace.h
  41. *
  42. * r0
  43. * ...
  44. * r15 = stack pointer
  45. * spc
  46. * pr
  47. * ssr
  48. * gbr
  49. * mach
  50. * macl
  51. * syscall #
  52. *
  53. */
  54. /* Offsets to the stack */
  55. OFF_R0 = 0 /* Return value. New ABI also arg4 */
  56. OFF_R1 = 4 /* New ABI: arg5 */
  57. OFF_R2 = 8 /* New ABI: arg6 */
  58. OFF_R3 = 12 /* New ABI: syscall_nr */
  59. OFF_R4 = 16 /* New ABI: arg0 */
  60. OFF_R5 = 20 /* New ABI: arg1 */
  61. OFF_R6 = 24 /* New ABI: arg2 */
  62. OFF_R7 = 28 /* New ABI: arg3 */
  63. OFF_SP = (15*4)
  64. OFF_PC = (16*4)
  65. OFF_SR = (16*4+8)
  66. OFF_TRA = (16*4+6*4)
  67. #define k0 r0
  68. #define k1 r1
  69. #define k2 r2
  70. #define k3 r3
  71. #define k4 r4
  72. #define g_imask r6 /* r6_bank1 */
  73. #define k_g_imask r6_bank /* r6_bank1 */
  74. #define current r7 /* r7_bank1 */
  75. #include <asm/entry-macros.S>
  76. /*
  77. * Kernel mode register usage:
  78. * k0 scratch
  79. * k1 scratch
  80. * k2 scratch (Exception code)
  81. * k3 scratch (Return address)
  82. * k4 scratch
  83. * k5 reserved
  84. * k6 Global Interrupt Mask (0--15 << 4)
  85. * k7 CURRENT_THREAD_INFO (pointer to current thread info)
  86. */
  87. !
  88. ! TLB Miss / Initial Page write exception handling
  89. ! _and_
  90. ! TLB hits, but the access violate the protection.
  91. ! It can be valid access, such as stack grow and/or C-O-W.
  92. !
  93. !
  94. ! Find the pmd/pte entry and loadtlb
  95. ! If it's not found, cause address error (SEGV)
  96. !
  97. ! Although this could be written in assembly language (and it'd be faster),
  98. ! this first version depends *much* on C implementation.
  99. !
  100. #if defined(CONFIG_MMU)
  101. .align 2
  102. ENTRY(tlb_miss_load)
  103. bra call_handle_tlbmiss
  104. mov #0, r5
  105. .align 2
  106. ENTRY(tlb_miss_store)
  107. bra call_handle_tlbmiss
  108. mov #1, r5
  109. .align 2
  110. ENTRY(initial_page_write)
  111. bra call_handle_tlbmiss
  112. mov #2, r5
  113. .align 2
  114. ENTRY(tlb_protection_violation_load)
  115. bra call_do_page_fault
  116. mov #0, r5
  117. .align 2
  118. ENTRY(tlb_protection_violation_store)
  119. bra call_do_page_fault
  120. mov #1, r5
  121. call_handle_tlbmiss:
  122. mov.l 1f, r0
  123. mov r5, r8
  124. mov.l @r0, r6
  125. mov.l 2f, r0
  126. sts pr, r10
  127. jsr @r0
  128. mov r15, r4
  129. !
  130. tst r0, r0
  131. bf/s 0f
  132. lds r10, pr
  133. rts
  134. nop
  135. 0:
  136. mov r8, r5
  137. call_do_page_fault:
  138. mov.l 1f, r0
  139. mov.l @r0, r6
  140. mov.l 3f, r0
  141. mov.l 4f, r1
  142. mov r15, r4
  143. jmp @r0
  144. lds r1, pr
  145. .align 2
  146. 1: .long MMU_TEA
  147. 2: .long handle_tlbmiss
  148. 3: .long do_page_fault
  149. 4: .long ret_from_exception
  150. .align 2
  151. ENTRY(address_error_load)
  152. bra call_dae
  153. mov #0,r5 ! writeaccess = 0
  154. .align 2
  155. ENTRY(address_error_store)
  156. bra call_dae
  157. mov #1,r5 ! writeaccess = 1
  158. .align 2
  159. call_dae:
  160. mov.l 1f, r0
  161. mov.l @r0, r6 ! address
  162. mov.l 2f, r0
  163. jmp @r0
  164. mov r15, r4 ! regs
  165. .align 2
  166. 1: .long MMU_TEA
  167. 2: .long do_address_error
  168. #endif /* CONFIG_MMU */
  169. #if defined(CONFIG_SH_STANDARD_BIOS)
  170. /* Unwind the stack and jmp to the debug entry */
  171. ENTRY(sh_bios_handler)
  172. mov.l 1f, r8
  173. bsr restore_regs
  174. nop
  175. lds k2, pr ! restore pr
  176. mov k4, r15
  177. !
  178. mov.l 2f, k0
  179. mov.l @k0, k0
  180. jmp @k0
  181. ldc k3, ssr
  182. .align 2
  183. 1: .long 0x300000f0
  184. 2: .long gdb_vbr_vector
  185. #endif /* CONFIG_SH_STANDARD_BIOS */
  186. ! restore_regs()
  187. ! - restore r0, r1, r2, r3, r4, r5, r6, r7 from the stack
  188. ! - switch bank
  189. ! - restore r8, r9, r10, r11, r12, r13, r14, r15 from the stack
  190. ! - restore spc, pr*, ssr, gbr, mach, macl, skip default tra
  191. ! k2 returns original pr
  192. ! k3 returns original sr
  193. ! k4 returns original stack pointer
  194. ! r8 passes SR bitmask, overwritten with restored data on return
  195. ! r9 trashed
  196. ! BL=0 on entry, on exit BL=1 (depending on r8).
  197. ENTRY(restore_regs)
  198. mov.l @r15+, r0
  199. mov.l @r15+, r1
  200. mov.l @r15+, r2
  201. mov.l @r15+, r3
  202. mov.l @r15+, r4
  203. mov.l @r15+, r5
  204. mov.l @r15+, r6
  205. mov.l @r15+, r7
  206. !
  207. stc sr, r9
  208. or r8, r9
  209. ldc r9, sr
  210. !
  211. mov.l @r15+, r8
  212. mov.l @r15+, r9
  213. mov.l @r15+, r10
  214. mov.l @r15+, r11
  215. mov.l @r15+, r12
  216. mov.l @r15+, r13
  217. mov.l @r15+, r14
  218. mov.l @r15+, k4 ! original stack pointer
  219. ldc.l @r15+, spc
  220. mov.l @r15+, k2 ! original PR
  221. mov.l @r15+, k3 ! original SR
  222. ldc.l @r15+, gbr
  223. lds.l @r15+, mach
  224. lds.l @r15+, macl
  225. rts
  226. add #4, r15 ! Skip syscall number
  227. restore_all:
  228. mov.l 7f, r8
  229. bsr restore_regs
  230. nop
  231. lds k2, pr ! restore pr
  232. !
  233. ! Calculate new SR value
  234. mov k3, k2 ! original SR value
  235. mov #0xfffffff0, k1
  236. extu.b k1, k1
  237. not k1, k1
  238. and k1, k2 ! Mask original SR value
  239. !
  240. mov k3, k0 ! Calculate IMASK-bits
  241. shlr2 k0
  242. and #0x3c, k0
  243. cmp/eq #0x3c, k0
  244. bt/s 6f
  245. shll2 k0
  246. mov g_imask, k0
  247. !
  248. 6: or k0, k2 ! Set the IMASK-bits
  249. ldc k2, ssr
  250. !
  251. mov k4, r15
  252. rte
  253. nop
  254. .align 2
  255. 5: .long 0x00001000 ! DSP
  256. 7: .long 0x30000000
  257. ! common exception handler
  258. #include "../../entry-common.S"
  259. ! Exception Vector Base
  260. !
  261. ! Should be aligned page boundary.
  262. !
  263. .balign 4096,0,4096
  264. ENTRY(vbr_base)
  265. .long 0
  266. !
  267. ! 0x100: General exception vector
  268. !
  269. .balign 256,0,256
  270. general_exception:
  271. bra handle_exception
  272. sts pr, k3 ! save original pr value in k3
  273. ! prepare_stack()
  274. ! - roll back gRB
  275. ! - switch to kernel stack
  276. ! k0 returns original sp (after roll back)
  277. ! k1 trashed
  278. ! k2 trashed
  279. prepare_stack:
  280. #ifdef CONFIG_GUSA
  281. ! Check for roll back gRB (User and Kernel)
  282. mov r15, k0
  283. shll k0
  284. bf/s 1f
  285. shll k0
  286. bf/s 1f
  287. stc spc, k1
  288. stc r0_bank, k0
  289. cmp/hs k0, k1 ! test k1 (saved PC) >= k0 (saved r0)
  290. bt/s 2f
  291. stc r1_bank, k1
  292. add #-2, k0
  293. add r15, k0
  294. ldc k0, spc ! PC = saved r0 + r15 - 2
  295. 2: mov k1, r15 ! SP = r1
  296. 1:
  297. #endif
  298. ! Switch to kernel stack if needed
  299. stc ssr, k0 ! Is it from kernel space?
  300. shll k0 ! Check MD bit (bit30) by shifting it into...
  301. shll k0 ! ...the T bit
  302. bt/s 1f ! It's a kernel to kernel transition.
  303. mov r15, k0 ! save original stack to k0
  304. /* User space to kernel */
  305. mov #(THREAD_SIZE >> 10), k1
  306. shll8 k1 ! k1 := THREAD_SIZE
  307. shll2 k1
  308. add current, k1
  309. mov k1, r15 ! change to kernel stack
  310. !
  311. 1:
  312. rts
  313. nop
  314. !
  315. ! 0x400: Instruction and Data TLB miss exception vector
  316. !
  317. .balign 1024,0,1024
  318. tlb_miss:
  319. sts pr, k3 ! save original pr value in k3
  320. handle_exception:
  321. mova exception_data, k0
  322. ! Setup stack and save DSP context (k0 contains original r15 on return)
  323. bsr prepare_stack
  324. PREF(k0)
  325. ! Save registers / Switch to bank 0
  326. mov.l 5f, k2 ! vector register address
  327. mov.l 1f, k4 ! SR bits to clear in k4
  328. bsr save_regs ! needs original pr value in k3
  329. mov.l @k2, k2 ! read out vector and keep in k2
  330. handle_exception_special:
  331. setup_frame_reg
  332. ! Setup return address and jump to exception handler
  333. mov.l 7f, r9 ! fetch return address
  334. stc r2_bank, r0 ! k2 (vector)
  335. mov.l 6f, r10
  336. shlr2 r0
  337. shlr r0
  338. mov.l @(r0, r10), r10
  339. jmp @r10
  340. lds r9, pr ! put return address in pr
  341. .align L1_CACHE_SHIFT
  342. ! save_regs()
  343. ! - save default tra, macl, mach, gbr, ssr, pr* and spc on the stack
  344. ! - save r15*, r14, r13, r12, r11, r10, r9, r8 on the stack
  345. ! - switch bank
  346. ! - save r7, r6, r5, r4, r3, r2, r1, r0 on the stack
  347. ! k0 contains original stack pointer*
  348. ! k1 trashed
  349. ! k3 passes original pr*
  350. ! k4 passes SR bitmask
  351. ! BL=1 on entry, on exit BL=0.
  352. ENTRY(save_regs)
  353. mov #-1, r1
  354. mov.l k1, @-r15 ! set TRA (default: -1)
  355. sts.l macl, @-r15
  356. sts.l mach, @-r15
  357. stc.l gbr, @-r15
  358. stc.l ssr, @-r15
  359. mov.l k3, @-r15 ! original pr in k3
  360. stc.l spc, @-r15
  361. mov.l k0, @-r15 ! original stack pointer in k0
  362. mov.l r14, @-r15
  363. mov.l r13, @-r15
  364. mov.l r12, @-r15
  365. mov.l r11, @-r15
  366. mov.l r10, @-r15
  367. mov.l r9, @-r15
  368. mov.l r8, @-r15
  369. mov.l 0f, k3 ! SR bits to set in k3
  370. ! fall-through
  371. ! save_low_regs()
  372. ! - modify SR for bank switch
  373. ! - save r7, r6, r5, r4, r3, r2, r1, r0 on the stack
  374. ! k3 passes bits to set in SR
  375. ! k4 passes bits to clear in SR
  376. ENTRY(save_low_regs)
  377. stc sr, r8
  378. or k3, r8
  379. and k4, r8
  380. ldc r8, sr
  381. mov.l r7, @-r15
  382. mov.l r6, @-r15
  383. mov.l r5, @-r15
  384. mov.l r4, @-r15
  385. mov.l r3, @-r15
  386. mov.l r2, @-r15
  387. mov.l r1, @-r15
  388. rts
  389. mov.l r0, @-r15
  390. !
  391. ! 0x600: Interrupt / NMI vector
  392. !
  393. .balign 512,0,512
  394. ENTRY(handle_interrupt)
  395. sts pr, k3 ! save original pr value in k3
  396. mova exception_data, k0
  397. ! Setup stack and save DSP context (k0 contains original r15 on return)
  398. bsr prepare_stack
  399. PREF(k0)
  400. ! Save registers / Switch to bank 0
  401. mov.l 1f, k4 ! SR bits to clear in k4
  402. bsr save_regs ! needs original pr value in k3
  403. mov #-1, k2 ! default vector kept in k2
  404. setup_frame_reg
  405. stc sr, r0 ! get status register
  406. shlr2 r0
  407. and #0x3c, r0
  408. cmp/eq #0x3c, r0
  409. bf 9f
  410. TRACE_IRQS_OFF
  411. 9:
  412. ! Setup return address and jump to do_IRQ
  413. mov.l 4f, r9 ! fetch return address
  414. lds r9, pr ! put return address in pr
  415. mov.l 2f, r4
  416. mov.l 3f, r9
  417. mov.l @r4, r4 ! pass INTEVT vector as arg0
  418. shlr2 r4
  419. shlr r4
  420. mov r4, r0 ! save vector->jmp table offset for later
  421. shlr2 r4 ! vector to IRQ# conversion
  422. add #-0x10, r4
  423. cmp/pz r4 ! is it a valid IRQ?
  424. bt 10f
  425. /*
  426. * We got here as a result of taking the INTEVT path for something
  427. * that isn't a valid hard IRQ, therefore we bypass the do_IRQ()
  428. * path and special case the event dispatch instead. This is the
  429. * expected path for the NMI (and any other brilliantly implemented
  430. * exception), which effectively wants regular exception dispatch
  431. * but is unfortunately reported through INTEVT rather than
  432. * EXPEVT. Grr.
  433. */
  434. mov.l 6f, r9
  435. mov.l @(r0, r9), r9
  436. jmp @r9
  437. mov r15, r8 ! trap handlers take saved regs in r8
  438. 10:
  439. jmp @r9 ! Off to do_IRQ() we go.
  440. mov r15, r5 ! pass saved registers as arg1
  441. ENTRY(exception_none)
  442. rts
  443. nop
  444. .align L1_CACHE_SHIFT
  445. exception_data:
  446. 0: .long 0x000080f0 ! FD=1, IMASK=15
  447. 1: .long 0xcfffffff ! RB=0, BL=0
  448. 2: .long INTEVT
  449. 3: .long do_IRQ
  450. 4: .long ret_from_irq
  451. 5: .long EXPEVT
  452. 6: .long exception_handling_table
  453. 7: .long ret_from_exception