counter_32k.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130
  1. /*
  2. * OMAP 32ksynctimer/counter_32k-related code
  3. *
  4. * Copyright (C) 2009 Texas Instruments
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Tony Lindgren <tony@atomide.com>
  7. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * NOTE: This timer is not the same timer as the old OMAP1 MPU timer.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/clk.h>
  18. #include <linux/err.h>
  19. #include <linux/io.h>
  20. #include <linux/clocksource.h>
  21. #include <linux/sched_clock.h>
  22. #include <asm/mach/time.h>
  23. #include <plat/hardware.h>
  24. #include <plat/common.h>
  25. #include <plat/board.h>
  26. #include <plat/clock.h>
  27. /*
  28. * 32KHz clocksource ... always available, on pretty most chips except
  29. * OMAP 730 and 1510. Other timers could be used as clocksources, with
  30. * higher resolution in free-running counter modes (e.g. 12 MHz xtal),
  31. * but systems won't necessarily want to spend resources that way.
  32. */
  33. static void __iomem *timer_32k_base;
  34. #define OMAP16XX_TIMER_32K_SYNCHRONIZED 0xfffbc410
  35. static u32 notrace omap_32k_read_sched_clock(void)
  36. {
  37. return timer_32k_base ? __raw_readl(timer_32k_base) : 0;
  38. }
  39. /**
  40. * read_persistent_clock - Return time from a persistent clock.
  41. *
  42. * Reads the time from a source which isn't disabled during PM, the
  43. * 32k sync timer. Convert the cycles elapsed since last read into
  44. * nsecs and adds to a monotonically increasing timespec.
  45. */
  46. static struct timespec persistent_ts;
  47. static cycles_t cycles;
  48. static unsigned int persistent_mult, persistent_shift;
  49. static DEFINE_SPINLOCK(read_persistent_clock_lock);
  50. void read_persistent_clock(struct timespec *ts)
  51. {
  52. unsigned long long nsecs;
  53. cycles_t last_cycles;
  54. unsigned long flags;
  55. spin_lock_irqsave(&read_persistent_clock_lock, flags);
  56. last_cycles = cycles;
  57. cycles = timer_32k_base ? __raw_readl(timer_32k_base) : 0;
  58. nsecs = clocksource_cyc2ns(cycles - last_cycles,
  59. persistent_mult, persistent_shift);
  60. timespec_add_ns(&persistent_ts, nsecs);
  61. *ts = persistent_ts;
  62. spin_unlock_irqrestore(&read_persistent_clock_lock, flags);
  63. }
  64. int __init omap_init_clocksource_32k(void)
  65. {
  66. static char err[] __initdata = KERN_ERR
  67. "%s: can't register clocksource!\n";
  68. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  69. u32 pbase;
  70. unsigned long size = SZ_4K;
  71. void __iomem *base;
  72. struct clk *sync_32k_ick;
  73. if (cpu_is_omap16xx()) {
  74. pbase = OMAP16XX_TIMER_32K_SYNCHRONIZED;
  75. size = SZ_1K;
  76. } else if (cpu_is_omap2420())
  77. pbase = OMAP2420_32KSYNCT_BASE + 0x10;
  78. else if (cpu_is_omap2430())
  79. pbase = OMAP2430_32KSYNCT_BASE + 0x10;
  80. else if (cpu_is_omap34xx())
  81. pbase = OMAP3430_32KSYNCT_BASE + 0x10;
  82. else if (cpu_is_omap44xx())
  83. pbase = OMAP4430_32KSYNCT_BASE + 0x10;
  84. else
  85. return -ENODEV;
  86. /* For this to work we must have a static mapping in io.c for this area */
  87. base = ioremap(pbase, size);
  88. if (!base)
  89. return -ENODEV;
  90. sync_32k_ick = clk_get(NULL, "omap_32ksync_ick");
  91. if (!IS_ERR(sync_32k_ick))
  92. clk_enable(sync_32k_ick);
  93. timer_32k_base = base;
  94. /*
  95. * 120000 rough estimate from the calculations in
  96. * __clocksource_updatefreq_scale.
  97. */
  98. clocks_calc_mult_shift(&persistent_mult, &persistent_shift,
  99. 32768, NSEC_PER_SEC, 120000);
  100. if (clocksource_mmio_init(base, "32k_counter", 32768, 250, 32,
  101. clocksource_mmio_readl_up))
  102. printk(err, "32k_counter");
  103. setup_sched_clock(omap_32k_read_sched_clock, 32, 32768);
  104. }
  105. return 0;
  106. }