smp-sh73a0.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * SMP support for R-Mobile / SH-Mobile - sh73a0 portion
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. * Copyright (C) 2010 Takashi Yoshii
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/smp.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/io.h>
  25. #include <mach/common.h>
  26. #include <asm/smp_plat.h>
  27. #include <asm/smp_scu.h>
  28. #include <asm/smp_twd.h>
  29. #include <asm/hardware/gic.h>
  30. #define WUPCR IOMEM(0xe6151010)
  31. #define SRESCR IOMEM(0xe6151018)
  32. #define PSTR IOMEM(0xe6151040)
  33. #define SBAR IOMEM(0xe6180020)
  34. #define APARMBAREA IOMEM(0xe6f10020)
  35. static void __iomem *scu_base_addr(void)
  36. {
  37. return (void __iomem *)0xf0000000;
  38. }
  39. static DEFINE_SPINLOCK(scu_lock);
  40. static unsigned long tmp;
  41. #ifdef CONFIG_HAVE_ARM_TWD
  42. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, 0xf0000600, 29);
  43. void __init sh73a0_register_twd(void)
  44. {
  45. twd_local_timer_register(&twd_local_timer);
  46. }
  47. #endif
  48. static void modify_scu_cpu_psr(unsigned long set, unsigned long clr)
  49. {
  50. void __iomem *scu_base = scu_base_addr();
  51. spin_lock(&scu_lock);
  52. tmp = __raw_readl(scu_base + 8);
  53. tmp &= ~clr;
  54. tmp |= set;
  55. spin_unlock(&scu_lock);
  56. /* disable cache coherency after releasing the lock */
  57. __raw_writel(tmp, scu_base + 8);
  58. }
  59. unsigned int __init sh73a0_get_core_count(void)
  60. {
  61. void __iomem *scu_base = scu_base_addr();
  62. return scu_get_core_count(scu_base);
  63. }
  64. void __cpuinit sh73a0_secondary_init(unsigned int cpu)
  65. {
  66. gic_secondary_init(0);
  67. }
  68. int __cpuinit sh73a0_boot_secondary(unsigned int cpu)
  69. {
  70. cpu = cpu_logical_map(cpu);
  71. /* enable cache coherency */
  72. modify_scu_cpu_psr(0, 3 << (cpu * 8));
  73. if (((__raw_readl(PSTR) >> (4 * cpu)) & 3) == 3)
  74. __raw_writel(1 << cpu, WUPCR); /* wake up */
  75. else
  76. __raw_writel(1 << cpu, SRESCR); /* reset */
  77. return 0;
  78. }
  79. void __init sh73a0_smp_prepare_cpus(void)
  80. {
  81. int cpu = cpu_logical_map(0);
  82. scu_enable(scu_base_addr());
  83. /* Map the reset vector (in headsmp.S) */
  84. __raw_writel(0, APARMBAREA); /* 4k */
  85. __raw_writel(__pa(shmobile_secondary_vector), SBAR);
  86. /* enable cache coherency on CPU0 */
  87. modify_scu_cpu_psr(0, 3 << (cpu * 8));
  88. }