smp-r8a7779.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * SMP support for R-Mobile / SH-Mobile - r8a7779 portion
  3. *
  4. * Copyright (C) 2011 Renesas Solutions Corp.
  5. * Copyright (C) 2011 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/smp.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <mach/common.h>
  27. #include <mach/r8a7779.h>
  28. #include <asm/smp_plat.h>
  29. #include <asm/smp_scu.h>
  30. #include <asm/smp_twd.h>
  31. #include <asm/hardware/gic.h>
  32. #define AVECR IOMEM(0xfe700040)
  33. static struct r8a7779_pm_ch r8a7779_ch_cpu1 = {
  34. .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
  35. .chan_bit = 1, /* ARM1 */
  36. .isr_bit = 1, /* ARM1 */
  37. };
  38. static struct r8a7779_pm_ch r8a7779_ch_cpu2 = {
  39. .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
  40. .chan_bit = 2, /* ARM2 */
  41. .isr_bit = 2, /* ARM2 */
  42. };
  43. static struct r8a7779_pm_ch r8a7779_ch_cpu3 = {
  44. .chan_offs = 0x40, /* PWRSR0 .. PWRER0 */
  45. .chan_bit = 3, /* ARM3 */
  46. .isr_bit = 3, /* ARM3 */
  47. };
  48. static struct r8a7779_pm_ch *r8a7779_ch_cpu[4] = {
  49. [1] = &r8a7779_ch_cpu1,
  50. [2] = &r8a7779_ch_cpu2,
  51. [3] = &r8a7779_ch_cpu3,
  52. };
  53. static void __iomem *scu_base_addr(void)
  54. {
  55. return (void __iomem *)0xf0000000;
  56. }
  57. static DEFINE_SPINLOCK(scu_lock);
  58. static unsigned long tmp;
  59. #ifdef CONFIG_HAVE_ARM_TWD
  60. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, 0xf0000600, 29);
  61. void __init r8a7779_register_twd(void)
  62. {
  63. twd_local_timer_register(&twd_local_timer);
  64. }
  65. #endif
  66. static void modify_scu_cpu_psr(unsigned long set, unsigned long clr)
  67. {
  68. void __iomem *scu_base = scu_base_addr();
  69. spin_lock(&scu_lock);
  70. tmp = __raw_readl(scu_base + 8);
  71. tmp &= ~clr;
  72. tmp |= set;
  73. spin_unlock(&scu_lock);
  74. /* disable cache coherency after releasing the lock */
  75. __raw_writel(tmp, scu_base + 8);
  76. }
  77. unsigned int __init r8a7779_get_core_count(void)
  78. {
  79. void __iomem *scu_base = scu_base_addr();
  80. return scu_get_core_count(scu_base);
  81. }
  82. int r8a7779_platform_cpu_kill(unsigned int cpu)
  83. {
  84. struct r8a7779_pm_ch *ch = NULL;
  85. int ret = -EIO;
  86. cpu = cpu_logical_map(cpu);
  87. /* disable cache coherency */
  88. modify_scu_cpu_psr(3 << (cpu * 8), 0);
  89. if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))
  90. ch = r8a7779_ch_cpu[cpu];
  91. if (ch)
  92. ret = r8a7779_sysc_power_down(ch);
  93. return ret ? ret : 1;
  94. }
  95. void __cpuinit r8a7779_secondary_init(unsigned int cpu)
  96. {
  97. gic_secondary_init(0);
  98. }
  99. int __cpuinit r8a7779_boot_secondary(unsigned int cpu)
  100. {
  101. struct r8a7779_pm_ch *ch = NULL;
  102. int ret = -EIO;
  103. cpu = cpu_logical_map(cpu);
  104. /* enable cache coherency */
  105. modify_scu_cpu_psr(0, 3 << (cpu * 8));
  106. if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))
  107. ch = r8a7779_ch_cpu[cpu];
  108. if (ch)
  109. ret = r8a7779_sysc_power_up(ch);
  110. return ret;
  111. }
  112. void __init r8a7779_smp_prepare_cpus(void)
  113. {
  114. int cpu = cpu_logical_map(0);
  115. scu_enable(scu_base_addr());
  116. /* Map the reset vector (in headsmp.S) */
  117. __raw_writel(__pa(shmobile_secondary_vector), AVECR);
  118. /* enable cache coherency on CPU0 */
  119. modify_scu_cpu_psr(0, 3 << (cpu * 8));
  120. r8a7779_pm_init();
  121. /* power off secondary CPUs */
  122. r8a7779_platform_cpu_kill(1);
  123. r8a7779_platform_cpu_kill(2);
  124. r8a7779_platform_cpu_kill(3);
  125. }