clock-sh7377.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * SH7377 clock framework support
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/io.h>
  22. #include <linux/sh_clk.h>
  23. #include <linux/clkdev.h>
  24. #include <mach/common.h>
  25. /* SH7377 registers */
  26. #define RTFRQCR 0xe6150000
  27. #define SYFRQCR 0xe6150004
  28. #define CMFRQCR 0xe61500E0
  29. #define VCLKCR1 0xe6150008
  30. #define VCLKCR2 0xe615000C
  31. #define VCLKCR3 0xe615001C
  32. #define FMSICKCR 0xe6150010
  33. #define FMSOCKCR 0xe6150014
  34. #define FSICKCR 0xe6150018
  35. #define PLLC1CR 0xe6150028
  36. #define PLLC2CR 0xe615002C
  37. #define SUBUSBCKCR 0xe6150080
  38. #define SPUCKCR 0xe6150084
  39. #define MSUCKCR 0xe6150088
  40. #define MVI3CKCR 0xe6150090
  41. #define HDMICKCR 0xe6150094
  42. #define MFCK1CR 0xe6150098
  43. #define MFCK2CR 0xe615009C
  44. #define DSITCKCR 0xe6150060
  45. #define DSIPCKCR 0xe6150064
  46. #define SMSTPCR0 0xe6150130
  47. #define SMSTPCR1 0xe6150134
  48. #define SMSTPCR2 0xe6150138
  49. #define SMSTPCR3 0xe615013C
  50. #define SMSTPCR4 0xe6150140
  51. /* Fixed 32 KHz root clock from EXTALR pin */
  52. static struct clk r_clk = {
  53. .rate = 32768,
  54. };
  55. /*
  56. * 26MHz default rate for the EXTALC1 root input clock.
  57. * If needed, reset this with clk_set_rate() from the platform code.
  58. */
  59. struct clk sh7377_extalc1_clk = {
  60. .rate = 26666666,
  61. };
  62. /*
  63. * 48MHz default rate for the EXTAL2 root input clock.
  64. * If needed, reset this with clk_set_rate() from the platform code.
  65. */
  66. struct clk sh7377_extal2_clk = {
  67. .rate = 48000000,
  68. };
  69. /* A fixed divide-by-2 block */
  70. static unsigned long div2_recalc(struct clk *clk)
  71. {
  72. return clk->parent->rate / 2;
  73. }
  74. static struct sh_clk_ops div2_clk_ops = {
  75. .recalc = div2_recalc,
  76. };
  77. /* Divide extalc1 by two */
  78. static struct clk extalc1_div2_clk = {
  79. .ops = &div2_clk_ops,
  80. .parent = &sh7377_extalc1_clk,
  81. };
  82. /* Divide extal2 by two */
  83. static struct clk extal2_div2_clk = {
  84. .ops = &div2_clk_ops,
  85. .parent = &sh7377_extal2_clk,
  86. };
  87. /* Divide extal2 by four */
  88. static struct clk extal2_div4_clk = {
  89. .ops = &div2_clk_ops,
  90. .parent = &extal2_div2_clk,
  91. };
  92. /* PLLC1 */
  93. static unsigned long pllc1_recalc(struct clk *clk)
  94. {
  95. unsigned long mult = 1;
  96. if (__raw_readl(PLLC1CR) & (1 << 14))
  97. mult = (((__raw_readl(RTFRQCR) >> 24) & 0x3f) + 1) * 2;
  98. return clk->parent->rate * mult;
  99. }
  100. static struct sh_clk_ops pllc1_clk_ops = {
  101. .recalc = pllc1_recalc,
  102. };
  103. static struct clk pllc1_clk = {
  104. .ops = &pllc1_clk_ops,
  105. .flags = CLK_ENABLE_ON_INIT,
  106. .parent = &extalc1_div2_clk,
  107. };
  108. /* Divide PLLC1 by two */
  109. static struct clk pllc1_div2_clk = {
  110. .ops = &div2_clk_ops,
  111. .parent = &pllc1_clk,
  112. };
  113. /* PLLC2 */
  114. static unsigned long pllc2_recalc(struct clk *clk)
  115. {
  116. unsigned long mult = 1;
  117. if (__raw_readl(PLLC2CR) & (1 << 31))
  118. mult = (((__raw_readl(PLLC2CR) >> 24) & 0x3f) + 1) * 2;
  119. return clk->parent->rate * mult;
  120. }
  121. static struct sh_clk_ops pllc2_clk_ops = {
  122. .recalc = pllc2_recalc,
  123. };
  124. static struct clk pllc2_clk = {
  125. .ops = &pllc2_clk_ops,
  126. .flags = CLK_ENABLE_ON_INIT,
  127. .parent = &extalc1_div2_clk,
  128. };
  129. static struct clk *main_clks[] = {
  130. &r_clk,
  131. &sh7377_extalc1_clk,
  132. &sh7377_extal2_clk,
  133. &extalc1_div2_clk,
  134. &extal2_div2_clk,
  135. &extal2_div4_clk,
  136. &pllc1_clk,
  137. &pllc1_div2_clk,
  138. &pllc2_clk,
  139. };
  140. static void div4_kick(struct clk *clk)
  141. {
  142. unsigned long value;
  143. /* set KICK bit in SYFRQCR to update hardware setting */
  144. value = __raw_readl(SYFRQCR);
  145. value |= (1 << 31);
  146. __raw_writel(value, SYFRQCR);
  147. }
  148. static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 18,
  149. 24, 32, 36, 48, 0, 72, 96, 0 };
  150. static struct clk_div_mult_table div4_div_mult_table = {
  151. .divisors = divisors,
  152. .nr_divisors = ARRAY_SIZE(divisors),
  153. };
  154. static struct clk_div4_table div4_table = {
  155. .div_mult_table = &div4_div_mult_table,
  156. .kick = div4_kick,
  157. };
  158. enum { DIV4_I, DIV4_ZG, DIV4_B, DIV4_M1, DIV4_CSIR,
  159. DIV4_ZTR, DIV4_ZT, DIV4_Z, DIV4_HP,
  160. DIV4_ZS, DIV4_ZB, DIV4_ZB3, DIV4_CP, DIV4_NR };
  161. #define DIV4(_reg, _bit, _mask, _flags) \
  162. SH_CLK_DIV4(&pllc1_clk, _reg, _bit, _mask, _flags)
  163. static struct clk div4_clks[DIV4_NR] = {
  164. [DIV4_I] = DIV4(RTFRQCR, 20, 0x6fff, CLK_ENABLE_ON_INIT),
  165. [DIV4_ZG] = DIV4(RTFRQCR, 16, 0x6fff, CLK_ENABLE_ON_INIT),
  166. [DIV4_B] = DIV4(RTFRQCR, 8, 0x6fff, CLK_ENABLE_ON_INIT),
  167. [DIV4_M1] = DIV4(RTFRQCR, 4, 0x6fff, CLK_ENABLE_ON_INIT),
  168. [DIV4_CSIR] = DIV4(RTFRQCR, 0, 0x6fff, 0),
  169. [DIV4_ZTR] = DIV4(SYFRQCR, 20, 0x6fff, 0),
  170. [DIV4_ZT] = DIV4(SYFRQCR, 16, 0x6fff, 0),
  171. [DIV4_Z] = DIV4(SYFRQCR, 12, 0x6fff, 0),
  172. [DIV4_HP] = DIV4(SYFRQCR, 4, 0x6fff, 0),
  173. [DIV4_ZS] = DIV4(CMFRQCR, 12, 0x6fff, 0),
  174. [DIV4_ZB] = DIV4(CMFRQCR, 8, 0x6fff, 0),
  175. [DIV4_ZB3] = DIV4(CMFRQCR, 4, 0x6fff, 0),
  176. [DIV4_CP] = DIV4(CMFRQCR, 0, 0x6fff, 0),
  177. };
  178. enum { DIV6_VCK1, DIV6_VCK2, DIV6_VCK3, DIV6_FMSI, DIV6_FMSO,
  179. DIV6_FSI, DIV6_SUB, DIV6_SPU, DIV6_MSU, DIV6_MVI3, DIV6_HDMI,
  180. DIV6_MF1, DIV6_MF2, DIV6_DSIT, DIV6_DSIP,
  181. DIV6_NR };
  182. static struct clk div6_clks[] = {
  183. [DIV6_VCK1] = SH_CLK_DIV6(&pllc1_div2_clk, VCLKCR1, 0),
  184. [DIV6_VCK2] = SH_CLK_DIV6(&pllc1_div2_clk, VCLKCR2, 0),
  185. [DIV6_VCK3] = SH_CLK_DIV6(&pllc1_div2_clk, VCLKCR3, 0),
  186. [DIV6_FMSI] = SH_CLK_DIV6(&pllc1_div2_clk, FMSICKCR, 0),
  187. [DIV6_FMSO] = SH_CLK_DIV6(&pllc1_div2_clk, FMSOCKCR, 0),
  188. [DIV6_FSI] = SH_CLK_DIV6(&pllc1_div2_clk, FSICKCR, 0),
  189. [DIV6_SUB] = SH_CLK_DIV6(&sh7377_extal2_clk, SUBUSBCKCR, 0),
  190. [DIV6_SPU] = SH_CLK_DIV6(&pllc1_div2_clk, SPUCKCR, 0),
  191. [DIV6_MSU] = SH_CLK_DIV6(&pllc1_div2_clk, MSUCKCR, 0),
  192. [DIV6_MVI3] = SH_CLK_DIV6(&pllc1_div2_clk, MVI3CKCR, 0),
  193. [DIV6_HDMI] = SH_CLK_DIV6(&pllc1_div2_clk, HDMICKCR, 0),
  194. [DIV6_MF1] = SH_CLK_DIV6(&pllc1_div2_clk, MFCK1CR, 0),
  195. [DIV6_MF2] = SH_CLK_DIV6(&pllc1_div2_clk, MFCK2CR, 0),
  196. [DIV6_DSIT] = SH_CLK_DIV6(&pllc1_div2_clk, DSITCKCR, 0),
  197. [DIV6_DSIP] = SH_CLK_DIV6(&pllc1_div2_clk, DSIPCKCR, 0),
  198. };
  199. enum { MSTP001,
  200. MSTP131, MSTP130, MSTP129, MSTP128, MSTP116, MSTP106, MSTP101,
  201. MSTP223, MSTP207, MSTP206, MSTP204, MSTP203, MSTP202, MSTP201, MSTP200,
  202. MSTP331, MSTP329, MSTP325, MSTP323, MSTP322,
  203. MSTP315, MSTP314, MSTP313,
  204. MSTP403,
  205. MSTP_NR };
  206. #define MSTP(_parent, _reg, _bit, _flags) \
  207. SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
  208. static struct clk mstp_clks[] = {
  209. [MSTP001] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR0, 1, 0), /* IIC2 */
  210. [MSTP131] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 31, 0), /* VEU3 */
  211. [MSTP130] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 30, 0), /* VEU2 */
  212. [MSTP129] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 29, 0), /* VEU1 */
  213. [MSTP128] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 28, 0), /* VEU0 */
  214. [MSTP116] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR1, 16, 0), /* IIC0 */
  215. [MSTP106] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 6, 0), /* JPU */
  216. [MSTP101] = MSTP(&div4_clks[DIV4_M1], SMSTPCR1, 1, 0), /* VPU */
  217. [MSTP223] = MSTP(&div6_clks[DIV6_SPU], SMSTPCR2, 23, 0), /* SPU2 */
  218. [MSTP207] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 7, 0), /* SCIFA5 */
  219. [MSTP206] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 6, 0), /* SCIFB */
  220. [MSTP204] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 4, 0), /* SCIFA0 */
  221. [MSTP203] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 3, 0), /* SCIFA1 */
  222. [MSTP202] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 2, 0), /* SCIFA2 */
  223. [MSTP201] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 1, 0), /* SCIFA3 */
  224. [MSTP200] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 0, 0), /* SCIFA4 */
  225. [MSTP331] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR3, 31, 0), /* SCIFA6 */
  226. [MSTP329] = MSTP(&r_clk, SMSTPCR3, 29, 0), /* CMT10 */
  227. [MSTP325] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR3, 25, 0), /* IRDA */
  228. [MSTP323] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR3, 23, 0), /* IIC1 */
  229. [MSTP322] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR3, 22, 0), /* USB0 */
  230. [MSTP315] = MSTP(&div4_clks[DIV4_HP], SMSTPCR3, 15, 0), /* FLCTL */
  231. [MSTP314] = MSTP(&div4_clks[DIV4_HP], SMSTPCR3, 14, 0), /* SDHI0 */
  232. [MSTP313] = MSTP(&div4_clks[DIV4_HP], SMSTPCR3, 13, 0), /* SDHI1 */
  233. [MSTP403] = MSTP(&r_clk, SMSTPCR4, 3, 0), /* KEYSC */
  234. };
  235. static struct clk_lookup lookups[] = {
  236. /* main clocks */
  237. CLKDEV_CON_ID("r_clk", &r_clk),
  238. CLKDEV_CON_ID("extalc1", &sh7377_extalc1_clk),
  239. CLKDEV_CON_ID("extal2", &sh7377_extal2_clk),
  240. CLKDEV_CON_ID("extalc1_div2_clk", &extalc1_div2_clk),
  241. CLKDEV_CON_ID("extal2_div2_clk", &extal2_div2_clk),
  242. CLKDEV_CON_ID("extal2_div4_clk", &extal2_div4_clk),
  243. CLKDEV_CON_ID("pllc1_clk", &pllc1_clk),
  244. CLKDEV_CON_ID("pllc1_div2_clk", &pllc1_div2_clk),
  245. CLKDEV_CON_ID("pllc2_clk", &pllc2_clk),
  246. /* DIV4 clocks */
  247. CLKDEV_CON_ID("i_clk", &div4_clks[DIV4_I]),
  248. CLKDEV_CON_ID("zg_clk", &div4_clks[DIV4_ZG]),
  249. CLKDEV_CON_ID("b_clk", &div4_clks[DIV4_B]),
  250. CLKDEV_CON_ID("m1_clk", &div4_clks[DIV4_M1]),
  251. CLKDEV_CON_ID("csir_clk", &div4_clks[DIV4_CSIR]),
  252. CLKDEV_CON_ID("ztr_clk", &div4_clks[DIV4_ZTR]),
  253. CLKDEV_CON_ID("zt_clk", &div4_clks[DIV4_ZT]),
  254. CLKDEV_CON_ID("z_clk", &div4_clks[DIV4_Z]),
  255. CLKDEV_CON_ID("hp_clk", &div4_clks[DIV4_HP]),
  256. CLKDEV_CON_ID("zs_clk", &div4_clks[DIV4_ZS]),
  257. CLKDEV_CON_ID("zb_clk", &div4_clks[DIV4_ZB]),
  258. CLKDEV_CON_ID("zb3_clk", &div4_clks[DIV4_ZB3]),
  259. CLKDEV_CON_ID("cp_clk", &div4_clks[DIV4_CP]),
  260. /* DIV6 clocks */
  261. CLKDEV_CON_ID("vck1_clk", &div6_clks[DIV6_VCK1]),
  262. CLKDEV_CON_ID("vck2_clk", &div6_clks[DIV6_VCK2]),
  263. CLKDEV_CON_ID("vck3_clk", &div6_clks[DIV6_VCK3]),
  264. CLKDEV_CON_ID("fmsi_clk", &div6_clks[DIV6_FMSI]),
  265. CLKDEV_CON_ID("fmso_clk", &div6_clks[DIV6_FMSO]),
  266. CLKDEV_CON_ID("fsi_clk", &div6_clks[DIV6_FSI]),
  267. CLKDEV_CON_ID("sub_clk", &div6_clks[DIV6_SUB]),
  268. CLKDEV_CON_ID("spu_clk", &div6_clks[DIV6_SPU]),
  269. CLKDEV_CON_ID("msu_clk", &div6_clks[DIV6_MSU]),
  270. CLKDEV_CON_ID("mvi3_clk", &div6_clks[DIV6_MVI3]),
  271. CLKDEV_CON_ID("hdmi_clk", &div6_clks[DIV6_HDMI]),
  272. CLKDEV_CON_ID("mf1_clk", &div6_clks[DIV6_MF1]),
  273. CLKDEV_CON_ID("mf2_clk", &div6_clks[DIV6_MF2]),
  274. CLKDEV_CON_ID("dsit_clk", &div6_clks[DIV6_DSIT]),
  275. CLKDEV_CON_ID("dsip_clk", &div6_clks[DIV6_DSIP]),
  276. /* MSTP32 clocks */
  277. CLKDEV_DEV_ID("i2c-sh_mobile.2", &mstp_clks[MSTP001]), /* IIC2 */
  278. CLKDEV_DEV_ID("uio_pdrv_genirq.4", &mstp_clks[MSTP131]), /* VEU3 */
  279. CLKDEV_DEV_ID("uio_pdrv_genirq.3", &mstp_clks[MSTP130]), /* VEU2 */
  280. CLKDEV_DEV_ID("uio_pdrv_genirq.2", &mstp_clks[MSTP129]), /* VEU1 */
  281. CLKDEV_DEV_ID("uio_pdrv_genirq.1", &mstp_clks[MSTP128]), /* VEU0 */
  282. CLKDEV_DEV_ID("i2c-sh_mobile.0", &mstp_clks[MSTP116]), /* IIC0 */
  283. CLKDEV_DEV_ID("uio_pdrv_genirq.5", &mstp_clks[MSTP106]), /* JPU */
  284. CLKDEV_DEV_ID("uio_pdrv_genirq.0", &mstp_clks[MSTP101]), /* VPU */
  285. CLKDEV_DEV_ID("uio_pdrv_genirq.6", &mstp_clks[MSTP223]), /* SPU2DSP0 */
  286. CLKDEV_DEV_ID("uio_pdrv_genirq.7", &mstp_clks[MSTP223]), /* SPU2DSP1 */
  287. CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[MSTP207]), /* SCIFA5 */
  288. CLKDEV_DEV_ID("sh-sci.7", &mstp_clks[MSTP206]), /* SCIFB */
  289. CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[MSTP204]), /* SCIFA0 */
  290. CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[MSTP203]), /* SCIFA1 */
  291. CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[MSTP202]), /* SCIFA2 */
  292. CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[MSTP201]), /* SCIFA3 */
  293. CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[MSTP200]), /* SCIFA4 */
  294. CLKDEV_DEV_ID("sh-sci.6", &mstp_clks[MSTP331]), /* SCIFA6 */
  295. CLKDEV_DEV_ID("sh_cmt.10", &mstp_clks[MSTP329]), /* CMT10 */
  296. CLKDEV_DEV_ID("sh_irda", &mstp_clks[MSTP325]), /* IRDA */
  297. CLKDEV_DEV_ID("i2c-sh_mobile.1", &mstp_clks[MSTP323]), /* IIC1 */
  298. CLKDEV_DEV_ID("r8a66597_hcd.0", &mstp_clks[MSTP322]), /* USBHS */
  299. CLKDEV_DEV_ID("r8a66597_udc.0", &mstp_clks[MSTP322]), /* USBHS */
  300. CLKDEV_DEV_ID("sh_flctl", &mstp_clks[MSTP315]), /* FLCTL */
  301. CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[MSTP314]), /* SDHI0 */
  302. CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP313]), /* SDHI1 */
  303. CLKDEV_DEV_ID("sh_keysc.0", &mstp_clks[MSTP403]), /* KEYSC */
  304. };
  305. void __init sh7377_clock_init(void)
  306. {
  307. int k, ret = 0;
  308. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  309. ret = clk_register(main_clks[k]);
  310. if (!ret)
  311. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  312. if (!ret)
  313. ret = sh_clk_div6_register(div6_clks, DIV6_NR);
  314. if (!ret)
  315. ret = sh_clk_mstp32_register(mstp_clks, MSTP_NR);
  316. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  317. if (!ret)
  318. shmobile_clk_init();
  319. else
  320. panic("failed to setup sh7377 clocks\n");
  321. }