clock-sh7372.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * SH7372 clock framework support
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/io.h>
  22. #include <linux/sh_clk.h>
  23. #include <linux/clkdev.h>
  24. #include <mach/common.h>
  25. /* SH7372 registers */
  26. #define FRQCRA 0xe6150000
  27. #define FRQCRB 0xe6150004
  28. #define FRQCRC 0xe61500e0
  29. #define FRQCRD 0xe61500e4
  30. #define VCLKCR1 0xe6150008
  31. #define VCLKCR2 0xe615000c
  32. #define VCLKCR3 0xe615001c
  33. #define FMSICKCR 0xe6150010
  34. #define FMSOCKCR 0xe6150014
  35. #define FSIACKCR 0xe6150018
  36. #define FSIBCKCR 0xe6150090
  37. #define SUBCKCR 0xe6150080
  38. #define SPUCKCR 0xe6150084
  39. #define VOUCKCR 0xe6150088
  40. #define HDMICKCR 0xe6150094
  41. #define DSITCKCR 0xe6150060
  42. #define DSI0PCKCR 0xe6150064
  43. #define DSI1PCKCR 0xe6150098
  44. #define PLLC01CR 0xe6150028
  45. #define PLLC2CR 0xe615002c
  46. #define RMSTPCR0 0xe6150110
  47. #define RMSTPCR1 0xe6150114
  48. #define RMSTPCR2 0xe6150118
  49. #define RMSTPCR3 0xe615011c
  50. #define RMSTPCR4 0xe6150120
  51. #define SMSTPCR0 0xe6150130
  52. #define SMSTPCR1 0xe6150134
  53. #define SMSTPCR2 0xe6150138
  54. #define SMSTPCR3 0xe615013c
  55. #define SMSTPCR4 0xe6150140
  56. #define FSIDIVA 0xFE1F8000
  57. #define FSIDIVB 0xFE1F8008
  58. /* Platforms must set frequency on their DV_CLKI pin */
  59. struct clk sh7372_dv_clki_clk = {
  60. };
  61. /* Fixed 32 KHz root clock from EXTALR pin */
  62. static struct clk r_clk = {
  63. .rate = 32768,
  64. };
  65. /*
  66. * 26MHz default rate for the EXTAL1 root input clock.
  67. * If needed, reset this with clk_set_rate() from the platform code.
  68. */
  69. struct clk sh7372_extal1_clk = {
  70. .rate = 26000000,
  71. };
  72. /*
  73. * 48MHz default rate for the EXTAL2 root input clock.
  74. * If needed, reset this with clk_set_rate() from the platform code.
  75. */
  76. struct clk sh7372_extal2_clk = {
  77. .rate = 48000000,
  78. };
  79. /* A fixed divide-by-2 block */
  80. static unsigned long div2_recalc(struct clk *clk)
  81. {
  82. return clk->parent->rate / 2;
  83. }
  84. static struct sh_clk_ops div2_clk_ops = {
  85. .recalc = div2_recalc,
  86. };
  87. /* Divide dv_clki by two */
  88. struct clk sh7372_dv_clki_div2_clk = {
  89. .ops = &div2_clk_ops,
  90. .parent = &sh7372_dv_clki_clk,
  91. };
  92. /* Divide extal1 by two */
  93. static struct clk extal1_div2_clk = {
  94. .ops = &div2_clk_ops,
  95. .parent = &sh7372_extal1_clk,
  96. };
  97. /* Divide extal2 by two */
  98. static struct clk extal2_div2_clk = {
  99. .ops = &div2_clk_ops,
  100. .parent = &sh7372_extal2_clk,
  101. };
  102. /* Divide extal2 by four */
  103. static struct clk extal2_div4_clk = {
  104. .ops = &div2_clk_ops,
  105. .parent = &extal2_div2_clk,
  106. };
  107. /* PLLC0 and PLLC1 */
  108. static unsigned long pllc01_recalc(struct clk *clk)
  109. {
  110. unsigned long mult = 1;
  111. if (__raw_readl(PLLC01CR) & (1 << 14))
  112. mult = (((__raw_readl(clk->enable_reg) >> 24) & 0x3f) + 1) * 2;
  113. return clk->parent->rate * mult;
  114. }
  115. static struct sh_clk_ops pllc01_clk_ops = {
  116. .recalc = pllc01_recalc,
  117. };
  118. static struct clk pllc0_clk = {
  119. .ops = &pllc01_clk_ops,
  120. .flags = CLK_ENABLE_ON_INIT,
  121. .parent = &extal1_div2_clk,
  122. .enable_reg = (void __iomem *)FRQCRC,
  123. };
  124. static struct clk pllc1_clk = {
  125. .ops = &pllc01_clk_ops,
  126. .flags = CLK_ENABLE_ON_INIT,
  127. .parent = &extal1_div2_clk,
  128. .enable_reg = (void __iomem *)FRQCRA,
  129. };
  130. /* Divide PLLC1 by two */
  131. static struct clk pllc1_div2_clk = {
  132. .ops = &div2_clk_ops,
  133. .parent = &pllc1_clk,
  134. };
  135. /* PLLC2 */
  136. /* Indices are important - they are the actual src selecting values */
  137. static struct clk *pllc2_parent[] = {
  138. [0] = &extal1_div2_clk,
  139. [1] = &extal2_div2_clk,
  140. [2] = &sh7372_dv_clki_div2_clk,
  141. };
  142. /* Only multipliers 20 * 2 to 46 * 2 are valid, last entry for CPUFREQ_TABLE_END */
  143. static struct cpufreq_frequency_table pllc2_freq_table[29];
  144. static void pllc2_table_rebuild(struct clk *clk)
  145. {
  146. int i;
  147. /* Initialise PLLC2 frequency table */
  148. for (i = 0; i < ARRAY_SIZE(pllc2_freq_table) - 2; i++) {
  149. pllc2_freq_table[i].frequency = clk->parent->rate * (i + 20) * 2;
  150. pllc2_freq_table[i].index = i;
  151. }
  152. /* This is a special entry - switching PLL off makes it a repeater */
  153. pllc2_freq_table[i].frequency = clk->parent->rate;
  154. pllc2_freq_table[i].index = i;
  155. pllc2_freq_table[++i].frequency = CPUFREQ_TABLE_END;
  156. pllc2_freq_table[i].index = i;
  157. }
  158. static unsigned long pllc2_recalc(struct clk *clk)
  159. {
  160. unsigned long mult = 1;
  161. pllc2_table_rebuild(clk);
  162. /*
  163. * If the PLL is off, mult == 1, clk->rate will be updated in
  164. * pllc2_enable().
  165. */
  166. if (__raw_readl(PLLC2CR) & (1 << 31))
  167. mult = (((__raw_readl(PLLC2CR) >> 24) & 0x3f) + 1) * 2;
  168. return clk->parent->rate * mult;
  169. }
  170. static long pllc2_round_rate(struct clk *clk, unsigned long rate)
  171. {
  172. return clk_rate_table_round(clk, clk->freq_table, rate);
  173. }
  174. static int pllc2_enable(struct clk *clk)
  175. {
  176. int i;
  177. __raw_writel(__raw_readl(PLLC2CR) | 0x80000000, PLLC2CR);
  178. for (i = 0; i < 100; i++)
  179. if (__raw_readl(PLLC2CR) & 0x80000000) {
  180. clk->rate = pllc2_recalc(clk);
  181. return 0;
  182. }
  183. pr_err("%s(): timeout!\n", __func__);
  184. return -ETIMEDOUT;
  185. }
  186. static void pllc2_disable(struct clk *clk)
  187. {
  188. __raw_writel(__raw_readl(PLLC2CR) & ~0x80000000, PLLC2CR);
  189. }
  190. static int pllc2_set_rate(struct clk *clk, unsigned long rate)
  191. {
  192. unsigned long value;
  193. int idx;
  194. idx = clk_rate_table_find(clk, clk->freq_table, rate);
  195. if (idx < 0)
  196. return idx;
  197. if (rate == clk->parent->rate)
  198. return -EINVAL;
  199. value = __raw_readl(PLLC2CR) & ~(0x3f << 24);
  200. __raw_writel(value | ((idx + 19) << 24), PLLC2CR);
  201. clk->rate = clk->freq_table[idx].frequency;
  202. return 0;
  203. }
  204. static int pllc2_set_parent(struct clk *clk, struct clk *parent)
  205. {
  206. u32 value;
  207. int ret, i;
  208. if (!clk->parent_table || !clk->parent_num)
  209. return -EINVAL;
  210. /* Search the parent */
  211. for (i = 0; i < clk->parent_num; i++)
  212. if (clk->parent_table[i] == parent)
  213. break;
  214. if (i == clk->parent_num)
  215. return -ENODEV;
  216. ret = clk_reparent(clk, parent);
  217. if (ret < 0)
  218. return ret;
  219. value = __raw_readl(PLLC2CR) & ~(3 << 6);
  220. __raw_writel(value | (i << 6), PLLC2CR);
  221. /* Rebiuld the frequency table */
  222. pllc2_table_rebuild(clk);
  223. return 0;
  224. }
  225. static struct sh_clk_ops pllc2_clk_ops = {
  226. .recalc = pllc2_recalc,
  227. .round_rate = pllc2_round_rate,
  228. .set_rate = pllc2_set_rate,
  229. .enable = pllc2_enable,
  230. .disable = pllc2_disable,
  231. .set_parent = pllc2_set_parent,
  232. };
  233. struct clk sh7372_pllc2_clk = {
  234. .ops = &pllc2_clk_ops,
  235. .parent = &extal1_div2_clk,
  236. .freq_table = pllc2_freq_table,
  237. .nr_freqs = ARRAY_SIZE(pllc2_freq_table) - 1,
  238. .parent_table = pllc2_parent,
  239. .parent_num = ARRAY_SIZE(pllc2_parent),
  240. };
  241. /* External input clock (pin name: FSIACK/FSIBCK ) */
  242. struct clk sh7372_fsiack_clk = {
  243. };
  244. struct clk sh7372_fsibck_clk = {
  245. };
  246. static struct clk *main_clks[] = {
  247. &sh7372_dv_clki_clk,
  248. &r_clk,
  249. &sh7372_extal1_clk,
  250. &sh7372_extal2_clk,
  251. &sh7372_dv_clki_div2_clk,
  252. &extal1_div2_clk,
  253. &extal2_div2_clk,
  254. &extal2_div4_clk,
  255. &pllc0_clk,
  256. &pllc1_clk,
  257. &pllc1_div2_clk,
  258. &sh7372_pllc2_clk,
  259. &sh7372_fsiack_clk,
  260. &sh7372_fsibck_clk,
  261. };
  262. static void div4_kick(struct clk *clk)
  263. {
  264. unsigned long value;
  265. /* set KICK bit in FRQCRB to update hardware setting */
  266. value = __raw_readl(FRQCRB);
  267. value |= (1 << 31);
  268. __raw_writel(value, FRQCRB);
  269. }
  270. static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 18,
  271. 24, 32, 36, 48, 0, 72, 96, 0 };
  272. static struct clk_div_mult_table div4_div_mult_table = {
  273. .divisors = divisors,
  274. .nr_divisors = ARRAY_SIZE(divisors),
  275. };
  276. static struct clk_div4_table div4_table = {
  277. .div_mult_table = &div4_div_mult_table,
  278. .kick = div4_kick,
  279. };
  280. enum { DIV4_I, DIV4_ZG, DIV4_B, DIV4_M1, DIV4_CSIR,
  281. DIV4_ZTR, DIV4_ZT, DIV4_ZX, DIV4_HP,
  282. DIV4_ISPB, DIV4_S, DIV4_ZB, DIV4_ZB3, DIV4_CP,
  283. DIV4_DDRP, DIV4_NR };
  284. #define DIV4(_reg, _bit, _mask, _flags) \
  285. SH_CLK_DIV4(&pllc1_clk, _reg, _bit, _mask, _flags)
  286. static struct clk div4_clks[DIV4_NR] = {
  287. [DIV4_I] = DIV4(FRQCRA, 20, 0x6fff, CLK_ENABLE_ON_INIT),
  288. [DIV4_ZG] = DIV4(FRQCRA, 16, 0x6fff, CLK_ENABLE_ON_INIT),
  289. [DIV4_B] = DIV4(FRQCRA, 8, 0x6fff, CLK_ENABLE_ON_INIT),
  290. [DIV4_M1] = DIV4(FRQCRA, 4, 0x6fff, CLK_ENABLE_ON_INIT),
  291. [DIV4_CSIR] = DIV4(FRQCRA, 0, 0x6fff, 0),
  292. [DIV4_ZTR] = DIV4(FRQCRB, 20, 0x6fff, 0),
  293. [DIV4_ZT] = DIV4(FRQCRB, 16, 0x6fff, 0),
  294. [DIV4_ZX] = DIV4(FRQCRB, 12, 0x6fff, 0),
  295. [DIV4_HP] = DIV4(FRQCRB, 4, 0x6fff, 0),
  296. [DIV4_ISPB] = DIV4(FRQCRC, 20, 0x6fff, 0),
  297. [DIV4_S] = DIV4(FRQCRC, 12, 0x6fff, 0),
  298. [DIV4_ZB] = DIV4(FRQCRC, 8, 0x6fff, 0),
  299. [DIV4_ZB3] = DIV4(FRQCRC, 4, 0x6fff, 0),
  300. [DIV4_CP] = DIV4(FRQCRC, 0, 0x6fff, 0),
  301. [DIV4_DDRP] = DIV4(FRQCRD, 0, 0x677c, 0),
  302. };
  303. enum { DIV6_VCK1, DIV6_VCK2, DIV6_VCK3, DIV6_FMSI, DIV6_FMSO,
  304. DIV6_SUB, DIV6_SPU,
  305. DIV6_VOU, DIV6_DSIT, DIV6_DSI0P, DIV6_DSI1P,
  306. DIV6_NR };
  307. static struct clk div6_clks[DIV6_NR] = {
  308. [DIV6_VCK1] = SH_CLK_DIV6(&pllc1_div2_clk, VCLKCR1, 0),
  309. [DIV6_VCK2] = SH_CLK_DIV6(&pllc1_div2_clk, VCLKCR2, 0),
  310. [DIV6_VCK3] = SH_CLK_DIV6(&pllc1_div2_clk, VCLKCR3, 0),
  311. [DIV6_FMSI] = SH_CLK_DIV6(&pllc1_div2_clk, FMSICKCR, 0),
  312. [DIV6_FMSO] = SH_CLK_DIV6(&pllc1_div2_clk, FMSOCKCR, 0),
  313. [DIV6_SUB] = SH_CLK_DIV6(&sh7372_extal2_clk, SUBCKCR, 0),
  314. [DIV6_SPU] = SH_CLK_DIV6(&pllc1_div2_clk, SPUCKCR, 0),
  315. [DIV6_VOU] = SH_CLK_DIV6(&pllc1_div2_clk, VOUCKCR, 0),
  316. [DIV6_DSIT] = SH_CLK_DIV6(&pllc1_div2_clk, DSITCKCR, 0),
  317. [DIV6_DSI0P] = SH_CLK_DIV6(&pllc1_div2_clk, DSI0PCKCR, 0),
  318. [DIV6_DSI1P] = SH_CLK_DIV6(&pllc1_div2_clk, DSI1PCKCR, 0),
  319. };
  320. enum { DIV6_HDMI, DIV6_FSIA, DIV6_FSIB, DIV6_REPARENT_NR };
  321. /* Indices are important - they are the actual src selecting values */
  322. static struct clk *hdmi_parent[] = {
  323. [0] = &pllc1_div2_clk,
  324. [1] = &sh7372_pllc2_clk,
  325. [2] = &sh7372_dv_clki_clk,
  326. [3] = NULL, /* pllc2_div4 not implemented yet */
  327. };
  328. static struct clk *fsiackcr_parent[] = {
  329. [0] = &pllc1_div2_clk,
  330. [1] = &sh7372_pllc2_clk,
  331. [2] = &sh7372_fsiack_clk, /* external input for FSI A */
  332. [3] = NULL, /* setting prohibited */
  333. };
  334. static struct clk *fsibckcr_parent[] = {
  335. [0] = &pllc1_div2_clk,
  336. [1] = &sh7372_pllc2_clk,
  337. [2] = &sh7372_fsibck_clk, /* external input for FSI B */
  338. [3] = NULL, /* setting prohibited */
  339. };
  340. static struct clk div6_reparent_clks[DIV6_REPARENT_NR] = {
  341. [DIV6_HDMI] = SH_CLK_DIV6_EXT(HDMICKCR, 0,
  342. hdmi_parent, ARRAY_SIZE(hdmi_parent), 6, 2),
  343. [DIV6_FSIA] = SH_CLK_DIV6_EXT(FSIACKCR, 0,
  344. fsiackcr_parent, ARRAY_SIZE(fsiackcr_parent), 6, 2),
  345. [DIV6_FSIB] = SH_CLK_DIV6_EXT(FSIBCKCR, 0,
  346. fsibckcr_parent, ARRAY_SIZE(fsibckcr_parent), 6, 2),
  347. };
  348. /* FSI DIV */
  349. static unsigned long fsidiv_recalc(struct clk *clk)
  350. {
  351. unsigned long value;
  352. value = __raw_readl(clk->mapping->base);
  353. value >>= 16;
  354. if (value < 2)
  355. return 0;
  356. return clk->parent->rate / value;
  357. }
  358. static long fsidiv_round_rate(struct clk *clk, unsigned long rate)
  359. {
  360. return clk_rate_div_range_round(clk, 2, 0xffff, rate);
  361. }
  362. static void fsidiv_disable(struct clk *clk)
  363. {
  364. __raw_writel(0, clk->mapping->base);
  365. }
  366. static int fsidiv_enable(struct clk *clk)
  367. {
  368. unsigned long value;
  369. value = __raw_readl(clk->mapping->base) >> 16;
  370. if (value < 2)
  371. return -EIO;
  372. __raw_writel((value << 16) | 0x3, clk->mapping->base);
  373. return 0;
  374. }
  375. static int fsidiv_set_rate(struct clk *clk, unsigned long rate)
  376. {
  377. int idx;
  378. idx = (clk->parent->rate / rate) & 0xffff;
  379. if (idx < 2)
  380. return -EINVAL;
  381. __raw_writel(idx << 16, clk->mapping->base);
  382. return 0;
  383. }
  384. static struct sh_clk_ops fsidiv_clk_ops = {
  385. .recalc = fsidiv_recalc,
  386. .round_rate = fsidiv_round_rate,
  387. .set_rate = fsidiv_set_rate,
  388. .enable = fsidiv_enable,
  389. .disable = fsidiv_disable,
  390. };
  391. static struct clk_mapping fsidiva_clk_mapping = {
  392. .phys = FSIDIVA,
  393. .len = 8,
  394. };
  395. struct clk sh7372_fsidiva_clk = {
  396. .ops = &fsidiv_clk_ops,
  397. .parent = &div6_reparent_clks[DIV6_FSIA], /* late install */
  398. .mapping = &fsidiva_clk_mapping,
  399. };
  400. static struct clk_mapping fsidivb_clk_mapping = {
  401. .phys = FSIDIVB,
  402. .len = 8,
  403. };
  404. struct clk sh7372_fsidivb_clk = {
  405. .ops = &fsidiv_clk_ops,
  406. .parent = &div6_reparent_clks[DIV6_FSIB], /* late install */
  407. .mapping = &fsidivb_clk_mapping,
  408. };
  409. static struct clk *late_main_clks[] = {
  410. &sh7372_fsidiva_clk,
  411. &sh7372_fsidivb_clk,
  412. };
  413. enum { MSTP001, MSTP000,
  414. MSTP131, MSTP130,
  415. MSTP129, MSTP128, MSTP127, MSTP126, MSTP125,
  416. MSTP118, MSTP117, MSTP116, MSTP113,
  417. MSTP106, MSTP101, MSTP100,
  418. MSTP223,
  419. MSTP218, MSTP217, MSTP216, MSTP214, MSTP208, MSTP207,
  420. MSTP206, MSTP205, MSTP204, MSTP203, MSTP202, MSTP201, MSTP200,
  421. MSTP328, MSTP323, MSTP322, MSTP315, MSTP314, MSTP313, MSTP312,
  422. MSTP423, MSTP415, MSTP413, MSTP411, MSTP410, MSTP407, MSTP406,
  423. MSTP405, MSTP404, MSTP403, MSTP400,
  424. MSTP_NR };
  425. #define MSTP(_parent, _reg, _bit, _flags) \
  426. SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
  427. static struct clk mstp_clks[MSTP_NR] = {
  428. [MSTP001] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR0, 1, 0), /* IIC2 */
  429. [MSTP000] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR0, 0, 0), /* MSIOF0 */
  430. [MSTP131] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 31, 0), /* VEU3 */
  431. [MSTP130] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 30, 0), /* VEU2 */
  432. [MSTP129] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 29, 0), /* VEU1 */
  433. [MSTP128] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 28, 0), /* VEU0 */
  434. [MSTP127] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 27, 0), /* CEU */
  435. [MSTP126] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 26, 0), /* CSI2 */
  436. [MSTP125] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR1, 25, 0), /* TMU0 */
  437. [MSTP118] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 18, 0), /* DSITX */
  438. [MSTP117] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 17, 0), /* LCDC1 */
  439. [MSTP116] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR1, 16, 0), /* IIC0 */
  440. [MSTP113] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR1, 13, 0), /* MERAM */
  441. [MSTP106] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 6, 0), /* JPU */
  442. [MSTP101] = MSTP(&div4_clks[DIV4_M1], SMSTPCR1, 1, 0), /* VPU */
  443. [MSTP100] = MSTP(&div4_clks[DIV4_B], SMSTPCR1, 0, 0), /* LCDC0 */
  444. [MSTP223] = MSTP(&div6_clks[DIV6_SPU], SMSTPCR2, 23, 0), /* SPU2 */
  445. [MSTP218] = MSTP(&div4_clks[DIV4_HP], SMSTPCR2, 18, 0), /* DMAC1 */
  446. [MSTP217] = MSTP(&div4_clks[DIV4_HP], SMSTPCR2, 17, 0), /* DMAC2 */
  447. [MSTP216] = MSTP(&div4_clks[DIV4_HP], SMSTPCR2, 16, 0), /* DMAC3 */
  448. [MSTP214] = MSTP(&div4_clks[DIV4_HP], SMSTPCR2, 14, 0), /* USBDMAC */
  449. [MSTP208] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 8, 0), /* MSIOF1 */
  450. [MSTP207] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 7, 0), /* SCIFA5 */
  451. [MSTP206] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 6, 0), /* SCIFB */
  452. [MSTP205] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 5, 0), /* MSIOF2 */
  453. [MSTP204] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 4, 0), /* SCIFA0 */
  454. [MSTP203] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 3, 0), /* SCIFA1 */
  455. [MSTP202] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 2, 0), /* SCIFA2 */
  456. [MSTP201] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 1, 0), /* SCIFA3 */
  457. [MSTP200] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR2, 0, 0), /* SCIFA4 */
  458. [MSTP328] = MSTP(&div6_clks[DIV6_SPU], SMSTPCR3, 28, 0), /* FSI2 */
  459. [MSTP323] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR3, 23, 0), /* IIC1 */
  460. [MSTP322] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR3, 22, 0), /* USB0 */
  461. [MSTP315] = MSTP(&div4_clks[DIV4_HP], SMSTPCR3, 15, 0), /* FLCTL*/
  462. [MSTP314] = MSTP(&div4_clks[DIV4_HP], SMSTPCR3, 14, 0), /* SDHI0 */
  463. [MSTP313] = MSTP(&div4_clks[DIV4_HP], SMSTPCR3, 13, 0), /* SDHI1 */
  464. [MSTP312] = MSTP(&div4_clks[DIV4_HP], SMSTPCR3, 12, 0), /* MMC */
  465. [MSTP423] = MSTP(&div4_clks[DIV4_B], SMSTPCR4, 23, 0), /* DSITX1 */
  466. [MSTP415] = MSTP(&div4_clks[DIV4_HP], SMSTPCR4, 15, 0), /* SDHI2 */
  467. [MSTP413] = MSTP(&pllc1_div2_clk, SMSTPCR4, 13, 0), /* HDMI */
  468. [MSTP411] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR4, 11, 0), /* IIC3 */
  469. [MSTP410] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR4, 10, 0), /* IIC4 */
  470. [MSTP407] = MSTP(&div4_clks[DIV4_HP], SMSTPCR4, 7, 0), /* USB-DMAC1 */
  471. [MSTP406] = MSTP(&div6_clks[DIV6_SUB], SMSTPCR4, 6, 0), /* USB1 */
  472. [MSTP405] = MSTP(&r_clk, SMSTPCR4, 5, 0), /* CMT4 */
  473. [MSTP404] = MSTP(&r_clk, SMSTPCR4, 4, 0), /* CMT3 */
  474. [MSTP403] = MSTP(&r_clk, SMSTPCR4, 3, 0), /* KEYSC */
  475. [MSTP400] = MSTP(&r_clk, SMSTPCR4, 0, 0), /* CMT2 */
  476. };
  477. static struct clk_lookup lookups[] = {
  478. /* main clocks */
  479. CLKDEV_CON_ID("dv_clki_div2_clk", &sh7372_dv_clki_div2_clk),
  480. CLKDEV_CON_ID("r_clk", &r_clk),
  481. CLKDEV_CON_ID("extal1", &sh7372_extal1_clk),
  482. CLKDEV_CON_ID("extal2", &sh7372_extal2_clk),
  483. CLKDEV_CON_ID("extal1_div2_clk", &extal1_div2_clk),
  484. CLKDEV_CON_ID("extal2_div2_clk", &extal2_div2_clk),
  485. CLKDEV_CON_ID("extal2_div4_clk", &extal2_div4_clk),
  486. CLKDEV_CON_ID("pllc0_clk", &pllc0_clk),
  487. CLKDEV_CON_ID("pllc1_clk", &pllc1_clk),
  488. CLKDEV_CON_ID("pllc1_div2_clk", &pllc1_div2_clk),
  489. CLKDEV_CON_ID("pllc2_clk", &sh7372_pllc2_clk),
  490. /* DIV4 clocks */
  491. CLKDEV_CON_ID("i_clk", &div4_clks[DIV4_I]),
  492. CLKDEV_CON_ID("zg_clk", &div4_clks[DIV4_ZG]),
  493. CLKDEV_CON_ID("b_clk", &div4_clks[DIV4_B]),
  494. CLKDEV_CON_ID("m1_clk", &div4_clks[DIV4_M1]),
  495. CLKDEV_CON_ID("csir_clk", &div4_clks[DIV4_CSIR]),
  496. CLKDEV_CON_ID("ztr_clk", &div4_clks[DIV4_ZTR]),
  497. CLKDEV_CON_ID("zt_clk", &div4_clks[DIV4_ZT]),
  498. CLKDEV_CON_ID("zx_clk", &div4_clks[DIV4_ZX]),
  499. CLKDEV_CON_ID("hp_clk", &div4_clks[DIV4_HP]),
  500. CLKDEV_CON_ID("ispb_clk", &div4_clks[DIV4_ISPB]),
  501. CLKDEV_CON_ID("s_clk", &div4_clks[DIV4_S]),
  502. CLKDEV_CON_ID("zb_clk", &div4_clks[DIV4_ZB]),
  503. CLKDEV_CON_ID("zb3_clk", &div4_clks[DIV4_ZB3]),
  504. CLKDEV_CON_ID("cp_clk", &div4_clks[DIV4_CP]),
  505. CLKDEV_CON_ID("ddrp_clk", &div4_clks[DIV4_DDRP]),
  506. /* DIV6 clocks */
  507. CLKDEV_CON_ID("vck1_clk", &div6_clks[DIV6_VCK1]),
  508. CLKDEV_CON_ID("vck2_clk", &div6_clks[DIV6_VCK2]),
  509. CLKDEV_CON_ID("vck3_clk", &div6_clks[DIV6_VCK3]),
  510. CLKDEV_CON_ID("fmsi_clk", &div6_clks[DIV6_FMSI]),
  511. CLKDEV_CON_ID("fmso_clk", &div6_clks[DIV6_FMSO]),
  512. CLKDEV_CON_ID("sub_clk", &div6_clks[DIV6_SUB]),
  513. CLKDEV_CON_ID("spu_clk", &div6_clks[DIV6_SPU]),
  514. CLKDEV_CON_ID("vou_clk", &div6_clks[DIV6_VOU]),
  515. CLKDEV_CON_ID("hdmi_clk", &div6_reparent_clks[DIV6_HDMI]),
  516. CLKDEV_ICK_ID("dsit_clk", "sh-mipi-dsi.0", &div6_clks[DIV6_DSIT]),
  517. CLKDEV_ICK_ID("dsit_clk", "sh-mipi-dsi.1", &div6_clks[DIV6_DSIT]),
  518. CLKDEV_ICK_ID("dsip_clk", "sh-mipi-dsi.0", &div6_clks[DIV6_DSI0P]),
  519. CLKDEV_ICK_ID("dsip_clk", "sh-mipi-dsi.1", &div6_clks[DIV6_DSI1P]),
  520. /* MSTP32 clocks */
  521. CLKDEV_DEV_ID("i2c-sh_mobile.2", &mstp_clks[MSTP001]), /* IIC2 */
  522. CLKDEV_DEV_ID("spi_sh_msiof.0", &mstp_clks[MSTP000]), /* MSIOF0 */
  523. CLKDEV_DEV_ID("uio_pdrv_genirq.4", &mstp_clks[MSTP131]), /* VEU3 */
  524. CLKDEV_DEV_ID("uio_pdrv_genirq.3", &mstp_clks[MSTP130]), /* VEU2 */
  525. CLKDEV_DEV_ID("uio_pdrv_genirq.2", &mstp_clks[MSTP129]), /* VEU1 */
  526. CLKDEV_DEV_ID("uio_pdrv_genirq.1", &mstp_clks[MSTP128]), /* VEU0 */
  527. CLKDEV_DEV_ID("sh_mobile_ceu.0", &mstp_clks[MSTP127]), /* CEU */
  528. CLKDEV_DEV_ID("sh-mobile-csi2.0", &mstp_clks[MSTP126]), /* CSI2 */
  529. CLKDEV_DEV_ID("sh_tmu.0", &mstp_clks[MSTP125]), /* TMU00 */
  530. CLKDEV_DEV_ID("sh_tmu.1", &mstp_clks[MSTP125]), /* TMU01 */
  531. CLKDEV_DEV_ID("sh-mipi-dsi.0", &mstp_clks[MSTP118]), /* DSITX0 */
  532. CLKDEV_DEV_ID("sh_mobile_lcdc_fb.1", &mstp_clks[MSTP117]), /* LCDC1 */
  533. CLKDEV_DEV_ID("i2c-sh_mobile.0", &mstp_clks[MSTP116]), /* IIC0 */
  534. CLKDEV_DEV_ID("sh_mobile_meram.0", &mstp_clks[MSTP113]), /* MERAM */
  535. CLKDEV_DEV_ID("uio_pdrv_genirq.5", &mstp_clks[MSTP106]), /* JPU */
  536. CLKDEV_DEV_ID("uio_pdrv_genirq.0", &mstp_clks[MSTP101]), /* VPU */
  537. CLKDEV_DEV_ID("sh_mobile_lcdc_fb.0", &mstp_clks[MSTP100]), /* LCDC0 */
  538. CLKDEV_DEV_ID("uio_pdrv_genirq.6", &mstp_clks[MSTP223]), /* SPU2DSP0 */
  539. CLKDEV_DEV_ID("uio_pdrv_genirq.7", &mstp_clks[MSTP223]), /* SPU2DSP1 */
  540. CLKDEV_DEV_ID("sh-dma-engine.0", &mstp_clks[MSTP218]), /* DMAC1 */
  541. CLKDEV_DEV_ID("sh-dma-engine.1", &mstp_clks[MSTP217]), /* DMAC2 */
  542. CLKDEV_DEV_ID("sh-dma-engine.2", &mstp_clks[MSTP216]), /* DMAC3 */
  543. CLKDEV_DEV_ID("sh-dma-engine.3", &mstp_clks[MSTP214]), /* USB-DMAC0 */
  544. CLKDEV_DEV_ID("spi_sh_msiof.1", &mstp_clks[MSTP208]), /* MSIOF1 */
  545. CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[MSTP207]), /* SCIFA5 */
  546. CLKDEV_DEV_ID("sh-sci.6", &mstp_clks[MSTP206]), /* SCIFB */
  547. CLKDEV_DEV_ID("spi_sh_msiof.2", &mstp_clks[MSTP205]), /* MSIOF2 */
  548. CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[MSTP204]), /* SCIFA0 */
  549. CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[MSTP203]), /* SCIFA1 */
  550. CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[MSTP202]), /* SCIFA2 */
  551. CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[MSTP201]), /* SCIFA3 */
  552. CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[MSTP200]), /* SCIFA4 */
  553. CLKDEV_DEV_ID("sh_fsi2", &mstp_clks[MSTP328]), /* FSI2 */
  554. CLKDEV_DEV_ID("i2c-sh_mobile.1", &mstp_clks[MSTP323]), /* IIC1 */
  555. CLKDEV_DEV_ID("r8a66597_hcd.0", &mstp_clks[MSTP322]), /* USB0 */
  556. CLKDEV_DEV_ID("r8a66597_udc.0", &mstp_clks[MSTP322]), /* USB0 */
  557. CLKDEV_DEV_ID("renesas_usbhs.0", &mstp_clks[MSTP322]), /* USB0 */
  558. CLKDEV_DEV_ID("sh_flctl.0", &mstp_clks[MSTP315]), /* FLCTL */
  559. CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[MSTP314]), /* SDHI0 */
  560. CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP313]), /* SDHI1 */
  561. CLKDEV_DEV_ID("sh_mmcif.0", &mstp_clks[MSTP312]), /* MMC */
  562. CLKDEV_DEV_ID("sh-mipi-dsi.1", &mstp_clks[MSTP423]), /* DSITX1 */
  563. CLKDEV_DEV_ID("sh_mobile_sdhi.2", &mstp_clks[MSTP415]), /* SDHI2 */
  564. CLKDEV_DEV_ID("sh-mobile-hdmi", &mstp_clks[MSTP413]), /* HDMI */
  565. CLKDEV_DEV_ID("i2c-sh_mobile.3", &mstp_clks[MSTP411]), /* IIC3 */
  566. CLKDEV_DEV_ID("i2c-sh_mobile.4", &mstp_clks[MSTP410]), /* IIC4 */
  567. CLKDEV_DEV_ID("sh-dma-engine.4", &mstp_clks[MSTP407]), /* USB-DMAC1 */
  568. CLKDEV_DEV_ID("r8a66597_hcd.1", &mstp_clks[MSTP406]), /* USB1 */
  569. CLKDEV_DEV_ID("r8a66597_udc.1", &mstp_clks[MSTP406]), /* USB1 */
  570. CLKDEV_DEV_ID("renesas_usbhs.1", &mstp_clks[MSTP406]), /* USB1 */
  571. CLKDEV_DEV_ID("sh_cmt.4", &mstp_clks[MSTP405]), /* CMT4 */
  572. CLKDEV_DEV_ID("sh_cmt.3", &mstp_clks[MSTP404]), /* CMT3 */
  573. CLKDEV_DEV_ID("sh_keysc.0", &mstp_clks[MSTP403]), /* KEYSC */
  574. CLKDEV_DEV_ID("sh_cmt.2", &mstp_clks[MSTP400]), /* CMT2 */
  575. CLKDEV_ICK_ID("hdmi", "sh_mobile_lcdc_fb.1",
  576. &div6_reparent_clks[DIV6_HDMI]),
  577. CLKDEV_ICK_ID("ick", "sh-mobile-hdmi", &div6_reparent_clks[DIV6_HDMI]),
  578. CLKDEV_ICK_ID("icka", "sh_fsi2", &div6_reparent_clks[DIV6_FSIA]),
  579. CLKDEV_ICK_ID("ickb", "sh_fsi2", &div6_reparent_clks[DIV6_FSIB]),
  580. CLKDEV_ICK_ID("spu2", "sh_fsi2", &mstp_clks[MSTP223]),
  581. };
  582. void __init sh7372_clock_init(void)
  583. {
  584. int k, ret = 0;
  585. /* make sure MSTP bits on the RT/SH4AL-DSP side are off */
  586. __raw_writel(0xe4ef8087, RMSTPCR0);
  587. __raw_writel(0xffffffff, RMSTPCR1);
  588. __raw_writel(0x37c7f7ff, RMSTPCR2);
  589. __raw_writel(0xffffffff, RMSTPCR3);
  590. __raw_writel(0xffe0fffd, RMSTPCR4);
  591. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  592. ret = clk_register(main_clks[k]);
  593. if (!ret)
  594. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  595. if (!ret)
  596. ret = sh_clk_div6_register(div6_clks, DIV6_NR);
  597. if (!ret)
  598. ret = sh_clk_div6_reparent_register(div6_reparent_clks, DIV6_REPARENT_NR);
  599. if (!ret)
  600. ret = sh_clk_mstp32_register(mstp_clks, MSTP_NR);
  601. for (k = 0; !ret && (k < ARRAY_SIZE(late_main_clks)); k++)
  602. ret = clk_register(late_main_clks[k]);
  603. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  604. if (!ret)
  605. shmobile_clk_init();
  606. else
  607. panic("failed to setup sh7372 clocks\n");
  608. }