common.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /*
  2. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Copyright 2009 Samsung Electronics Co.
  6. * Byungho Min <bhmin@samsung.com>
  7. *
  8. * Common Codes for S5PC100
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/types.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/list.h>
  18. #include <linux/timer.h>
  19. #include <linux/init.h>
  20. #include <linux/clk.h>
  21. #include <linux/io.h>
  22. #include <linux/device.h>
  23. #include <linux/serial_core.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/sched.h>
  26. #include <asm/irq.h>
  27. #include <asm/proc-fns.h>
  28. #include <asm/system_misc.h>
  29. #include <asm/mach/arch.h>
  30. #include <asm/mach/map.h>
  31. #include <asm/mach/irq.h>
  32. #include <mach/map.h>
  33. #include <mach/hardware.h>
  34. #include <mach/regs-clock.h>
  35. #include <plat/cpu.h>
  36. #include <plat/devs.h>
  37. #include <plat/clock.h>
  38. #include <plat/sdhci.h>
  39. #include <plat/adc-core.h>
  40. #include <plat/ata-core.h>
  41. #include <plat/fb-core.h>
  42. #include <plat/iic-core.h>
  43. #include <plat/onenand-core.h>
  44. #include <plat/regs-serial.h>
  45. #include <plat/watchdog-reset.h>
  46. #include "common.h"
  47. static const char name_s5pc100[] = "S5PC100";
  48. static struct cpu_table cpu_ids[] __initdata = {
  49. {
  50. .idcode = S5PC100_CPU_ID,
  51. .idmask = S5PC100_CPU_MASK,
  52. .map_io = s5pc100_map_io,
  53. .init_clocks = s5pc100_init_clocks,
  54. .init_uarts = s5pc100_init_uarts,
  55. .init = s5pc100_init,
  56. .name = name_s5pc100,
  57. },
  58. };
  59. /* Initial IO mappings */
  60. static struct map_desc s5pc100_iodesc[] __initdata = {
  61. {
  62. .virtual = (unsigned long)S5P_VA_CHIPID,
  63. .pfn = __phys_to_pfn(S5PC100_PA_CHIPID),
  64. .length = SZ_4K,
  65. .type = MT_DEVICE,
  66. }, {
  67. .virtual = (unsigned long)S3C_VA_SYS,
  68. .pfn = __phys_to_pfn(S5PC100_PA_SYSCON),
  69. .length = SZ_64K,
  70. .type = MT_DEVICE,
  71. }, {
  72. .virtual = (unsigned long)S3C_VA_TIMER,
  73. .pfn = __phys_to_pfn(S5PC100_PA_TIMER),
  74. .length = SZ_16K,
  75. .type = MT_DEVICE,
  76. }, {
  77. .virtual = (unsigned long)S3C_VA_WATCHDOG,
  78. .pfn = __phys_to_pfn(S5PC100_PA_WATCHDOG),
  79. .length = SZ_4K,
  80. .type = MT_DEVICE,
  81. }, {
  82. .virtual = (unsigned long)S5P_VA_SROMC,
  83. .pfn = __phys_to_pfn(S5PC100_PA_SROMC),
  84. .length = SZ_4K,
  85. .type = MT_DEVICE,
  86. }, {
  87. .virtual = (unsigned long)S5P_VA_SYSTIMER,
  88. .pfn = __phys_to_pfn(S5PC100_PA_SYSTIMER),
  89. .length = SZ_16K,
  90. .type = MT_DEVICE,
  91. }, {
  92. .virtual = (unsigned long)S5P_VA_GPIO,
  93. .pfn = __phys_to_pfn(S5PC100_PA_GPIO),
  94. .length = SZ_4K,
  95. .type = MT_DEVICE,
  96. }, {
  97. .virtual = (unsigned long)VA_VIC0,
  98. .pfn = __phys_to_pfn(S5PC100_PA_VIC0),
  99. .length = SZ_16K,
  100. .type = MT_DEVICE,
  101. }, {
  102. .virtual = (unsigned long)VA_VIC1,
  103. .pfn = __phys_to_pfn(S5PC100_PA_VIC1),
  104. .length = SZ_16K,
  105. .type = MT_DEVICE,
  106. }, {
  107. .virtual = (unsigned long)VA_VIC2,
  108. .pfn = __phys_to_pfn(S5PC100_PA_VIC2),
  109. .length = SZ_16K,
  110. .type = MT_DEVICE,
  111. }, {
  112. .virtual = (unsigned long)S3C_VA_UART,
  113. .pfn = __phys_to_pfn(S3C_PA_UART),
  114. .length = SZ_512K,
  115. .type = MT_DEVICE,
  116. }, {
  117. .virtual = (unsigned long)S5PC100_VA_OTHERS,
  118. .pfn = __phys_to_pfn(S5PC100_PA_OTHERS),
  119. .length = SZ_4K,
  120. .type = MT_DEVICE,
  121. }
  122. };
  123. /*
  124. * s5pc100_map_io
  125. *
  126. * register the standard CPU IO areas
  127. */
  128. void __init s5pc100_init_io(struct map_desc *mach_desc, int size)
  129. {
  130. /* initialize the io descriptors we need for initialization */
  131. iotable_init(s5pc100_iodesc, ARRAY_SIZE(s5pc100_iodesc));
  132. if (mach_desc)
  133. iotable_init(mach_desc, size);
  134. /* detect cpu id and rev. */
  135. s5p_init_cpu(S5P_VA_CHIPID);
  136. s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
  137. }
  138. void __init s5pc100_map_io(void)
  139. {
  140. /* initialise device information early */
  141. s5pc100_default_sdhci0();
  142. s5pc100_default_sdhci1();
  143. s5pc100_default_sdhci2();
  144. s3c_adc_setname("s3c64xx-adc");
  145. /* the i2c devices are directly compatible with s3c2440 */
  146. s3c_i2c0_setname("s3c2440-i2c");
  147. s3c_i2c1_setname("s3c2440-i2c");
  148. s3c_onenand_setname("s5pc100-onenand");
  149. s3c_fb_setname("s5pc100-fb");
  150. s3c_cfcon_setname("s5pc100-pata");
  151. }
  152. void __init s5pc100_init_clocks(int xtal)
  153. {
  154. printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
  155. s3c24xx_register_baseclocks(xtal);
  156. s5p_register_clocks(xtal);
  157. s5pc100_register_clocks();
  158. s5pc100_setup_clocks();
  159. }
  160. void __init s5pc100_init_irq(void)
  161. {
  162. u32 vic[] = {~0, ~0, ~0};
  163. /* VIC0, VIC1, and VIC2 are fully populated. */
  164. s5p_init_irq(vic, ARRAY_SIZE(vic));
  165. }
  166. static struct bus_type s5pc100_subsys = {
  167. .name = "s5pc100-core",
  168. .dev_name = "s5pc100-core",
  169. };
  170. static struct device s5pc100_dev = {
  171. .bus = &s5pc100_subsys,
  172. };
  173. static int __init s5pc100_core_init(void)
  174. {
  175. return subsys_system_register(&s5pc100_subsys, NULL);
  176. }
  177. core_initcall(s5pc100_core_init);
  178. int __init s5pc100_init(void)
  179. {
  180. printk(KERN_INFO "S5PC100: Initializing architecture\n");
  181. return device_register(&s5pc100_dev);
  182. }
  183. /* uart registration process */
  184. void __init s5pc100_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  185. {
  186. s3c24xx_init_uartdevs("s3c6400-uart", s5p_uart_resources, cfg, no);
  187. }
  188. void s5pc100_restart(char mode, const char *cmd)
  189. {
  190. if (mode != 's')
  191. arch_wdt_reset();
  192. soft_restart(0);
  193. }