s3c244x.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /* linux/arch/arm/plat-s3c24xx/s3c244x.c
  2. *
  3. * Copyright (c) 2004-2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * Samsung S3C2440 and S3C2442 Mobile CPU support (not S3C2443)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/timer.h>
  17. #include <linux/init.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/device.h>
  21. #include <linux/syscore_ops.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <asm/system_misc.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/map.h>
  27. #include <asm/mach/irq.h>
  28. #include <mach/hardware.h>
  29. #include <asm/irq.h>
  30. #include <plat/cpu-freq.h>
  31. #include <mach/regs-clock.h>
  32. #include <plat/regs-serial.h>
  33. #include <mach/regs-gpio.h>
  34. #include <mach/regs-gpioj.h>
  35. #include <mach/regs-dsc.h>
  36. #include <plat/s3c2410.h>
  37. #include <plat/s3c244x.h>
  38. #include <plat/clock.h>
  39. #include <plat/devs.h>
  40. #include <plat/cpu.h>
  41. #include <plat/pm.h>
  42. #include <plat/pll.h>
  43. #include <plat/nand-core.h>
  44. #include <plat/watchdog-reset.h>
  45. static struct map_desc s3c244x_iodesc[] __initdata = {
  46. IODESC_ENT(CLKPWR),
  47. IODESC_ENT(TIMER),
  48. IODESC_ENT(WATCHDOG),
  49. };
  50. /* uart initialisation */
  51. void __init s3c244x_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  52. {
  53. s3c24xx_init_uartdevs("s3c2440-uart", s3c2410_uart_resources, cfg, no);
  54. }
  55. void __init s3c244x_map_io(void)
  56. {
  57. /* register our io-tables */
  58. iotable_init(s3c244x_iodesc, ARRAY_SIZE(s3c244x_iodesc));
  59. /* rename any peripherals used differing from the s3c2410 */
  60. s3c_device_sdi.name = "s3c2440-sdi";
  61. s3c_device_i2c0.name = "s3c2440-i2c";
  62. s3c_nand_setname("s3c2440-nand");
  63. s3c_device_ts.name = "s3c2440-ts";
  64. s3c_device_usbgadget.name = "s3c2440-usbgadget";
  65. }
  66. void __init_or_cpufreq s3c244x_setup_clocks(void)
  67. {
  68. struct clk *xtal_clk;
  69. unsigned long clkdiv;
  70. unsigned long camdiv;
  71. unsigned long xtal;
  72. unsigned long hclk, fclk, pclk;
  73. int hdiv = 1;
  74. xtal_clk = clk_get(NULL, "xtal");
  75. xtal = clk_get_rate(xtal_clk);
  76. clk_put(xtal_clk);
  77. fclk = s3c24xx_get_pll(__raw_readl(S3C2410_MPLLCON), xtal) * 2;
  78. clkdiv = __raw_readl(S3C2410_CLKDIVN);
  79. camdiv = __raw_readl(S3C2440_CAMDIVN);
  80. /* work out clock scalings */
  81. switch (clkdiv & S3C2440_CLKDIVN_HDIVN_MASK) {
  82. case S3C2440_CLKDIVN_HDIVN_1:
  83. hdiv = 1;
  84. break;
  85. case S3C2440_CLKDIVN_HDIVN_2:
  86. hdiv = 2;
  87. break;
  88. case S3C2440_CLKDIVN_HDIVN_4_8:
  89. hdiv = (camdiv & S3C2440_CAMDIVN_HCLK4_HALF) ? 8 : 4;
  90. break;
  91. case S3C2440_CLKDIVN_HDIVN_3_6:
  92. hdiv = (camdiv & S3C2440_CAMDIVN_HCLK3_HALF) ? 6 : 3;
  93. break;
  94. }
  95. hclk = fclk / hdiv;
  96. pclk = hclk / ((clkdiv & S3C2440_CLKDIVN_PDIVN) ? 2 : 1);
  97. /* print brief summary of clocks, etc */
  98. printk("S3C244X: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
  99. print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));
  100. s3c24xx_setup_clocks(fclk, hclk, pclk);
  101. }
  102. void __init s3c244x_init_clocks(int xtal)
  103. {
  104. /* initialise the clocks here, to allow other things like the
  105. * console to use them, and to add new ones after the initialisation
  106. */
  107. s3c24xx_register_baseclocks(xtal);
  108. s3c244x_setup_clocks();
  109. s3c2410_baseclk_add();
  110. }
  111. /* Since the S3C2442 and S3C2440 share items, put both subsystems here */
  112. struct bus_type s3c2440_subsys = {
  113. .name = "s3c2440-core",
  114. .dev_name = "s3c2440-core",
  115. };
  116. struct bus_type s3c2442_subsys = {
  117. .name = "s3c2442-core",
  118. .dev_name = "s3c2442-core",
  119. };
  120. /* need to register the subsystem before we actually register the device, and
  121. * we also need to ensure that it has been initialised before any of the
  122. * drivers even try to use it (even if not on an s3c2440 based system)
  123. * as a driver which may support both 2410 and 2440 may try and use it.
  124. */
  125. static int __init s3c2440_core_init(void)
  126. {
  127. return subsys_system_register(&s3c2440_subsys, NULL);
  128. }
  129. core_initcall(s3c2440_core_init);
  130. static int __init s3c2442_core_init(void)
  131. {
  132. return subsys_system_register(&s3c2442_subsys, NULL);
  133. }
  134. core_initcall(s3c2442_core_init);
  135. #ifdef CONFIG_PM
  136. static struct sleep_save s3c244x_sleep[] = {
  137. SAVE_ITEM(S3C2440_DSC0),
  138. SAVE_ITEM(S3C2440_DSC1),
  139. SAVE_ITEM(S3C2440_GPJDAT),
  140. SAVE_ITEM(S3C2440_GPJCON),
  141. SAVE_ITEM(S3C2440_GPJUP)
  142. };
  143. static int s3c244x_suspend(void)
  144. {
  145. s3c_pm_do_save(s3c244x_sleep, ARRAY_SIZE(s3c244x_sleep));
  146. return 0;
  147. }
  148. static void s3c244x_resume(void)
  149. {
  150. s3c_pm_do_restore(s3c244x_sleep, ARRAY_SIZE(s3c244x_sleep));
  151. }
  152. #else
  153. #define s3c244x_suspend NULL
  154. #define s3c244x_resume NULL
  155. #endif
  156. struct syscore_ops s3c244x_pm_syscore_ops = {
  157. .suspend = s3c244x_suspend,
  158. .resume = s3c244x_resume,
  159. };
  160. void s3c244x_restart(char mode, const char *cmd)
  161. {
  162. if (mode == 's')
  163. soft_restart(0);
  164. arch_wdt_reset();
  165. /* we'll take a jump through zero as a poor second */
  166. soft_restart(0);
  167. }