s3c2442.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /* linux/arch/arm/mach-s3c2442/s3c2442.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C2442 core and lock support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/errno.h>
  28. #include <linux/err.h>
  29. #include <linux/device.h>
  30. #include <linux/syscore_ops.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/ioport.h>
  33. #include <linux/mutex.h>
  34. #include <linux/gpio.h>
  35. #include <linux/clk.h>
  36. #include <linux/io.h>
  37. #include <mach/hardware.h>
  38. #include <linux/atomic.h>
  39. #include <asm/irq.h>
  40. #include <mach/regs-clock.h>
  41. #include <plat/clock.h>
  42. #include <plat/cpu.h>
  43. #include <plat/s3c244x.h>
  44. #include <plat/pm.h>
  45. #include <plat/gpio-core.h>
  46. #include <plat/gpio-cfg.h>
  47. #include <plat/gpio-cfg-helpers.h>
  48. /* S3C2442 extended clock support */
  49. static unsigned long s3c2442_camif_upll_round(struct clk *clk,
  50. unsigned long rate)
  51. {
  52. unsigned long parent_rate = clk_get_rate(clk->parent);
  53. int div;
  54. if (rate > parent_rate)
  55. return parent_rate;
  56. div = parent_rate / rate;
  57. if (div == 3)
  58. return parent_rate / 3;
  59. /* note, we remove the +/- 1 calculations for the divisor */
  60. div /= 2;
  61. if (div < 1)
  62. div = 1;
  63. else if (div > 16)
  64. div = 16;
  65. return parent_rate / (div * 2);
  66. }
  67. static int s3c2442_camif_upll_setrate(struct clk *clk, unsigned long rate)
  68. {
  69. unsigned long parent_rate = clk_get_rate(clk->parent);
  70. unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
  71. rate = s3c2442_camif_upll_round(clk, rate);
  72. camdivn &= ~S3C2442_CAMDIVN_CAMCLK_DIV3;
  73. if (rate == parent_rate) {
  74. camdivn &= ~S3C2440_CAMDIVN_CAMCLK_SEL;
  75. } else if ((parent_rate / rate) == 3) {
  76. camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
  77. camdivn |= S3C2442_CAMDIVN_CAMCLK_DIV3;
  78. } else {
  79. camdivn &= ~S3C2440_CAMDIVN_CAMCLK_MASK;
  80. camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
  81. camdivn |= (((parent_rate / rate) / 2) - 1);
  82. }
  83. __raw_writel(camdivn, S3C2440_CAMDIVN);
  84. return 0;
  85. }
  86. /* Extra S3C2442 clocks */
  87. static struct clk s3c2442_clk_cam = {
  88. .name = "camif",
  89. .id = -1,
  90. .enable = s3c2410_clkcon_enable,
  91. .ctrlbit = S3C2440_CLKCON_CAMERA,
  92. };
  93. static struct clk s3c2442_clk_cam_upll = {
  94. .name = "camif-upll",
  95. .id = -1,
  96. .ops = &(struct clk_ops) {
  97. .set_rate = s3c2442_camif_upll_setrate,
  98. .round_rate = s3c2442_camif_upll_round,
  99. },
  100. };
  101. static int s3c2442_clk_add(struct device *dev, struct subsys_interface *sif)
  102. {
  103. struct clk *clock_upll;
  104. struct clk *clock_h;
  105. struct clk *clock_p;
  106. clock_p = clk_get(NULL, "pclk");
  107. clock_h = clk_get(NULL, "hclk");
  108. clock_upll = clk_get(NULL, "upll");
  109. if (IS_ERR(clock_p) || IS_ERR(clock_h) || IS_ERR(clock_upll)) {
  110. printk(KERN_ERR "S3C2442: Failed to get parent clocks\n");
  111. return -EINVAL;
  112. }
  113. s3c2442_clk_cam.parent = clock_h;
  114. s3c2442_clk_cam_upll.parent = clock_upll;
  115. s3c24xx_register_clock(&s3c2442_clk_cam);
  116. s3c24xx_register_clock(&s3c2442_clk_cam_upll);
  117. clk_disable(&s3c2442_clk_cam);
  118. return 0;
  119. }
  120. static struct subsys_interface s3c2442_clk_interface = {
  121. .name = "s3c2442_clk",
  122. .subsys = &s3c2442_subsys,
  123. .add_dev = s3c2442_clk_add,
  124. };
  125. static __init int s3c2442_clk_init(void)
  126. {
  127. return subsys_interface_register(&s3c2442_clk_interface);
  128. }
  129. arch_initcall(s3c2442_clk_init);
  130. static struct device s3c2442_dev = {
  131. .bus = &s3c2442_subsys,
  132. };
  133. int __init s3c2442_init(void)
  134. {
  135. printk("S3C2442: Initialising architecture\n");
  136. #ifdef CONFIG_PM
  137. register_syscore_ops(&s3c2410_pm_syscore_ops);
  138. #endif
  139. register_syscore_ops(&s3c244x_pm_syscore_ops);
  140. register_syscore_ops(&s3c24xx_irq_syscore_ops);
  141. return device_register(&s3c2442_dev);
  142. }
  143. void __init s3c2442_map_io(void)
  144. {
  145. s3c244x_map_io();
  146. s3c24xx_gpiocfg_default.set_pull = s3c24xx_gpio_setpull_1down;
  147. s3c24xx_gpiocfg_default.get_pull = s3c24xx_gpio_getpull_1down;
  148. }