clock-s3c244x.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /* linux/arch/arm/plat-s3c24xx/s3c24xx-clock.c
  2. *
  3. * Copyright (c) 2004-2008 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C2440/S3C2442 Common clock support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/errno.h>
  28. #include <linux/err.h>
  29. #include <linux/device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ioport.h>
  32. #include <linux/clk.h>
  33. #include <linux/io.h>
  34. #include <mach/hardware.h>
  35. #include <linux/atomic.h>
  36. #include <asm/irq.h>
  37. #include <mach/regs-clock.h>
  38. #include <plat/clock.h>
  39. #include <plat/cpu.h>
  40. static int s3c2440_setparent_armclk(struct clk *clk, struct clk *parent)
  41. {
  42. unsigned long camdivn;
  43. unsigned long dvs;
  44. if (parent == &clk_f)
  45. dvs = 0;
  46. else if (parent == &clk_h)
  47. dvs = S3C2440_CAMDIVN_DVSEN;
  48. else
  49. return -EINVAL;
  50. clk->parent = parent;
  51. camdivn = __raw_readl(S3C2440_CAMDIVN);
  52. camdivn &= ~S3C2440_CAMDIVN_DVSEN;
  53. camdivn |= dvs;
  54. __raw_writel(camdivn, S3C2440_CAMDIVN);
  55. return 0;
  56. }
  57. static struct clk clk_arm = {
  58. .name = "armclk",
  59. .id = -1,
  60. .ops = &(struct clk_ops) {
  61. .set_parent = s3c2440_setparent_armclk,
  62. },
  63. };
  64. static int s3c244x_clk_add(struct device *dev, struct subsys_interface *sif)
  65. {
  66. unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
  67. unsigned long clkdivn;
  68. struct clk *clock_upll;
  69. int ret;
  70. printk("S3C244X: Clock Support, DVS %s\n",
  71. (camdivn & S3C2440_CAMDIVN_DVSEN) ? "on" : "off");
  72. clk_arm.parent = (camdivn & S3C2440_CAMDIVN_DVSEN) ? &clk_h : &clk_f;
  73. ret = s3c24xx_register_clock(&clk_arm);
  74. if (ret < 0) {
  75. printk(KERN_ERR "S3C24XX: Failed to add armclk (%d)\n", ret);
  76. return ret;
  77. }
  78. clock_upll = clk_get(NULL, "upll");
  79. if (IS_ERR(clock_upll)) {
  80. printk(KERN_ERR "S3C244X: Failed to get upll clock\n");
  81. return -ENOENT;
  82. }
  83. /* check rate of UPLL, and if it is near 96MHz, then change
  84. * to using half the UPLL rate for the system */
  85. if (clk_get_rate(clock_upll) > (94 * MHZ)) {
  86. clk_usb_bus.rate = clk_get_rate(clock_upll) / 2;
  87. spin_lock(&clocks_lock);
  88. clkdivn = __raw_readl(S3C2410_CLKDIVN);
  89. clkdivn |= S3C2440_CLKDIVN_UCLK;
  90. __raw_writel(clkdivn, S3C2410_CLKDIVN);
  91. spin_unlock(&clocks_lock);
  92. }
  93. return 0;
  94. }
  95. static struct subsys_interface s3c2440_clk_interface = {
  96. .name = "s3c2440_clk",
  97. .subsys = &s3c2440_subsys,
  98. .add_dev = s3c244x_clk_add,
  99. };
  100. static int s3c2440_clk_init(void)
  101. {
  102. return subsys_interface_register(&s3c2440_clk_interface);
  103. }
  104. arch_initcall(s3c2440_clk_init);
  105. static struct subsys_interface s3c2442_clk_interface = {
  106. .name = "s3c2442_clk",
  107. .subsys = &s3c2442_subsys,
  108. .add_dev = s3c244x_clk_add,
  109. };
  110. static int s3c2442_clk_init(void)
  111. {
  112. return subsys_interface_register(&s3c2442_clk_interface);
  113. }
  114. arch_initcall(s3c2442_clk_init);